2 * arch/arm/mach-lpc32xx/phy3250.c
4 * Author: Kevin Wells <kevin.wells@nxp.com>
6 * Copyright (C) 2010 NXP Semiconductors
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
19 #include <linux/init.h>
20 #include <linux/platform_device.h>
21 #include <linux/sysdev.h>
22 #include <linux/interrupt.h>
23 #include <linux/irq.h>
24 #include <linux/dma-mapping.h>
25 #include <linux/device.h>
26 #include <linux/spi/spi.h>
27 #include <linux/spi/eeprom.h>
28 #include <linux/leds.h>
29 #include <linux/gpio.h>
30 #include <linux/amba/bus.h>
31 #include <linux/amba/clcd.h>
32 #include <linux/amba/pl022.h>
34 #include <asm/setup.h>
35 #include <asm/mach-types.h>
36 #include <asm/mach/arch.h>
38 #include <mach/hardware.h>
39 #include <mach/platform.h>
43 * Mapped GPIOLIB GPIOs
45 #define SPI0_CS_GPIO LPC32XX_GPIO(LPC32XX_GPIO_P3_GRP, 5)
46 #define LCD_POWER_GPIO LPC32XX_GPIO(LPC32XX_GPO_P3_GRP, 0)
47 #define BKL_POWER_GPIO LPC32XX_GPIO(LPC32XX_GPO_P3_GRP, 4)
48 #define LED_GPIO LPC32XX_GPIO(LPC32XX_GPO_P3_GRP, 1)
53 static struct clcd_panel conn_lcd_panel
= {
55 .name
= "QVGA portrait",
67 .vmode
= FB_VMODE_NONINTERLACED
,
71 .tim2
= (TIM2_IVS
| TIM2_IHS
),
72 .cntl
= (CNTL_BGR
| CNTL_LCDTFT
| CNTL_LCDVCOMP(1) |
76 #define PANEL_SIZE (3 * SZ_64K)
78 static int lpc32xx_clcd_setup(struct clcd_fb
*fb
)
82 fb
->fb
.screen_base
= dma_alloc_writecombine(&fb
->dev
->dev
,
83 PANEL_SIZE
, &dma
, GFP_KERNEL
);
84 if (!fb
->fb
.screen_base
) {
85 printk(KERN_ERR
"CLCD: unable to map framebuffer\n");
89 fb
->fb
.fix
.smem_start
= dma
;
90 fb
->fb
.fix
.smem_len
= PANEL_SIZE
;
91 fb
->panel
= &conn_lcd_panel
;
93 if (gpio_request(LCD_POWER_GPIO
, "LCD power"))
94 printk(KERN_ERR
"Error requesting gpio %u",
96 else if (gpio_direction_output(LCD_POWER_GPIO
, 1))
97 printk(KERN_ERR
"Error setting gpio %u to output",
100 if (gpio_request(BKL_POWER_GPIO
, "LCD backlight power"))
101 printk(KERN_ERR
"Error requesting gpio %u",
103 else if (gpio_direction_output(BKL_POWER_GPIO
, 1))
104 printk(KERN_ERR
"Error setting gpio %u to output",
110 static int lpc32xx_clcd_mmap(struct clcd_fb
*fb
, struct vm_area_struct
*vma
)
112 return dma_mmap_writecombine(&fb
->dev
->dev
, vma
,
113 fb
->fb
.screen_base
, fb
->fb
.fix
.smem_start
,
114 fb
->fb
.fix
.smem_len
);
117 static void lpc32xx_clcd_remove(struct clcd_fb
*fb
)
119 dma_free_writecombine(&fb
->dev
->dev
, fb
->fb
.fix
.smem_len
,
120 fb
->fb
.screen_base
, fb
->fb
.fix
.smem_start
);
124 * On some early LCD modules (1307.0), the backlight logic is inverted.
125 * For those board variants, swap the disable and enable states for
128 static void clcd_disable(struct clcd_fb
*fb
)
130 gpio_set_value(BKL_POWER_GPIO
, 0);
131 gpio_set_value(LCD_POWER_GPIO
, 0);
134 static void clcd_enable(struct clcd_fb
*fb
)
136 gpio_set_value(BKL_POWER_GPIO
, 1);
137 gpio_set_value(LCD_POWER_GPIO
, 1);
140 static struct clcd_board lpc32xx_clcd_data
= {
141 .name
= "Phytec LCD",
142 .check
= clcdfb_check
,
143 .decode
= clcdfb_decode
,
144 .disable
= clcd_disable
,
145 .enable
= clcd_enable
,
146 .setup
= lpc32xx_clcd_setup
,
147 .mmap
= lpc32xx_clcd_mmap
,
148 .remove
= lpc32xx_clcd_remove
,
151 static struct amba_device lpc32xx_clcd_device
= {
153 .coherent_dma_mask
= ~0,
154 .init_name
= "dev:clcd",
155 .platform_data
= &lpc32xx_clcd_data
,
158 .start
= LPC32XX_LCD_BASE
,
159 .end
= (LPC32XX_LCD_BASE
+ SZ_4K
- 1),
160 .flags
= IORESOURCE_MEM
,
163 .irq
= {IRQ_LPC32XX_LCD
, NO_IRQ
},
169 static void phy3250_spi_cs_set(u32 control
)
171 gpio_set_value(SPI0_CS_GPIO
, (int) control
);
174 static struct pl022_config_chip spi0_chip_info
= {
175 .com_mode
= INTERRUPT_TRANSFER
,
176 .iface
= SSP_INTERFACE_MOTOROLA_SPI
,
177 .hierarchy
= SSP_MASTER
,
178 .slave_tx_disable
= 0,
179 .rx_lev_trig
= SSP_RX_4_OR_MORE_ELEM
,
180 .tx_lev_trig
= SSP_TX_4_OR_MORE_EMPTY_LOC
,
181 .ctrl_len
= SSP_BITS_8
,
182 .wait_state
= SSP_MWIRE_WAIT_ZERO
,
183 .duplex
= SSP_MICROWIRE_CHANNEL_FULL_DUPLEX
,
184 .cs_control
= phy3250_spi_cs_set
,
187 static struct pl022_ssp_controller lpc32xx_ssp0_data
= {
193 static struct amba_device lpc32xx_ssp0_device
= {
195 .coherent_dma_mask
= ~0,
196 .init_name
= "dev:ssp0",
197 .platform_data
= &lpc32xx_ssp0_data
,
200 .start
= LPC32XX_SSP0_BASE
,
201 .end
= (LPC32XX_SSP0_BASE
+ SZ_4K
- 1),
202 .flags
= IORESOURCE_MEM
,
205 .irq
= {IRQ_LPC32XX_SSP0
, NO_IRQ
},
208 /* AT25 driver registration */
209 static int __init
phy3250_spi_board_register(void)
211 #if defined(CONFIG_SPI_SPIDEV) || defined(CONFIG_SPI_SPIDEV_MODULE)
212 static struct spi_board_info info
[] = {
214 .modalias
= "spidev",
215 .max_speed_hz
= 5000000,
218 .controller_data
= &spi0_chip_info
,
223 static struct spi_eeprom eeprom
= {
230 static struct spi_board_info info
[] = {
233 .max_speed_hz
= 5000000,
237 .platform_data
= &eeprom
,
238 .controller_data
= &spi0_chip_info
,
242 return spi_register_board_info(info
, ARRAY_SIZE(info
));
244 arch_initcall(phy3250_spi_board_register
);
246 static struct i2c_board_info __initdata phy3250_i2c_board_info
[] = {
248 I2C_BOARD_INFO("pcf8563", 0x51),
252 static struct gpio_led phy_leds
[] = {
257 .default_trigger
= "heartbeat",
261 static struct gpio_led_platform_data led_data
= {
263 .num_leds
= ARRAY_SIZE(phy_leds
),
266 static struct platform_device lpc32xx_gpio_led_device
= {
269 .dev
.platform_data
= &led_data
,
272 static struct platform_device
*phy3250_devs
[] __initdata
= {
273 &lpc32xx_i2c0_device
,
274 &lpc32xx_i2c1_device
,
275 &lpc32xx_i2c2_device
,
276 &lpc32xx_watchdog_device
,
277 &lpc32xx_gpio_led_device
,
280 static struct amba_device
*amba_devs
[] __initdata
= {
281 &lpc32xx_clcd_device
,
282 &lpc32xx_ssp0_device
,
286 * Board specific functions
288 static void __init
phy3250_board_init(void)
295 /* Register GPIOs used on this board */
296 if (gpio_request(SPI0_CS_GPIO
, "spi0 cs"))
297 printk(KERN_ERR
"Error requesting gpio %u",
299 else if (gpio_direction_output(SPI0_CS_GPIO
, 1))
300 printk(KERN_ERR
"Error setting gpio %u to output",
303 /* Setup network interface for RMII mode */
304 tmp
= __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL
);
305 tmp
&= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK
;
306 tmp
|= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS
;
307 __raw_writel(tmp
, LPC32XX_CLKPWR_MACCLK_CTRL
);
309 /* Setup SLC NAND controller muxing */
310 __raw_writel(LPC32XX_CLKPWR_NANDCLK_SEL_SLC
,
311 LPC32XX_CLKPWR_NAND_CLK_CTRL
);
313 /* Setup LCD muxing to RGB565 */
314 tmp
= __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL
) &
315 ~(LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_MSK
|
316 LPC32XX_CLKPWR_LCDCTRL_PSCALE_MSK
);
317 tmp
|= LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT16
;
318 __raw_writel(tmp
, LPC32XX_CLKPWR_LCDCLK_CTRL
);
320 /* Set up I2C pull levels */
321 tmp
= __raw_readl(LPC32XX_CLKPWR_I2C_CLK_CTRL
);
322 tmp
|= LPC32XX_CLKPWR_I2CCLK_USBI2CHI_DRIVE
|
323 LPC32XX_CLKPWR_I2CCLK_I2C2HI_DRIVE
;
324 __raw_writel(tmp
, LPC32XX_CLKPWR_I2C_CLK_CTRL
);
326 /* Disable IrDA pulsing support on UART6 */
327 tmp
= __raw_readl(LPC32XX_UARTCTL_CTRL
);
328 tmp
|= LPC32XX_UART_UART6_IRDAMOD_BYPASS
;
329 __raw_writel(tmp
, LPC32XX_UARTCTL_CTRL
);
331 /* Enable DMA for I2S1 channel */
332 tmp
= __raw_readl(LPC32XX_CLKPWR_I2S_CLK_CTRL
);
333 tmp
= LPC32XX_CLKPWR_I2SCTRL_I2S1_USE_DMA
;
334 __raw_writel(tmp
, LPC32XX_CLKPWR_I2S_CLK_CTRL
);
336 lpc32xx_serial_init();
339 * AMBA peripheral clocks need to be enabled prior to AMBA device
340 * detection or a data fault will occur, so enable the clocks
341 * here. However, we don't want to enable them if the peripheral
342 * isn't included in the image
344 #ifdef CONFIG_FB_ARMCLCD
345 tmp
= __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL
);
346 __raw_writel((tmp
| LPC32XX_CLKPWR_LCDCTRL_CLK_EN
),
347 LPC32XX_CLKPWR_LCDCLK_CTRL
);
349 #ifdef CONFIG_SPI_PL022
350 tmp
= __raw_readl(LPC32XX_CLKPWR_SSP_CLK_CTRL
);
351 __raw_writel((tmp
| LPC32XX_CLKPWR_SSPCTRL_SSPCLK0_EN
),
352 LPC32XX_CLKPWR_SSP_CLK_CTRL
);
355 platform_add_devices(phy3250_devs
, ARRAY_SIZE(phy3250_devs
));
356 for (i
= 0; i
< ARRAY_SIZE(amba_devs
); i
++) {
357 struct amba_device
*d
= amba_devs
[i
];
358 amba_device_register(d
, &iomem_resource
);
361 /* Test clock needed for UDA1380 initial init */
362 __raw_writel(LPC32XX_CLKPWR_TESTCLK2_SEL_MOSC
|
363 LPC32XX_CLKPWR_TESTCLK_TESTCLK2_EN
,
364 LPC32XX_CLKPWR_TEST_CLK_SEL
);
366 i2c_register_board_info(0, phy3250_i2c_board_info
,
367 ARRAY_SIZE(phy3250_i2c_board_info
));
370 static int __init
lpc32xx_display_uid(void)
374 lpc32xx_get_uid(uid
);
376 printk(KERN_INFO
"LPC32XX unique ID: %08x%08x%08x%08x\n",
377 uid
[3], uid
[2], uid
[1], uid
[0]);
381 arch_initcall(lpc32xx_display_uid
);
383 MACHINE_START(PHY3250
, "Phytec 3250 board with the LPC3250 Microcontroller")
384 /* Maintainer: Kevin Wells, NXP Semiconductors */
385 .boot_params
= 0x80000100,
386 .map_io
= lpc32xx_map_io
,
387 .init_irq
= lpc32xx_init_irq
,
388 .timer
= &lpc32xx_timer
,
389 .init_machine
= phy3250_board_init
,