2 * Driver for the PSC of the Freescale MPC52xx PSCs configured as UARTs.
4 * FIXME According to the usermanual the status bits in the status register
5 * are only updated when the peripherals access the FIFO and not when the
6 * CPU access them. So since we use this bits to know when we stop writing
7 * and reading, they may not be updated in-time and a race condition may
8 * exists. But I haven't be able to prove this and I don't care. But if
9 * any problem arises, it might worth checking. The TX/RX FIFO Stats
10 * registers should be used in addition.
11 * Update: Actually, they seem updated ... At least the bits we use.
14 * Maintainer : Sylvain Munaut <tnt@246tNt.com>
16 * Some of the code has been inspired/copied from the 2.4 code written
17 * by Dale Farnsworth <dfarnsworth@mvista.com>.
19 * Copyright (C) 2008 Freescale Semiconductor Inc.
20 * John Rigby <jrigby@gmail.com>
21 * Added support for MPC5121
22 * Copyright (C) 2006 Secret Lab Technologies Ltd.
23 * Grant Likely <grant.likely@secretlab.ca>
24 * Copyright (C) 2004-2006 Sylvain Munaut <tnt@246tNt.com>
25 * Copyright (C) 2003 MontaVista, Software, Inc.
27 * This file is licensed under the terms of the GNU General Public License
28 * version 2. This program is licensed "as is" without any warranty of any
29 * kind, whether express or implied.
34 #include <linux/device.h>
35 #include <linux/module.h>
36 #include <linux/tty.h>
37 #include <linux/serial.h>
38 #include <linux/sysrq.h>
39 #include <linux/console.h>
40 #include <linux/delay.h>
43 #include <linux/of_platform.h>
44 #include <linux/clk.h>
46 #include <asm/mpc52xx.h>
47 #include <asm/mpc52xx_psc.h>
49 #if defined(CONFIG_SERIAL_MPC52xx_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
53 #include <linux/serial_core.h>
56 /* We've been assigned a range on the "Low-density serial ports" major */
57 #define SERIAL_PSC_MAJOR 204
58 #define SERIAL_PSC_MINOR 148
61 #define ISR_PASS_LIMIT 256 /* Max number of iteration in the interrupt */
64 static struct uart_port mpc52xx_uart_ports
[MPC52xx_PSC_MAXNUM
];
65 /* Rem: - We use the read_status_mask as a shadow of
66 * psc->mpc52xx_psc_imr
67 * - It's important that is array is all zero on start as we
68 * use it to know if it's initialized or not ! If it's not sure
69 * it's cleared, then a memset(...,0,...) should be added to
73 /* lookup table for matching device nodes to index numbers */
74 static struct device_node
*mpc52xx_uart_nodes
[MPC52xx_PSC_MAXNUM
];
76 static void mpc52xx_uart_of_enumerate(void);
79 #define PSC(port) ((struct mpc52xx_psc __iomem *)((port)->membase))
82 /* Forward declaration of the interruption handling routine */
83 static irqreturn_t
mpc52xx_uart_int(int irq
, void *dev_id
);
84 static irqreturn_t
mpc5xxx_uart_process_int(struct uart_port
*port
);
87 /* Simple macro to test if a port is console or not. This one is taken
88 * for serial_core.c and maybe should be moved to serial_core.h ? */
89 #ifdef CONFIG_SERIAL_CORE_CONSOLE
90 #define uart_console(port) \
91 ((port)->cons && (port)->cons->index == (port)->line)
93 #define uart_console(port) (0)
96 /* ======================================================================== */
97 /* PSC fifo operations for isolating differences between 52xx and 512x */
98 /* ======================================================================== */
101 void (*fifo_init
)(struct uart_port
*port
);
102 int (*raw_rx_rdy
)(struct uart_port
*port
);
103 int (*raw_tx_rdy
)(struct uart_port
*port
);
104 int (*rx_rdy
)(struct uart_port
*port
);
105 int (*tx_rdy
)(struct uart_port
*port
);
106 int (*tx_empty
)(struct uart_port
*port
);
107 void (*stop_rx
)(struct uart_port
*port
);
108 void (*start_tx
)(struct uart_port
*port
);
109 void (*stop_tx
)(struct uart_port
*port
);
110 void (*rx_clr_irq
)(struct uart_port
*port
);
111 void (*tx_clr_irq
)(struct uart_port
*port
);
112 void (*write_char
)(struct uart_port
*port
, unsigned char c
);
113 unsigned char (*read_char
)(struct uart_port
*port
);
114 void (*cw_disable_ints
)(struct uart_port
*port
);
115 void (*cw_restore_ints
)(struct uart_port
*port
);
116 unsigned int (*set_baudrate
)(struct uart_port
*port
,
117 struct ktermios
*new,
118 struct ktermios
*old
);
119 int (*clock
)(struct uart_port
*port
, int enable
);
120 int (*fifoc_init
)(void);
121 void (*fifoc_uninit
)(void);
122 void (*get_irq
)(struct uart_port
*, struct device_node
*);
123 irqreturn_t (*handle_irq
)(struct uart_port
*port
);
126 /* setting the prescaler and divisor reg is common for all chips */
127 static inline void mpc52xx_set_divisor(struct mpc52xx_psc __iomem
*psc
,
128 u16 prescaler
, unsigned int divisor
)
130 /* select prescaler */
131 out_be16(&psc
->mpc52xx_psc_clock_select
, prescaler
);
132 out_8(&psc
->ctur
, divisor
>> 8);
133 out_8(&psc
->ctlr
, divisor
& 0xff);
136 #ifdef CONFIG_PPC_MPC52xx
137 #define FIFO_52xx(port) ((struct mpc52xx_psc_fifo __iomem *)(PSC(port)+1))
138 static void mpc52xx_psc_fifo_init(struct uart_port
*port
)
140 struct mpc52xx_psc __iomem
*psc
= PSC(port
);
141 struct mpc52xx_psc_fifo __iomem
*fifo
= FIFO_52xx(port
);
143 out_8(&fifo
->rfcntl
, 0x00);
144 out_be16(&fifo
->rfalarm
, 0x1ff);
145 out_8(&fifo
->tfcntl
, 0x07);
146 out_be16(&fifo
->tfalarm
, 0x80);
148 port
->read_status_mask
|= MPC52xx_PSC_IMR_RXRDY
| MPC52xx_PSC_IMR_TXRDY
;
149 out_be16(&psc
->mpc52xx_psc_imr
, port
->read_status_mask
);
152 static int mpc52xx_psc_raw_rx_rdy(struct uart_port
*port
)
154 return in_be16(&PSC(port
)->mpc52xx_psc_status
)
155 & MPC52xx_PSC_SR_RXRDY
;
158 static int mpc52xx_psc_raw_tx_rdy(struct uart_port
*port
)
160 return in_be16(&PSC(port
)->mpc52xx_psc_status
)
161 & MPC52xx_PSC_SR_TXRDY
;
165 static int mpc52xx_psc_rx_rdy(struct uart_port
*port
)
167 return in_be16(&PSC(port
)->mpc52xx_psc_isr
)
168 & port
->read_status_mask
169 & MPC52xx_PSC_IMR_RXRDY
;
172 static int mpc52xx_psc_tx_rdy(struct uart_port
*port
)
174 return in_be16(&PSC(port
)->mpc52xx_psc_isr
)
175 & port
->read_status_mask
176 & MPC52xx_PSC_IMR_TXRDY
;
179 static int mpc52xx_psc_tx_empty(struct uart_port
*port
)
181 return in_be16(&PSC(port
)->mpc52xx_psc_status
)
182 & MPC52xx_PSC_SR_TXEMP
;
185 static void mpc52xx_psc_start_tx(struct uart_port
*port
)
187 port
->read_status_mask
|= MPC52xx_PSC_IMR_TXRDY
;
188 out_be16(&PSC(port
)->mpc52xx_psc_imr
, port
->read_status_mask
);
191 static void mpc52xx_psc_stop_tx(struct uart_port
*port
)
193 port
->read_status_mask
&= ~MPC52xx_PSC_IMR_TXRDY
;
194 out_be16(&PSC(port
)->mpc52xx_psc_imr
, port
->read_status_mask
);
197 static void mpc52xx_psc_stop_rx(struct uart_port
*port
)
199 port
->read_status_mask
&= ~MPC52xx_PSC_IMR_RXRDY
;
200 out_be16(&PSC(port
)->mpc52xx_psc_imr
, port
->read_status_mask
);
203 static void mpc52xx_psc_rx_clr_irq(struct uart_port
*port
)
207 static void mpc52xx_psc_tx_clr_irq(struct uart_port
*port
)
211 static void mpc52xx_psc_write_char(struct uart_port
*port
, unsigned char c
)
213 out_8(&PSC(port
)->mpc52xx_psc_buffer_8
, c
);
216 static unsigned char mpc52xx_psc_read_char(struct uart_port
*port
)
218 return in_8(&PSC(port
)->mpc52xx_psc_buffer_8
);
221 static void mpc52xx_psc_cw_disable_ints(struct uart_port
*port
)
223 out_be16(&PSC(port
)->mpc52xx_psc_imr
, 0);
226 static void mpc52xx_psc_cw_restore_ints(struct uart_port
*port
)
228 out_be16(&PSC(port
)->mpc52xx_psc_imr
, port
->read_status_mask
);
231 static unsigned int mpc5200_psc_set_baudrate(struct uart_port
*port
,
232 struct ktermios
*new,
233 struct ktermios
*old
)
236 unsigned int divisor
;
238 /* The 5200 has a fixed /32 prescaler, uartclk contains the ipb freq */
239 baud
= uart_get_baud_rate(port
, new, old
,
240 port
->uartclk
/ (32 * 0xffff) + 1,
242 divisor
= (port
->uartclk
+ 16 * baud
) / (32 * baud
);
244 /* enable the /32 prescaler and set the divisor */
245 mpc52xx_set_divisor(PSC(port
), 0xdd00, divisor
);
249 static unsigned int mpc5200b_psc_set_baudrate(struct uart_port
*port
,
250 struct ktermios
*new,
251 struct ktermios
*old
)
254 unsigned int divisor
;
257 /* The 5200B has a selectable /4 or /32 prescaler, uartclk contains the
259 baud
= uart_get_baud_rate(port
, new, old
,
260 port
->uartclk
/ (32 * 0xffff) + 1,
262 divisor
= (port
->uartclk
+ 2 * baud
) / (4 * baud
);
264 /* select the proper prescaler and set the divisor */
265 if (divisor
> 0xffff) {
266 divisor
= (divisor
+ 4) / 8;
267 prescaler
= 0xdd00; /* /32 */
269 prescaler
= 0xff00; /* /4 */
270 mpc52xx_set_divisor(PSC(port
), prescaler
, divisor
);
274 static void mpc52xx_psc_get_irq(struct uart_port
*port
, struct device_node
*np
)
276 port
->irqflags
= IRQF_DISABLED
;
277 port
->irq
= irq_of_parse_and_map(np
, 0);
280 /* 52xx specific interrupt handler. The caller holds the port lock */
281 static irqreturn_t
mpc52xx_psc_handle_irq(struct uart_port
*port
)
283 return mpc5xxx_uart_process_int(port
);
286 static struct psc_ops mpc52xx_psc_ops
= {
287 .fifo_init
= mpc52xx_psc_fifo_init
,
288 .raw_rx_rdy
= mpc52xx_psc_raw_rx_rdy
,
289 .raw_tx_rdy
= mpc52xx_psc_raw_tx_rdy
,
290 .rx_rdy
= mpc52xx_psc_rx_rdy
,
291 .tx_rdy
= mpc52xx_psc_tx_rdy
,
292 .tx_empty
= mpc52xx_psc_tx_empty
,
293 .stop_rx
= mpc52xx_psc_stop_rx
,
294 .start_tx
= mpc52xx_psc_start_tx
,
295 .stop_tx
= mpc52xx_psc_stop_tx
,
296 .rx_clr_irq
= mpc52xx_psc_rx_clr_irq
,
297 .tx_clr_irq
= mpc52xx_psc_tx_clr_irq
,
298 .write_char
= mpc52xx_psc_write_char
,
299 .read_char
= mpc52xx_psc_read_char
,
300 .cw_disable_ints
= mpc52xx_psc_cw_disable_ints
,
301 .cw_restore_ints
= mpc52xx_psc_cw_restore_ints
,
302 .set_baudrate
= mpc5200_psc_set_baudrate
,
303 .get_irq
= mpc52xx_psc_get_irq
,
304 .handle_irq
= mpc52xx_psc_handle_irq
,
307 static struct psc_ops mpc5200b_psc_ops
= {
308 .fifo_init
= mpc52xx_psc_fifo_init
,
309 .raw_rx_rdy
= mpc52xx_psc_raw_rx_rdy
,
310 .raw_tx_rdy
= mpc52xx_psc_raw_tx_rdy
,
311 .rx_rdy
= mpc52xx_psc_rx_rdy
,
312 .tx_rdy
= mpc52xx_psc_tx_rdy
,
313 .tx_empty
= mpc52xx_psc_tx_empty
,
314 .stop_rx
= mpc52xx_psc_stop_rx
,
315 .start_tx
= mpc52xx_psc_start_tx
,
316 .stop_tx
= mpc52xx_psc_stop_tx
,
317 .rx_clr_irq
= mpc52xx_psc_rx_clr_irq
,
318 .tx_clr_irq
= mpc52xx_psc_tx_clr_irq
,
319 .write_char
= mpc52xx_psc_write_char
,
320 .read_char
= mpc52xx_psc_read_char
,
321 .cw_disable_ints
= mpc52xx_psc_cw_disable_ints
,
322 .cw_restore_ints
= mpc52xx_psc_cw_restore_ints
,
323 .set_baudrate
= mpc5200b_psc_set_baudrate
,
324 .get_irq
= mpc52xx_psc_get_irq
,
325 .handle_irq
= mpc52xx_psc_handle_irq
,
328 #endif /* CONFIG_MPC52xx */
330 #ifdef CONFIG_PPC_MPC512x
331 #define FIFO_512x(port) ((struct mpc512x_psc_fifo __iomem *)(PSC(port)+1))
333 /* PSC FIFO Controller for mpc512x */
342 static struct psc_fifoc __iomem
*psc_fifoc
;
343 static unsigned int psc_fifoc_irq
;
345 static void mpc512x_psc_fifo_init(struct uart_port
*port
)
348 out_be16(&PSC(port
)->mpc52xx_psc_clock_select
, 0xdd00);
350 out_be32(&FIFO_512x(port
)->txcmd
, MPC512x_PSC_FIFO_RESET_SLICE
);
351 out_be32(&FIFO_512x(port
)->txcmd
, MPC512x_PSC_FIFO_ENABLE_SLICE
);
352 out_be32(&FIFO_512x(port
)->txalarm
, 1);
353 out_be32(&FIFO_512x(port
)->tximr
, 0);
355 out_be32(&FIFO_512x(port
)->rxcmd
, MPC512x_PSC_FIFO_RESET_SLICE
);
356 out_be32(&FIFO_512x(port
)->rxcmd
, MPC512x_PSC_FIFO_ENABLE_SLICE
);
357 out_be32(&FIFO_512x(port
)->rxalarm
, 1);
358 out_be32(&FIFO_512x(port
)->rximr
, 0);
360 out_be32(&FIFO_512x(port
)->tximr
, MPC512x_PSC_FIFO_ALARM
);
361 out_be32(&FIFO_512x(port
)->rximr
, MPC512x_PSC_FIFO_ALARM
);
364 static int mpc512x_psc_raw_rx_rdy(struct uart_port
*port
)
366 return !(in_be32(&FIFO_512x(port
)->rxsr
) & MPC512x_PSC_FIFO_EMPTY
);
369 static int mpc512x_psc_raw_tx_rdy(struct uart_port
*port
)
371 return !(in_be32(&FIFO_512x(port
)->txsr
) & MPC512x_PSC_FIFO_FULL
);
374 static int mpc512x_psc_rx_rdy(struct uart_port
*port
)
376 return in_be32(&FIFO_512x(port
)->rxsr
)
377 & in_be32(&FIFO_512x(port
)->rximr
)
378 & MPC512x_PSC_FIFO_ALARM
;
381 static int mpc512x_psc_tx_rdy(struct uart_port
*port
)
383 return in_be32(&FIFO_512x(port
)->txsr
)
384 & in_be32(&FIFO_512x(port
)->tximr
)
385 & MPC512x_PSC_FIFO_ALARM
;
388 static int mpc512x_psc_tx_empty(struct uart_port
*port
)
390 return in_be32(&FIFO_512x(port
)->txsr
)
391 & MPC512x_PSC_FIFO_EMPTY
;
394 static void mpc512x_psc_stop_rx(struct uart_port
*port
)
396 unsigned long rx_fifo_imr
;
398 rx_fifo_imr
= in_be32(&FIFO_512x(port
)->rximr
);
399 rx_fifo_imr
&= ~MPC512x_PSC_FIFO_ALARM
;
400 out_be32(&FIFO_512x(port
)->rximr
, rx_fifo_imr
);
403 static void mpc512x_psc_start_tx(struct uart_port
*port
)
405 unsigned long tx_fifo_imr
;
407 tx_fifo_imr
= in_be32(&FIFO_512x(port
)->tximr
);
408 tx_fifo_imr
|= MPC512x_PSC_FIFO_ALARM
;
409 out_be32(&FIFO_512x(port
)->tximr
, tx_fifo_imr
);
412 static void mpc512x_psc_stop_tx(struct uart_port
*port
)
414 unsigned long tx_fifo_imr
;
416 tx_fifo_imr
= in_be32(&FIFO_512x(port
)->tximr
);
417 tx_fifo_imr
&= ~MPC512x_PSC_FIFO_ALARM
;
418 out_be32(&FIFO_512x(port
)->tximr
, tx_fifo_imr
);
421 static void mpc512x_psc_rx_clr_irq(struct uart_port
*port
)
423 out_be32(&FIFO_512x(port
)->rxisr
, in_be32(&FIFO_512x(port
)->rxisr
));
426 static void mpc512x_psc_tx_clr_irq(struct uart_port
*port
)
428 out_be32(&FIFO_512x(port
)->txisr
, in_be32(&FIFO_512x(port
)->txisr
));
431 static void mpc512x_psc_write_char(struct uart_port
*port
, unsigned char c
)
433 out_8(&FIFO_512x(port
)->txdata_8
, c
);
436 static unsigned char mpc512x_psc_read_char(struct uart_port
*port
)
438 return in_8(&FIFO_512x(port
)->rxdata_8
);
441 static void mpc512x_psc_cw_disable_ints(struct uart_port
*port
)
443 port
->read_status_mask
=
444 in_be32(&FIFO_512x(port
)->tximr
) << 16 |
445 in_be32(&FIFO_512x(port
)->rximr
);
446 out_be32(&FIFO_512x(port
)->tximr
, 0);
447 out_be32(&FIFO_512x(port
)->rximr
, 0);
450 static void mpc512x_psc_cw_restore_ints(struct uart_port
*port
)
452 out_be32(&FIFO_512x(port
)->tximr
,
453 (port
->read_status_mask
>> 16) & 0x7f);
454 out_be32(&FIFO_512x(port
)->rximr
, port
->read_status_mask
& 0x7f);
457 static unsigned int mpc512x_psc_set_baudrate(struct uart_port
*port
,
458 struct ktermios
*new,
459 struct ktermios
*old
)
462 unsigned int divisor
;
465 * The "MPC5121e Microcontroller Reference Manual, Rev. 3" says on
466 * pg. 30-10 that the chip supports a /32 and a /10 prescaler.
467 * Furthermore, it states that "After reset, the prescaler by 10
468 * for the UART mode is selected", but the reset register value is
469 * 0x0000 which means a /32 prescaler. This is wrong.
471 * In reality using /32 prescaler doesn't work, as it is not supported!
472 * Use /16 or /10 prescaler, see "MPC5121e Hardware Design Guide",
473 * Chapter 4.1 PSC in UART Mode.
474 * Calculate with a /16 prescaler here.
477 /* uartclk contains the ips freq */
478 baud
= uart_get_baud_rate(port
, new, old
,
479 port
->uartclk
/ (16 * 0xffff) + 1,
481 divisor
= (port
->uartclk
+ 8 * baud
) / (16 * baud
);
483 /* enable the /16 prescaler and set the divisor */
484 mpc52xx_set_divisor(PSC(port
), 0xdd00, divisor
);
488 /* Init PSC FIFO Controller */
489 static int __init
mpc512x_psc_fifoc_init(void)
491 struct device_node
*np
;
493 np
= of_find_compatible_node(NULL
, NULL
,
494 "fsl,mpc5121-psc-fifo");
496 pr_err("%s: Can't find FIFOC node\n", __func__
);
500 psc_fifoc
= of_iomap(np
, 0);
502 pr_err("%s: Can't map FIFOC\n", __func__
);
507 psc_fifoc_irq
= irq_of_parse_and_map(np
, 0);
509 if (psc_fifoc_irq
== NO_IRQ
) {
510 pr_err("%s: Can't get FIFOC irq\n", __func__
);
518 static void __exit
mpc512x_psc_fifoc_uninit(void)
523 /* 512x specific interrupt handler. The caller holds the port lock */
524 static irqreturn_t
mpc512x_psc_handle_irq(struct uart_port
*port
)
526 unsigned long fifoc_int
;
529 /* Read pending PSC FIFOC interrupts */
530 fifoc_int
= in_be32(&psc_fifoc
->fifoc_int
);
532 /* Check if it is an interrupt for this port */
533 psc_num
= (port
->mapbase
& 0xf00) >> 8;
534 if (test_bit(psc_num
, &fifoc_int
) ||
535 test_bit(psc_num
+ 16, &fifoc_int
))
536 return mpc5xxx_uart_process_int(port
);
541 static int mpc512x_psc_clock(struct uart_port
*port
, int enable
)
547 if (uart_console(port
))
550 psc_num
= (port
->mapbase
& 0xf00) >> 8;
551 snprintf(clk_name
, sizeof(clk_name
), "psc%d_clk", psc_num
);
552 psc_clk
= clk_get(port
->dev
, clk_name
);
553 if (IS_ERR(psc_clk
)) {
554 dev_err(port
->dev
, "Failed to get PSC clock entry!\n");
558 dev_dbg(port
->dev
, "%s %sable\n", clk_name
, enable
? "en" : "dis");
563 clk_disable(psc_clk
);
568 static void mpc512x_psc_get_irq(struct uart_port
*port
, struct device_node
*np
)
570 port
->irqflags
= IRQF_SHARED
;
571 port
->irq
= psc_fifoc_irq
;
574 static struct psc_ops mpc512x_psc_ops
= {
575 .fifo_init
= mpc512x_psc_fifo_init
,
576 .raw_rx_rdy
= mpc512x_psc_raw_rx_rdy
,
577 .raw_tx_rdy
= mpc512x_psc_raw_tx_rdy
,
578 .rx_rdy
= mpc512x_psc_rx_rdy
,
579 .tx_rdy
= mpc512x_psc_tx_rdy
,
580 .tx_empty
= mpc512x_psc_tx_empty
,
581 .stop_rx
= mpc512x_psc_stop_rx
,
582 .start_tx
= mpc512x_psc_start_tx
,
583 .stop_tx
= mpc512x_psc_stop_tx
,
584 .rx_clr_irq
= mpc512x_psc_rx_clr_irq
,
585 .tx_clr_irq
= mpc512x_psc_tx_clr_irq
,
586 .write_char
= mpc512x_psc_write_char
,
587 .read_char
= mpc512x_psc_read_char
,
588 .cw_disable_ints
= mpc512x_psc_cw_disable_ints
,
589 .cw_restore_ints
= mpc512x_psc_cw_restore_ints
,
590 .set_baudrate
= mpc512x_psc_set_baudrate
,
591 .clock
= mpc512x_psc_clock
,
592 .fifoc_init
= mpc512x_psc_fifoc_init
,
593 .fifoc_uninit
= mpc512x_psc_fifoc_uninit
,
594 .get_irq
= mpc512x_psc_get_irq
,
595 .handle_irq
= mpc512x_psc_handle_irq
,
599 static struct psc_ops
*psc_ops
;
601 /* ======================================================================== */
602 /* UART operations */
603 /* ======================================================================== */
606 mpc52xx_uart_tx_empty(struct uart_port
*port
)
608 return psc_ops
->tx_empty(port
) ? TIOCSER_TEMT
: 0;
612 mpc52xx_uart_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
614 if (mctrl
& TIOCM_RTS
)
615 out_8(&PSC(port
)->op1
, MPC52xx_PSC_OP_RTS
);
617 out_8(&PSC(port
)->op0
, MPC52xx_PSC_OP_RTS
);
621 mpc52xx_uart_get_mctrl(struct uart_port
*port
)
623 unsigned int ret
= TIOCM_DSR
;
624 u8 status
= in_8(&PSC(port
)->mpc52xx_psc_ipcr
);
626 if (!(status
& MPC52xx_PSC_CTS
))
628 if (!(status
& MPC52xx_PSC_DCD
))
635 mpc52xx_uart_stop_tx(struct uart_port
*port
)
637 /* port->lock taken by caller */
638 psc_ops
->stop_tx(port
);
642 mpc52xx_uart_start_tx(struct uart_port
*port
)
644 /* port->lock taken by caller */
645 psc_ops
->start_tx(port
);
649 mpc52xx_uart_send_xchar(struct uart_port
*port
, char ch
)
652 spin_lock_irqsave(&port
->lock
, flags
);
656 /* Make sure tx interrupts are on */
657 /* Truly necessary ??? They should be anyway */
658 psc_ops
->start_tx(port
);
661 spin_unlock_irqrestore(&port
->lock
, flags
);
665 mpc52xx_uart_stop_rx(struct uart_port
*port
)
667 /* port->lock taken by caller */
668 psc_ops
->stop_rx(port
);
672 mpc52xx_uart_enable_ms(struct uart_port
*port
)
674 struct mpc52xx_psc __iomem
*psc
= PSC(port
);
676 /* clear D_*-bits by reading them */
677 in_8(&psc
->mpc52xx_psc_ipcr
);
678 /* enable CTS and DCD as IPC interrupts */
679 out_8(&psc
->mpc52xx_psc_acr
, MPC52xx_PSC_IEC_CTS
| MPC52xx_PSC_IEC_DCD
);
681 port
->read_status_mask
|= MPC52xx_PSC_IMR_IPC
;
682 out_be16(&psc
->mpc52xx_psc_imr
, port
->read_status_mask
);
686 mpc52xx_uart_break_ctl(struct uart_port
*port
, int ctl
)
689 spin_lock_irqsave(&port
->lock
, flags
);
692 out_8(&PSC(port
)->command
, MPC52xx_PSC_START_BRK
);
694 out_8(&PSC(port
)->command
, MPC52xx_PSC_STOP_BRK
);
696 spin_unlock_irqrestore(&port
->lock
, flags
);
700 mpc52xx_uart_startup(struct uart_port
*port
)
702 struct mpc52xx_psc __iomem
*psc
= PSC(port
);
705 if (psc_ops
->clock
) {
706 ret
= psc_ops
->clock(port
, 1);
712 ret
= request_irq(port
->irq
, mpc52xx_uart_int
,
713 port
->irqflags
, "mpc52xx_psc_uart", port
);
717 /* Reset/activate the port, clear and enable interrupts */
718 out_8(&psc
->command
, MPC52xx_PSC_RST_RX
);
719 out_8(&psc
->command
, MPC52xx_PSC_RST_TX
);
721 out_be32(&psc
->sicr
, 0); /* UART mode DCD ignored */
723 psc_ops
->fifo_init(port
);
725 out_8(&psc
->command
, MPC52xx_PSC_TX_ENABLE
);
726 out_8(&psc
->command
, MPC52xx_PSC_RX_ENABLE
);
732 mpc52xx_uart_shutdown(struct uart_port
*port
)
734 struct mpc52xx_psc __iomem
*psc
= PSC(port
);
736 /* Shut down the port. Leave TX active if on a console port */
737 out_8(&psc
->command
, MPC52xx_PSC_RST_RX
);
738 if (!uart_console(port
))
739 out_8(&psc
->command
, MPC52xx_PSC_RST_TX
);
741 port
->read_status_mask
= 0;
742 out_be16(&psc
->mpc52xx_psc_imr
, port
->read_status_mask
);
745 psc_ops
->clock(port
, 0);
747 /* Release interrupt */
748 free_irq(port
->irq
, port
);
752 mpc52xx_uart_set_termios(struct uart_port
*port
, struct ktermios
*new,
753 struct ktermios
*old
)
755 struct mpc52xx_psc __iomem
*psc
= PSC(port
);
757 unsigned char mr1
, mr2
;
761 /* Prepare what we're gonna write */
764 switch (new->c_cflag
& CSIZE
) {
765 case CS5
: mr1
|= MPC52xx_PSC_MODE_5_BITS
;
767 case CS6
: mr1
|= MPC52xx_PSC_MODE_6_BITS
;
769 case CS7
: mr1
|= MPC52xx_PSC_MODE_7_BITS
;
772 default: mr1
|= MPC52xx_PSC_MODE_8_BITS
;
775 if (new->c_cflag
& PARENB
) {
776 mr1
|= (new->c_cflag
& PARODD
) ?
777 MPC52xx_PSC_MODE_PARODD
: MPC52xx_PSC_MODE_PAREVEN
;
779 mr1
|= MPC52xx_PSC_MODE_PARNONE
;
784 if (new->c_cflag
& CSTOPB
)
785 mr2
|= MPC52xx_PSC_MODE_TWO_STOP
;
787 mr2
|= ((new->c_cflag
& CSIZE
) == CS5
) ?
788 MPC52xx_PSC_MODE_ONE_STOP_5_BITS
:
789 MPC52xx_PSC_MODE_ONE_STOP
;
791 if (new->c_cflag
& CRTSCTS
) {
792 mr1
|= MPC52xx_PSC_MODE_RXRTS
;
793 mr2
|= MPC52xx_PSC_MODE_TXCTS
;
797 spin_lock_irqsave(&port
->lock
, flags
);
799 /* Do our best to flush TX & RX, so we don't lose anything */
800 /* But we don't wait indefinitely ! */
801 j
= 5000000; /* Maximum wait */
802 /* FIXME Can't receive chars since set_termios might be called at early
803 * boot for the console, all stuff is not yet ready to receive at that
804 * time and that just makes the kernel oops */
805 /* while (j-- && mpc52xx_uart_int_rx_chars(port)); */
806 while (!mpc52xx_uart_tx_empty(port
) && --j
)
810 printk(KERN_ERR
"mpc52xx_uart.c: "
811 "Unable to flush RX & TX fifos in-time in set_termios."
812 "Some chars may have been lost.\n");
814 /* Reset the TX & RX */
815 out_8(&psc
->command
, MPC52xx_PSC_RST_RX
);
816 out_8(&psc
->command
, MPC52xx_PSC_RST_TX
);
818 /* Send new mode settings */
819 out_8(&psc
->command
, MPC52xx_PSC_SEL_MODE_REG_1
);
820 out_8(&psc
->mode
, mr1
);
821 out_8(&psc
->mode
, mr2
);
822 baud
= psc_ops
->set_baudrate(port
, new, old
);
824 /* Update the per-port timeout */
825 uart_update_timeout(port
, new->c_cflag
, baud
);
827 if (UART_ENABLE_MS(port
, new->c_cflag
))
828 mpc52xx_uart_enable_ms(port
);
830 /* Reenable TX & RX */
831 out_8(&psc
->command
, MPC52xx_PSC_TX_ENABLE
);
832 out_8(&psc
->command
, MPC52xx_PSC_RX_ENABLE
);
834 /* We're all set, release the lock */
835 spin_unlock_irqrestore(&port
->lock
, flags
);
839 mpc52xx_uart_type(struct uart_port
*port
)
841 return port
->type
== PORT_MPC52xx
? "MPC52xx PSC" : NULL
;
845 mpc52xx_uart_release_port(struct uart_port
*port
)
847 /* remapped by us ? */
848 if (port
->flags
& UPF_IOREMAP
) {
849 iounmap(port
->membase
);
850 port
->membase
= NULL
;
853 release_mem_region(port
->mapbase
, sizeof(struct mpc52xx_psc
));
857 mpc52xx_uart_request_port(struct uart_port
*port
)
861 if (port
->flags
& UPF_IOREMAP
) /* Need to remap ? */
862 port
->membase
= ioremap(port
->mapbase
,
863 sizeof(struct mpc52xx_psc
));
868 err
= request_mem_region(port
->mapbase
, sizeof(struct mpc52xx_psc
),
869 "mpc52xx_psc_uart") != NULL
? 0 : -EBUSY
;
871 if (err
&& (port
->flags
& UPF_IOREMAP
)) {
872 iounmap(port
->membase
);
873 port
->membase
= NULL
;
880 mpc52xx_uart_config_port(struct uart_port
*port
, int flags
)
882 if ((flags
& UART_CONFIG_TYPE
)
883 && (mpc52xx_uart_request_port(port
) == 0))
884 port
->type
= PORT_MPC52xx
;
888 mpc52xx_uart_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
890 if (ser
->type
!= PORT_UNKNOWN
&& ser
->type
!= PORT_MPC52xx
)
893 if ((ser
->irq
!= port
->irq
) ||
894 (ser
->io_type
!= UPIO_MEM
) ||
895 (ser
->baud_base
!= port
->uartclk
) ||
896 (ser
->iomem_base
!= (void *)port
->mapbase
) ||
904 static struct uart_ops mpc52xx_uart_ops
= {
905 .tx_empty
= mpc52xx_uart_tx_empty
,
906 .set_mctrl
= mpc52xx_uart_set_mctrl
,
907 .get_mctrl
= mpc52xx_uart_get_mctrl
,
908 .stop_tx
= mpc52xx_uart_stop_tx
,
909 .start_tx
= mpc52xx_uart_start_tx
,
910 .send_xchar
= mpc52xx_uart_send_xchar
,
911 .stop_rx
= mpc52xx_uart_stop_rx
,
912 .enable_ms
= mpc52xx_uart_enable_ms
,
913 .break_ctl
= mpc52xx_uart_break_ctl
,
914 .startup
= mpc52xx_uart_startup
,
915 .shutdown
= mpc52xx_uart_shutdown
,
916 .set_termios
= mpc52xx_uart_set_termios
,
917 /* .pm = mpc52xx_uart_pm, Not supported yet */
918 /* .set_wake = mpc52xx_uart_set_wake, Not supported yet */
919 .type
= mpc52xx_uart_type
,
920 .release_port
= mpc52xx_uart_release_port
,
921 .request_port
= mpc52xx_uart_request_port
,
922 .config_port
= mpc52xx_uart_config_port
,
923 .verify_port
= mpc52xx_uart_verify_port
927 /* ======================================================================== */
928 /* Interrupt handling */
929 /* ======================================================================== */
932 mpc52xx_uart_int_rx_chars(struct uart_port
*port
)
934 struct tty_struct
*tty
= port
->state
->port
.tty
;
935 unsigned char ch
, flag
;
936 unsigned short status
;
938 /* While we can read, do so ! */
939 while (psc_ops
->raw_rx_rdy(port
)) {
941 ch
= psc_ops
->read_char(port
);
943 /* Handle sysreq char */
945 if (uart_handle_sysrq_char(port
, ch
)) {
956 status
= in_be16(&PSC(port
)->mpc52xx_psc_status
);
958 if (status
& (MPC52xx_PSC_SR_PE
|
960 MPC52xx_PSC_SR_RB
)) {
962 if (status
& MPC52xx_PSC_SR_RB
) {
964 uart_handle_break(port
);
966 } else if (status
& MPC52xx_PSC_SR_PE
) {
968 port
->icount
.parity
++;
970 else if (status
& MPC52xx_PSC_SR_FE
) {
972 port
->icount
.frame
++;
975 /* Clear error condition */
976 out_8(&PSC(port
)->command
, MPC52xx_PSC_RST_ERR_STAT
);
979 tty_insert_flip_char(tty
, ch
, flag
);
980 if (status
& MPC52xx_PSC_SR_OE
) {
982 * Overrun is special, since it's
983 * reported immediately, and doesn't
984 * affect the current character
986 tty_insert_flip_char(tty
, 0, TTY_OVERRUN
);
987 port
->icount
.overrun
++;
991 spin_unlock(&port
->lock
);
992 tty_flip_buffer_push(tty
);
993 spin_lock(&port
->lock
);
995 return psc_ops
->raw_rx_rdy(port
);
999 mpc52xx_uart_int_tx_chars(struct uart_port
*port
)
1001 struct circ_buf
*xmit
= &port
->state
->xmit
;
1003 /* Process out of band chars */
1005 psc_ops
->write_char(port
, port
->x_char
);
1011 /* Nothing to do ? */
1012 if (uart_circ_empty(xmit
) || uart_tx_stopped(port
)) {
1013 mpc52xx_uart_stop_tx(port
);
1018 while (psc_ops
->raw_tx_rdy(port
)) {
1019 psc_ops
->write_char(port
, xmit
->buf
[xmit
->tail
]);
1020 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
1022 if (uart_circ_empty(xmit
))
1027 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
1028 uart_write_wakeup(port
);
1030 /* Maybe we're done after all */
1031 if (uart_circ_empty(xmit
)) {
1032 mpc52xx_uart_stop_tx(port
);
1040 mpc5xxx_uart_process_int(struct uart_port
*port
)
1042 unsigned long pass
= ISR_PASS_LIMIT
;
1043 unsigned int keepgoing
;
1046 /* While we have stuff to do, we continue */
1048 /* If we don't find anything to do, we stop */
1051 psc_ops
->rx_clr_irq(port
);
1052 if (psc_ops
->rx_rdy(port
))
1053 keepgoing
|= mpc52xx_uart_int_rx_chars(port
);
1055 psc_ops
->tx_clr_irq(port
);
1056 if (psc_ops
->tx_rdy(port
))
1057 keepgoing
|= mpc52xx_uart_int_tx_chars(port
);
1059 status
= in_8(&PSC(port
)->mpc52xx_psc_ipcr
);
1060 if (status
& MPC52xx_PSC_D_DCD
)
1061 uart_handle_dcd_change(port
, !(status
& MPC52xx_PSC_DCD
));
1063 if (status
& MPC52xx_PSC_D_CTS
)
1064 uart_handle_cts_change(port
, !(status
& MPC52xx_PSC_CTS
));
1066 /* Limit number of iteration */
1070 } while (keepgoing
);
1076 mpc52xx_uart_int(int irq
, void *dev_id
)
1078 struct uart_port
*port
= dev_id
;
1081 spin_lock(&port
->lock
);
1083 ret
= psc_ops
->handle_irq(port
);
1085 spin_unlock(&port
->lock
);
1090 /* ======================================================================== */
1091 /* Console ( if applicable ) */
1092 /* ======================================================================== */
1094 #ifdef CONFIG_SERIAL_MPC52xx_CONSOLE
1097 mpc52xx_console_get_options(struct uart_port
*port
,
1098 int *baud
, int *parity
, int *bits
, int *flow
)
1100 struct mpc52xx_psc __iomem
*psc
= PSC(port
);
1103 pr_debug("mpc52xx_console_get_options(port=%p)\n", port
);
1105 /* Read the mode registers */
1106 out_8(&psc
->command
, MPC52xx_PSC_SEL_MODE_REG_1
);
1107 mr1
= in_8(&psc
->mode
);
1109 /* CT{U,L}R are write-only ! */
1110 *baud
= CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD
;
1113 switch (mr1
& MPC52xx_PSC_MODE_BITS_MASK
) {
1114 case MPC52xx_PSC_MODE_5_BITS
:
1117 case MPC52xx_PSC_MODE_6_BITS
:
1120 case MPC52xx_PSC_MODE_7_BITS
:
1123 case MPC52xx_PSC_MODE_8_BITS
:
1128 if (mr1
& MPC52xx_PSC_MODE_PARNONE
)
1131 *parity
= mr1
& MPC52xx_PSC_MODE_PARODD
? 'o' : 'e';
1135 mpc52xx_console_write(struct console
*co
, const char *s
, unsigned int count
)
1137 struct uart_port
*port
= &mpc52xx_uart_ports
[co
->index
];
1140 /* Disable interrupts */
1141 psc_ops
->cw_disable_ints(port
);
1143 /* Wait the TX buffer to be empty */
1144 j
= 5000000; /* Maximum wait */
1145 while (!mpc52xx_uart_tx_empty(port
) && --j
)
1148 /* Write all the chars */
1149 for (i
= 0; i
< count
; i
++, s
++) {
1150 /* Line return handling */
1152 psc_ops
->write_char(port
, '\r');
1155 psc_ops
->write_char(port
, *s
);
1157 /* Wait the TX buffer to be empty */
1158 j
= 20000; /* Maximum wait */
1159 while (!mpc52xx_uart_tx_empty(port
) && --j
)
1163 /* Restore interrupt state */
1164 psc_ops
->cw_restore_ints(port
);
1169 mpc52xx_console_setup(struct console
*co
, char *options
)
1171 struct uart_port
*port
= &mpc52xx_uart_ports
[co
->index
];
1172 struct device_node
*np
= mpc52xx_uart_nodes
[co
->index
];
1173 unsigned int uartclk
;
1174 struct resource res
;
1177 int baud
= CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD
;
1182 pr_debug("mpc52xx_console_setup co=%p, co->index=%i, options=%s\n",
1183 co
, co
->index
, options
);
1185 if ((co
->index
< 0) || (co
->index
>= MPC52xx_PSC_MAXNUM
)) {
1186 pr_debug("PSC%x out of range\n", co
->index
);
1191 pr_debug("PSC%x not found in device tree\n", co
->index
);
1195 pr_debug("Console on ttyPSC%x is %s\n",
1196 co
->index
, mpc52xx_uart_nodes
[co
->index
]->full_name
);
1198 /* Fetch register locations */
1199 ret
= of_address_to_resource(np
, 0, &res
);
1201 pr_debug("Could not get resources for PSC%x\n", co
->index
);
1205 uartclk
= mpc5xxx_get_bus_frequency(np
);
1207 pr_debug("Could not find uart clock frequency!\n");
1211 /* Basic port init. Needed since we use some uart_??? func before
1212 * real init for early access */
1213 spin_lock_init(&port
->lock
);
1214 port
->uartclk
= uartclk
;
1215 port
->ops
= &mpc52xx_uart_ops
;
1216 port
->mapbase
= res
.start
;
1217 port
->membase
= ioremap(res
.start
, sizeof(struct mpc52xx_psc
));
1218 port
->irq
= irq_of_parse_and_map(np
, 0);
1220 if (port
->membase
== NULL
)
1223 pr_debug("mpc52xx-psc uart at %p, mapped to %p, irq=%x, freq=%i\n",
1224 (void *)port
->mapbase
, port
->membase
,
1225 port
->irq
, port
->uartclk
);
1227 /* Setup the port parameters accoding to options */
1229 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1231 mpc52xx_console_get_options(port
, &baud
, &parity
, &bits
, &flow
);
1233 pr_debug("Setting console parameters: %i %i%c1 flow=%c\n",
1234 baud
, bits
, parity
, flow
);
1236 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
1240 static struct uart_driver mpc52xx_uart_driver
;
1242 static struct console mpc52xx_console
= {
1244 .write
= mpc52xx_console_write
,
1245 .device
= uart_console_device
,
1246 .setup
= mpc52xx_console_setup
,
1247 .flags
= CON_PRINTBUFFER
,
1248 .index
= -1, /* Specified on the cmdline (e.g. console=ttyPSC0) */
1249 .data
= &mpc52xx_uart_driver
,
1254 mpc52xx_console_init(void)
1256 mpc52xx_uart_of_enumerate();
1257 register_console(&mpc52xx_console
);
1261 console_initcall(mpc52xx_console_init
);
1263 #define MPC52xx_PSC_CONSOLE &mpc52xx_console
1265 #define MPC52xx_PSC_CONSOLE NULL
1269 /* ======================================================================== */
1271 /* ======================================================================== */
1273 static struct uart_driver mpc52xx_uart_driver
= {
1274 .driver_name
= "mpc52xx_psc_uart",
1275 .dev_name
= "ttyPSC",
1276 .major
= SERIAL_PSC_MAJOR
,
1277 .minor
= SERIAL_PSC_MINOR
,
1278 .nr
= MPC52xx_PSC_MAXNUM
,
1279 .cons
= MPC52xx_PSC_CONSOLE
,
1282 /* ======================================================================== */
1283 /* OF Platform Driver */
1284 /* ======================================================================== */
1286 static struct of_device_id mpc52xx_uart_of_match
[] = {
1287 #ifdef CONFIG_PPC_MPC52xx
1288 { .compatible
= "fsl,mpc5200b-psc-uart", .data
= &mpc5200b_psc_ops
, },
1289 { .compatible
= "fsl,mpc5200-psc-uart", .data
= &mpc52xx_psc_ops
, },
1290 /* binding used by old lite5200 device trees: */
1291 { .compatible
= "mpc5200-psc-uart", .data
= &mpc52xx_psc_ops
, },
1292 /* binding used by efika: */
1293 { .compatible
= "mpc5200-serial", .data
= &mpc52xx_psc_ops
, },
1295 #ifdef CONFIG_PPC_MPC512x
1296 { .compatible
= "fsl,mpc5121-psc-uart", .data
= &mpc512x_psc_ops
, },
1301 static int __devinit
1302 mpc52xx_uart_of_probe(struct platform_device
*op
, const struct of_device_id
*match
)
1305 unsigned int uartclk
;
1306 struct uart_port
*port
= NULL
;
1307 struct resource res
;
1310 dev_dbg(&op
->dev
, "mpc52xx_uart_probe(op=%p, match=%p)\n", op
, match
);
1312 /* Check validity & presence */
1313 for (idx
= 0; idx
< MPC52xx_PSC_MAXNUM
; idx
++)
1314 if (mpc52xx_uart_nodes
[idx
] == op
->dev
.of_node
)
1316 if (idx
>= MPC52xx_PSC_MAXNUM
)
1318 pr_debug("Found %s assigned to ttyPSC%x\n",
1319 mpc52xx_uart_nodes
[idx
]->full_name
, idx
);
1321 /* set the uart clock to the input clock of the psc, the different
1322 * prescalers are taken into account in the set_baudrate() methods
1323 * of the respective chip */
1324 uartclk
= mpc5xxx_get_bus_frequency(op
->dev
.of_node
);
1326 dev_dbg(&op
->dev
, "Could not find uart clock frequency!\n");
1330 /* Init the port structure */
1331 port
= &mpc52xx_uart_ports
[idx
];
1333 spin_lock_init(&port
->lock
);
1334 port
->uartclk
= uartclk
;
1335 port
->fifosize
= 512;
1336 port
->iotype
= UPIO_MEM
;
1337 port
->flags
= UPF_BOOT_AUTOCONF
|
1338 (uart_console(port
) ? 0 : UPF_IOREMAP
);
1340 port
->ops
= &mpc52xx_uart_ops
;
1341 port
->dev
= &op
->dev
;
1343 /* Search for IRQ and mapbase */
1344 ret
= of_address_to_resource(op
->dev
.of_node
, 0, &res
);
1348 port
->mapbase
= res
.start
;
1349 if (!port
->mapbase
) {
1350 dev_dbg(&op
->dev
, "Could not allocate resources for PSC\n");
1354 psc_ops
->get_irq(port
, op
->dev
.of_node
);
1355 if (port
->irq
== NO_IRQ
) {
1356 dev_dbg(&op
->dev
, "Could not get irq\n");
1360 dev_dbg(&op
->dev
, "mpc52xx-psc uart at %p, irq=%x, freq=%i\n",
1361 (void *)port
->mapbase
, port
->irq
, port
->uartclk
);
1363 /* Add the port to the uart sub-system */
1364 ret
= uart_add_one_port(&mpc52xx_uart_driver
, port
);
1368 dev_set_drvdata(&op
->dev
, (void *)port
);
1373 mpc52xx_uart_of_remove(struct platform_device
*op
)
1375 struct uart_port
*port
= dev_get_drvdata(&op
->dev
);
1376 dev_set_drvdata(&op
->dev
, NULL
);
1379 uart_remove_one_port(&mpc52xx_uart_driver
, port
);
1386 mpc52xx_uart_of_suspend(struct platform_device
*op
, pm_message_t state
)
1388 struct uart_port
*port
= (struct uart_port
*) dev_get_drvdata(&op
->dev
);
1391 uart_suspend_port(&mpc52xx_uart_driver
, port
);
1397 mpc52xx_uart_of_resume(struct platform_device
*op
)
1399 struct uart_port
*port
= (struct uart_port
*) dev_get_drvdata(&op
->dev
);
1402 uart_resume_port(&mpc52xx_uart_driver
, port
);
1409 mpc52xx_uart_of_assign(struct device_node
*np
)
1413 /* Find the first free PSC number */
1414 for (i
= 0; i
< MPC52xx_PSC_MAXNUM
; i
++) {
1415 if (mpc52xx_uart_nodes
[i
] == NULL
) {
1417 mpc52xx_uart_nodes
[i
] = np
;
1424 mpc52xx_uart_of_enumerate(void)
1426 static int enum_done
;
1427 struct device_node
*np
;
1428 const struct of_device_id
*match
;
1434 /* Assign index to each PSC in device tree */
1435 for_each_matching_node(np
, mpc52xx_uart_of_match
) {
1436 match
= of_match_node(mpc52xx_uart_of_match
, np
);
1437 psc_ops
= match
->data
;
1438 mpc52xx_uart_of_assign(np
);
1443 for (i
= 0; i
< MPC52xx_PSC_MAXNUM
; i
++) {
1444 if (mpc52xx_uart_nodes
[i
])
1445 pr_debug("%s assigned to ttyPSC%x\n",
1446 mpc52xx_uart_nodes
[i
]->full_name
, i
);
1450 MODULE_DEVICE_TABLE(of
, mpc52xx_uart_of_match
);
1452 static struct of_platform_driver mpc52xx_uart_of_driver
= {
1453 .probe
= mpc52xx_uart_of_probe
,
1454 .remove
= mpc52xx_uart_of_remove
,
1456 .suspend
= mpc52xx_uart_of_suspend
,
1457 .resume
= mpc52xx_uart_of_resume
,
1460 .name
= "mpc52xx-psc-uart",
1461 .owner
= THIS_MODULE
,
1462 .of_match_table
= mpc52xx_uart_of_match
,
1467 /* ======================================================================== */
1469 /* ======================================================================== */
1472 mpc52xx_uart_init(void)
1476 printk(KERN_INFO
"Serial: MPC52xx PSC UART driver\n");
1478 ret
= uart_register_driver(&mpc52xx_uart_driver
);
1480 printk(KERN_ERR
"%s: uart_register_driver failed (%i)\n",
1485 mpc52xx_uart_of_enumerate();
1488 * Map the PSC FIFO Controller and init if on MPC512x.
1490 if (psc_ops
&& psc_ops
->fifoc_init
) {
1491 ret
= psc_ops
->fifoc_init();
1496 ret
= of_register_platform_driver(&mpc52xx_uart_of_driver
);
1498 printk(KERN_ERR
"%s: of_register_platform_driver failed (%i)\n",
1500 uart_unregister_driver(&mpc52xx_uart_driver
);
1508 mpc52xx_uart_exit(void)
1510 if (psc_ops
->fifoc_uninit
)
1511 psc_ops
->fifoc_uninit();
1513 of_unregister_platform_driver(&mpc52xx_uart_of_driver
);
1514 uart_unregister_driver(&mpc52xx_uart_driver
);
1518 module_init(mpc52xx_uart_init
);
1519 module_exit(mpc52xx_uart_exit
);
1521 MODULE_AUTHOR("Sylvain Munaut <tnt@246tNt.com>");
1522 MODULE_DESCRIPTION("Freescale MPC52xx PSC UART");
1523 MODULE_LICENSE("GPL");