Revert "USB: musb: blackfin: pm: make it work"
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / mach-tegra / common.c
blob7c91e2b9d643fa5c18e07a606a1b5a543645c383
1 /*
2 * arch/arm/mach-tegra/board-harmony.c
4 * Copyright (C) 2010 Google, Inc.
6 * Author:
7 * Colin Cross <ccross@android.com>
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 #include <linux/init.h>
21 #include <linux/io.h>
22 #include <linux/clk.h>
23 #include <linux/delay.h>
25 #include <asm/hardware/cache-l2x0.h>
27 #include <mach/iomap.h>
28 #include <mach/dma.h>
30 #include "board.h"
31 #include "clock.h"
32 #include "fuse.h"
34 static __initdata struct tegra_clk_init_table common_clk_init_table[] = {
35 /* name parent rate enabled */
36 { "clk_m", NULL, 0, true },
37 { "pll_p", "clk_m", 216000000, true },
38 { "pll_p_out1", "pll_p", 28800000, true },
39 { "pll_p_out2", "pll_p", 48000000, true },
40 { "pll_p_out3", "pll_p", 72000000, true },
41 { "pll_p_out4", "pll_p", 108000000, true },
42 { "sclk", "pll_p_out4", 108000000, true },
43 { "hclk", "sclk", 108000000, true },
44 { "pclk", "hclk", 54000000, true },
45 { NULL, NULL, 0, 0},
48 void __init tegra_init_cache(void)
50 #ifdef CONFIG_CACHE_L2X0
51 void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
53 writel(0x331, p + L2X0_TAG_LATENCY_CTRL);
54 writel(0x441, p + L2X0_DATA_LATENCY_CTRL);
56 l2x0_init(p, 0x6C080001, 0x8200c3fe);
57 #endif
61 void __init tegra_common_init(void)
63 tegra_init_fuse();
64 tegra_init_clock();
65 tegra_clk_init_from_table(common_clk_init_table);
66 tegra_init_cache();
67 #ifdef CONFIG_TEGRA_SYSTEM_DMA
68 tegra_dma_init();
69 #endif