2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2004-2008 Cavium Networks
9 #include <linux/init.h>
10 #include <linux/delay.h>
11 #include <linux/smp.h>
12 #include <linux/interrupt.h>
13 #include <linux/kernel_stat.h>
14 #include <linux/sched.h>
15 #include <linux/module.h>
17 #include <asm/mmu_context.h>
18 #include <asm/system.h>
21 #include <asm/octeon/octeon.h>
23 #include "octeon_boot.h"
25 volatile unsigned long octeon_processor_boot
= 0xff;
26 volatile unsigned long octeon_processor_sp
;
27 volatile unsigned long octeon_processor_gp
;
29 #ifdef CONFIG_HOTPLUG_CPU
30 static unsigned int InitTLBStart_addr
;
33 static irqreturn_t
mailbox_interrupt(int irq
, void *dev_id
)
35 const int coreid
= cvmx_get_core_num();
38 /* Load the mailbox register to figure out what we're supposed to do */
39 action
= cvmx_read_csr(CVMX_CIU_MBOX_CLRX(coreid
));
41 /* Clear the mailbox to clear the interrupt */
42 cvmx_write_csr(CVMX_CIU_MBOX_CLRX(coreid
), action
);
44 if (action
& SMP_CALL_FUNCTION
)
45 smp_call_function_interrupt();
47 /* Check if we've been told to flush the icache */
48 if (action
& SMP_ICACHE_FLUSH
)
49 asm volatile ("synci 0($0)\n");
54 * Cause the function described by call_data to be executed on the passed
55 * cpu. When the function has finished, increment the finished field of
58 void octeon_send_ipi_single(int cpu
, unsigned int action
)
60 int coreid
= cpu_logical_map(cpu
);
62 pr_info("SMP: Mailbox send cpu=%d, coreid=%d, action=%u\n", cpu,
65 cvmx_write_csr(CVMX_CIU_MBOX_SETX(coreid
), action
);
68 static inline void octeon_send_ipi_mask(cpumask_t mask
, unsigned int action
)
72 for_each_cpu_mask(i
, mask
)
73 octeon_send_ipi_single(i
, action
);
77 * Detect available CPUs, populate cpu_possible_map
79 static void octeon_smp_hotplug_setup(void)
81 #ifdef CONFIG_HOTPLUG_CPU
82 uint32_t labi_signature
;
85 cvmx_read64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
86 LABI_ADDR_IN_BOOTLOADER
+
87 offsetof(struct linux_app_boot_info
,
89 if (labi_signature
!= LABI_SIGNATURE
)
90 pr_err("The bootloader version on this board is incorrect\n");
92 cvmx_read64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
93 LABI_ADDR_IN_BOOTLOADER
+
94 offsetof(struct linux_app_boot_info
,
99 static void octeon_smp_setup(void)
101 const int coreid
= cvmx_get_core_num();
105 int core_mask
= octeon_get_boot_coremask();
107 cpus_clear(cpu_possible_map
);
108 __cpu_number_map
[coreid
] = 0;
109 __cpu_logical_map
[0] = coreid
;
110 cpu_set(0, cpu_possible_map
);
113 for (id
= 0; id
< 16; id
++) {
114 if ((id
!= coreid
) && (core_mask
& (1 << id
))) {
115 cpu_set(cpus
, cpu_possible_map
);
116 __cpu_number_map
[id
] = cpus
;
117 __cpu_logical_map
[cpus
] = id
;
121 cpu_present_map
= cpu_possible_map
;
123 octeon_smp_hotplug_setup();
127 * Firmware CPU startup hook
130 static void octeon_boot_secondary(int cpu
, struct task_struct
*idle
)
134 pr_info("SMP: Booting CPU%02d (CoreId %2d)...\n", cpu
,
135 cpu_logical_map(cpu
));
137 octeon_processor_sp
= __KSTK_TOS(idle
);
138 octeon_processor_gp
= (unsigned long)(task_thread_info(idle
));
139 octeon_processor_boot
= cpu_logical_map(cpu
);
143 while (octeon_processor_sp
&& count
) {
144 /* Waiting for processor to get the SP and GP */
149 pr_err("Secondary boot timeout\n");
153 * After we've done initial boot, this function is called to allow the
154 * board code to clean up state, if needed
156 static void octeon_init_secondary(void)
158 const int coreid
= cvmx_get_core_num();
159 union cvmx_ciu_intx_sum0 interrupt_enable
;
161 #ifdef CONFIG_HOTPLUG_CPU
162 unsigned int cur_exception_base
;
164 cur_exception_base
= cvmx_read64_uint32(
165 CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
166 LABI_ADDR_IN_BOOTLOADER
+
167 offsetof(struct linux_app_boot_info
,
168 cur_exception_base
)));
169 /* cur_exception_base is incremented in bootloader after setting */
170 write_c0_ebase((unsigned int)(cur_exception_base
- EXCEPTION_BASE_INCR
));
172 octeon_check_cpu_bist();
173 octeon_init_cvmcount();
175 pr_info("SMP: CPU%d (CoreId %lu) started\n", cpu, coreid);
177 /* Enable Mailbox interrupts to this core. These are the only
178 interrupts allowed on line 3 */
179 cvmx_write_csr(CVMX_CIU_MBOX_CLRX(coreid
), 0xffffffff);
180 interrupt_enable
.u64
= 0;
181 interrupt_enable
.s
.mbox
= 0x3;
182 cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid
* 2)), interrupt_enable
.u64
);
183 cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid
* 2 + 1)), 0);
184 cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid
* 2)), 0);
185 cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid
* 2 + 1)), 0);
186 /* Enable core interrupt processing for 2,3 and 7 */
187 set_c0_status(0x8c01);
191 * Callout to firmware before smp_init
194 void octeon_prepare_cpus(unsigned int max_cpus
)
196 cvmx_write_csr(CVMX_CIU_MBOX_CLRX(cvmx_get_core_num()), 0xffffffff);
197 if (request_irq(OCTEON_IRQ_MBOX0
, mailbox_interrupt
, IRQF_DISABLED
,
198 "mailbox0", mailbox_interrupt
)) {
199 panic("Cannot request_irq(OCTEON_IRQ_MBOX0)\n");
201 if (request_irq(OCTEON_IRQ_MBOX1
, mailbox_interrupt
, IRQF_DISABLED
,
202 "mailbox1", mailbox_interrupt
)) {
203 panic("Cannot request_irq(OCTEON_IRQ_MBOX1)\n");
208 * Last chance for the board code to finish SMP initialization before
209 * the CPU is "online".
211 static void octeon_smp_finish(void)
213 #ifdef CONFIG_CAVIUM_GDB
215 /* Pulse MCD0 signal on Ctrl-C to stop all the cores. Also set the MCD0
216 to be not masked by this core so we know the signal is received by
218 asm volatile ("dmfc0 %0, $22\n"
219 "ori %0, %0, 0x9100\n" "dmtc0 %0, $22\n" : "=r" (tmp
));
222 octeon_user_io_init();
224 /* to generate the first CPU timer interrupt */
225 write_c0_compare(read_c0_count() + mips_hpt_frequency
/ HZ
);
229 * Hook for after all CPUs are online
231 static void octeon_cpus_done(void)
233 #ifdef CONFIG_CAVIUM_GDB
235 /* Pulse MCD0 signal on Ctrl-C to stop all the cores. Also set the MCD0
236 to be not masked by this core so we know the signal is received by
238 asm volatile ("dmfc0 %0, $22\n"
239 "ori %0, %0, 0x9100\n" "dmtc0 %0, $22\n" : "=r" (tmp
));
243 #ifdef CONFIG_HOTPLUG_CPU
245 /* State of each CPU. */
246 DEFINE_PER_CPU(int, cpu_state
);
248 extern void fixup_irqs(void);
250 static DEFINE_SPINLOCK(smp_reserve_lock
);
252 static int octeon_cpu_disable(void)
254 unsigned int cpu
= smp_processor_id();
259 spin_lock(&smp_reserve_lock
);
261 cpu_clear(cpu
, cpu_online_map
);
262 cpu_clear(cpu
, cpu_callin_map
);
268 local_flush_tlb_all();
270 spin_unlock(&smp_reserve_lock
);
275 static void octeon_cpu_die(unsigned int cpu
)
277 int coreid
= cpu_logical_map(cpu
);
278 uint32_t avail_coremask
;
279 struct cvmx_bootmem_named_block_desc
*block_desc
;
281 #ifdef CONFIG_CAVIUM_OCTEON_WATCHDOG
282 /* Disable the watchdog */
283 cvmx_ciu_wdogx_t ciu_wdog
;
284 ciu_wdog
.u64
= cvmx_read_csr(CVMX_CIU_WDOGX(cpu
));
286 cvmx_write_csr(CVMX_CIU_WDOGX(cpu
), ciu_wdog
.u64
);
289 while (per_cpu(cpu_state
, cpu
) != CPU_DEAD
)
293 * This is a bit complicated strategics of getting/settig available
294 * cores mask, copied from bootloader
296 /* LINUX_APP_BOOT_BLOCK is initialized in bootoct binary */
297 block_desc
= cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME
);
301 cvmx_read64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
302 LABI_ADDR_IN_BOOTLOADER
+
304 (struct linux_app_boot_info
,
306 } else { /* alternative, already initialized */
308 cvmx_read64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
309 block_desc
->base_addr
+
310 AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK
));
313 avail_coremask
|= 1 << coreid
;
315 /* Setting avail_coremask for bootoct binary */
317 cvmx_write64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
318 LABI_ADDR_IN_BOOTLOADER
+
319 offsetof(struct linux_app_boot_info
,
323 cvmx_write64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
324 block_desc
->base_addr
+
325 AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK
),
329 pr_info("Reset core %d. Available Coremask = %x \n", coreid
,
331 cvmx_write_csr(CVMX_CIU_PP_RST
, 1 << coreid
);
332 cvmx_write_csr(CVMX_CIU_PP_RST
, 0);
337 int coreid
= cvmx_get_core_num();
340 octeon_processor_boot
= 0xff;
341 per_cpu(cpu_state
, coreid
) = CPU_DEAD
;
343 while (1) /* core will be reset here */
347 extern void kernel_entry(unsigned long arg1
, ...);
349 static void start_after_reset(void)
351 kernel_entry(0, 0, 0); /* set a2 = 0 for secondary core */
354 int octeon_update_boot_vector(unsigned int cpu
)
357 int coreid
= cpu_logical_map(cpu
);
358 unsigned int avail_coremask
;
359 struct cvmx_bootmem_named_block_desc
*block_desc
;
360 struct boot_init_vector
*boot_vect
=
361 (struct boot_init_vector
*) cvmx_phys_to_ptr(0x0 +
362 BOOTLOADER_BOOT_VECTOR
);
364 block_desc
= cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME
);
368 cvmx_read64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
369 LABI_ADDR_IN_BOOTLOADER
+
370 offsetof(struct linux_app_boot_info
,
372 } else { /* alternative, already initialized */
374 cvmx_read64_uint32(CVMX_ADD_SEG(CVMX_MIPS_SPACE_XKPHYS
,
375 block_desc
->base_addr
+
376 AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK
));
379 if (!(avail_coremask
& (1 << coreid
))) {
380 /* core not available, assume, that catched by simple-executive */
381 cvmx_write_csr(CVMX_CIU_PP_RST
, 1 << coreid
);
382 cvmx_write_csr(CVMX_CIU_PP_RST
, 0);
385 boot_vect
[coreid
].app_start_func_addr
=
386 (uint32_t) (unsigned long) start_after_reset
;
387 boot_vect
[coreid
].code_addr
= InitTLBStart_addr
;
391 cvmx_write_csr(CVMX_CIU_NMI
, (1 << coreid
) & avail_coremask
);
396 static int __cpuinit
octeon_cpu_callback(struct notifier_block
*nfb
,
397 unsigned long action
, void *hcpu
)
399 unsigned int cpu
= (unsigned long)hcpu
;
403 octeon_update_boot_vector(cpu
);
406 pr_info("Cpu %d online\n", cpu
);
415 static struct notifier_block __cpuinitdata octeon_cpu_notifier
= {
416 .notifier_call
= octeon_cpu_callback
,
419 static int __cpuinit
register_cavium_notifier(void)
421 register_hotcpu_notifier(&octeon_cpu_notifier
);
426 late_initcall(register_cavium_notifier
);
428 #endif /* CONFIG_HOTPLUG_CPU */
430 struct plat_smp_ops octeon_smp_ops
= {
431 .send_ipi_single
= octeon_send_ipi_single
,
432 .send_ipi_mask
= octeon_send_ipi_mask
,
433 .init_secondary
= octeon_init_secondary
,
434 .smp_finish
= octeon_smp_finish
,
435 .cpus_done
= octeon_cpus_done
,
436 .boot_secondary
= octeon_boot_secondary
,
437 .smp_setup
= octeon_smp_setup
,
438 .prepare_cpus
= octeon_prepare_cpus
,
439 #ifdef CONFIG_HOTPLUG_CPU
440 .cpu_disable
= octeon_cpu_disable
,
441 .cpu_die
= octeon_cpu_die
,