6 #include <linux/dma-mapping.h>
8 /* Can be used to override the logic in pci_scan_bus for skipping
9 already-configured bus numbers - to be used for buggy BIOSes
10 or architectures with incomplete PCI setup by the loader */
12 #define pcibios_assign_all_busses() 1
15 * A board can define one or more PCI channels that represent built-in (or
16 * external) PCI controllers.
19 struct pci_channel
*next
;
21 struct pci_ops
*pci_ops
;
22 struct resource
*io_resource
;
23 struct resource
*mem_resource
;
25 unsigned long io_offset
;
26 unsigned long mem_offset
;
28 unsigned long reg_base
;
30 unsigned long io_map_base
;
33 extern void register_pci_controller(struct pci_channel
*hose
);
35 extern unsigned long PCIBIOS_MIN_IO
, PCIBIOS_MIN_MEM
;
40 extern int pci_mmap_page_range(struct pci_dev
*dev
, struct vm_area_struct
*vma
,
41 enum pci_mmap_state mmap_state
, int write_combine
);
42 extern void pcibios_set_master(struct pci_dev
*dev
);
44 static inline void pcibios_penalize_isa_irq(int irq
, int active
)
46 /* We don't do dynamic PCI IRQ allocation */
49 /* Dynamic DMA mapping stuff.
50 * SuperH has everything mapped statically like x86.
53 /* The PCI address space does equal the physical memory
54 * address space. The networking and block device layers use
55 * this boolean for bounce buffer decisions.
57 #define PCI_DMA_BUS_IS_PHYS (1)
59 #include <linux/types.h>
60 #include <linux/slab.h>
61 #include <asm/scatterlist.h>
62 #include <linux/string.h>
65 /* pci_unmap_{single,page} being a nop depends upon the
68 #ifdef CONFIG_SH_PCIDMA_NONCOHERENT
69 #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
71 #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
73 #define pci_unmap_addr(PTR, ADDR_NAME) \
75 #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
76 (((PTR)->ADDR_NAME) = (VAL))
77 #define pci_unmap_len(PTR, LEN_NAME) \
79 #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
80 (((PTR)->LEN_NAME) = (VAL))
82 #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
83 #define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
84 #define pci_unmap_addr(PTR, ADDR_NAME) (0)
85 #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
86 #define pci_unmap_len(PTR, LEN_NAME) (0)
87 #define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
92 * None of the SH PCI controllers support MWI, it is always treated as a
93 * direct memory write.
95 #define PCI_DISABLE_MWI
97 static inline void pci_dma_burst_advice(struct pci_dev
*pdev
,
98 enum pci_dma_burst_strategy
*strat
,
99 unsigned long *strategy_parameter
)
101 unsigned long cacheline_size
;
104 pci_read_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, &byte
);
107 cacheline_size
= L1_CACHE_BYTES
;
109 cacheline_size
= byte
<< 2;
111 *strat
= PCI_DMA_BURST_MULTIPLE
;
112 *strategy_parameter
= cacheline_size
;
116 #ifdef CONFIG_SUPERH32
118 * If we're on an SH7751 or SH7780 PCI controller, PCI memory is mapped
119 * at the end of the address space in a special non-translatable area.
121 #define PCI_MEM_FIXED_START 0xfd000000
122 #define PCI_MEM_FIXED_END (PCI_MEM_FIXED_START + 0x01000000)
124 #define is_pci_memory_fixed_range(s, e) \
125 ((s) >= PCI_MEM_FIXED_START && (e) < PCI_MEM_FIXED_END)
127 #define is_pci_memory_fixed_range(s, e) (0)
130 /* Board-specific fixup routines. */
131 int pcibios_map_platform_irq(struct pci_dev
*dev
, u8 slot
, u8 pin
);
133 extern void pcibios_resource_to_bus(struct pci_dev
*dev
,
134 struct pci_bus_region
*region
, struct resource
*res
);
136 extern void pcibios_bus_to_resource(struct pci_dev
*dev
, struct resource
*res
,
137 struct pci_bus_region
*region
);
139 /* Chances are this interrupt is wired PC-style ... */
140 static inline int pci_get_legacy_ide_irq(struct pci_dev
*dev
, int channel
)
142 return channel
? 15 : 14;
145 /* generic DMA-mapping stuff */
146 #include <asm-generic/pci-dma-compat.h>
148 #endif /* __KERNEL__ */
149 #endif /* __ASM_SH_PCI_H */