1 /* typhoon.c: A Linux Ethernet device driver for 3Com 3CR990 family of NICs */
3 Written 2002-2004 by David Dillow <dave@thedillows.org>
4 Based on code written 1998-2000 by Donald Becker <becker@scyld.com> and
5 Linux 2.2.x driver by David P. McLean <davidpmclean@yahoo.com>.
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
14 This software is available on a public web site. It may enable
15 cryptographic capabilities of the 3Com hardware, and may be
16 exported from the United States under License Exception "TSU"
17 pursuant to 15 C.F.R. Section 740.13(e).
19 This work was funded by the National Library of Medicine under
20 the Department of Energy project number 0274DD06D1 and NLM project
23 This driver is designed for the 3Com 3CR990 Family of cards with the
24 3XP Processor. It has been tested on x86 and sparc64.
27 *) The current firmware always strips the VLAN tag off, even if
28 we tell it not to. You should filter VLANs at the switch
29 as a workaround (good practice in any event) until we can
31 *) Cannot DMA Rx packets to a 2 byte aligned address. Also firmware
32 issue. Hopefully 3Com will fix it.
33 *) Waiting for a command response takes 8ms due to non-preemptable
34 polling. Only significant for getting stats and creating
35 SAs, but an ugly wart never the less.
38 *) Doesn't do IPSEC offloading. Yet. Keep yer pants on, it's coming.
39 *) Add more support for ethtool (especially for NIC stats)
40 *) Allow disabling of RX checksum offloading
41 *) Fix MAC changing to work while the interface is up
42 (Need to put commands on the TX ring, which changes
44 *) Add in FCS to {rx,tx}_bytes, since the hardware doesn't. See
45 http://oss.sgi.com/cgi-bin/mesg.cgi?a=netdev&i=20031215152211.7003fe8e.rddunlap%40osdl.org
48 /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
49 * Setting to > 1518 effectively disables this feature.
51 static int rx_copybreak
= 200;
53 /* Should we use MMIO or Port IO?
56 * 2: Try MMIO, fallback to Port IO
58 static unsigned int use_mmio
= 2;
60 /* end user-configurable values */
62 /* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
64 static const int multicast_filter_limit
= 32;
66 /* Operational parameters that are set at compile time. */
68 /* Keep the ring sizes a power of two for compile efficiency.
69 * The compiler will convert <unsigned>'%'<2^N> into a bit mask.
70 * Making the Tx ring too large decreases the effectiveness of channel
71 * bonding and packet priority.
72 * There are no ill effects from too-large receive rings.
74 * We don't currently use the Hi Tx ring so, don't make it very big.
76 * Beware that if we start using the Hi Tx ring, we will need to change
77 * typhoon_num_free_tx() and typhoon_tx_complete() to account for that.
79 #define TXHI_ENTRIES 2
80 #define TXLO_ENTRIES 128
82 #define COMMAND_ENTRIES 16
83 #define RESPONSE_ENTRIES 32
85 #define COMMAND_RING_SIZE (COMMAND_ENTRIES * sizeof(struct cmd_desc))
86 #define RESPONSE_RING_SIZE (RESPONSE_ENTRIES * sizeof(struct resp_desc))
88 /* The 3XP will preload and remove 64 entries from the free buffer
89 * list, and we need one entry to keep the ring from wrapping, so
90 * to keep this a power of two, we use 128 entries.
92 #define RXFREE_ENTRIES 128
93 #define RXENT_ENTRIES (RXFREE_ENTRIES - 1)
95 /* Operational parameters that usually are not changed. */
97 /* Time in jiffies before concluding the transmitter is hung. */
98 #define TX_TIMEOUT (2*HZ)
100 #define PKT_BUF_SZ 1536
102 #define DRV_MODULE_NAME "typhoon"
103 #define DRV_MODULE_VERSION "1.5.9"
104 #define DRV_MODULE_RELDATE "Mar 2, 2009"
105 #define PFX DRV_MODULE_NAME ": "
106 #define ERR_PFX KERN_ERR PFX
107 #define FIRMWARE_NAME "3com/typhoon.bin"
109 #include <linux/module.h>
110 #include <linux/kernel.h>
111 #include <linux/sched.h>
112 #include <linux/string.h>
113 #include <linux/timer.h>
114 #include <linux/errno.h>
115 #include <linux/ioport.h>
116 #include <linux/slab.h>
117 #include <linux/interrupt.h>
118 #include <linux/pci.h>
119 #include <linux/netdevice.h>
120 #include <linux/etherdevice.h>
121 #include <linux/skbuff.h>
122 #include <linux/mm.h>
123 #include <linux/init.h>
124 #include <linux/delay.h>
125 #include <linux/ethtool.h>
126 #include <linux/if_vlan.h>
127 #include <linux/crc32.h>
128 #include <linux/bitops.h>
129 #include <asm/processor.h>
131 #include <asm/uaccess.h>
132 #include <linux/in6.h>
133 #include <linux/dma-mapping.h>
134 #include <linux/firmware.h>
138 static char version
[] __devinitdata
=
139 "typhoon.c: version " DRV_MODULE_VERSION
" (" DRV_MODULE_RELDATE
")\n";
141 MODULE_AUTHOR("David Dillow <dave@thedillows.org>");
142 MODULE_VERSION(DRV_MODULE_VERSION
);
143 MODULE_LICENSE("GPL");
144 MODULE_FIRMWARE(FIRMWARE_NAME
);
145 MODULE_DESCRIPTION("3Com Typhoon Family (3C990, 3CR990, and variants)");
146 MODULE_PARM_DESC(rx_copybreak
, "Packets smaller than this are copied and "
147 "the buffer given back to the NIC. Default "
149 MODULE_PARM_DESC(use_mmio
, "Use MMIO (1) or PIO(0) to access the NIC. "
150 "Default is to try MMIO and fallback to PIO.");
151 module_param(rx_copybreak
, int, 0);
152 module_param(use_mmio
, int, 0);
154 #if defined(NETIF_F_TSO) && MAX_SKB_FRAGS > 32
155 #warning Typhoon only supports 32 entries in its SG list for TSO, disabling TSO
159 #if TXLO_ENTRIES <= (2 * MAX_SKB_FRAGS)
160 #error TX ring too small!
163 struct typhoon_card_info
{
168 #define TYPHOON_CRYPTO_NONE 0x00
169 #define TYPHOON_CRYPTO_DES 0x01
170 #define TYPHOON_CRYPTO_3DES 0x02
171 #define TYPHOON_CRYPTO_VARIABLE 0x04
172 #define TYPHOON_FIBER 0x08
173 #define TYPHOON_WAKEUP_NEEDS_RESET 0x10
176 TYPHOON_TX
= 0, TYPHOON_TX95
, TYPHOON_TX97
, TYPHOON_SVR
,
177 TYPHOON_SVR95
, TYPHOON_SVR97
, TYPHOON_TXM
, TYPHOON_BSVR
,
178 TYPHOON_FX95
, TYPHOON_FX97
, TYPHOON_FX95SVR
, TYPHOON_FX97SVR
,
182 /* directly indexed by enum typhoon_cards, above */
183 static struct typhoon_card_info typhoon_card_info
[] __devinitdata
= {
184 { "3Com Typhoon (3C990-TX)",
185 TYPHOON_CRYPTO_NONE
},
186 { "3Com Typhoon (3CR990-TX-95)",
188 { "3Com Typhoon (3CR990-TX-97)",
189 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
},
190 { "3Com Typhoon (3C990SVR)",
191 TYPHOON_CRYPTO_NONE
},
192 { "3Com Typhoon (3CR990SVR95)",
194 { "3Com Typhoon (3CR990SVR97)",
195 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
},
196 { "3Com Typhoon2 (3C990B-TX-M)",
197 TYPHOON_CRYPTO_VARIABLE
},
198 { "3Com Typhoon2 (3C990BSVR)",
199 TYPHOON_CRYPTO_VARIABLE
},
200 { "3Com Typhoon (3CR990-FX-95)",
201 TYPHOON_CRYPTO_DES
| TYPHOON_FIBER
},
202 { "3Com Typhoon (3CR990-FX-97)",
203 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
| TYPHOON_FIBER
},
204 { "3Com Typhoon (3CR990-FX-95 Server)",
205 TYPHOON_CRYPTO_DES
| TYPHOON_FIBER
},
206 { "3Com Typhoon (3CR990-FX-97 Server)",
207 TYPHOON_CRYPTO_DES
| TYPHOON_CRYPTO_3DES
| TYPHOON_FIBER
},
208 { "3Com Typhoon2 (3C990B-FX-97)",
209 TYPHOON_CRYPTO_VARIABLE
| TYPHOON_FIBER
},
212 /* Notes on the new subsystem numbering scheme:
213 * bits 0-1 indicate crypto capabilities: (0) variable, (1) DES, or (2) 3DES
214 * bit 4 indicates if this card has secured firmware (we don't support it)
215 * bit 8 indicates if this is a (0) copper or (1) fiber card
216 * bits 12-16 indicate card type: (0) client and (1) server
218 static struct pci_device_id typhoon_pci_tbl
[] = {
219 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990
,
220 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,TYPHOON_TX
},
221 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_TX_95
,
222 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_TX95
},
223 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_TX_97
,
224 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_TX97
},
225 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990B
,
226 PCI_ANY_ID
, 0x1000, 0, 0, TYPHOON_TXM
},
227 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990B
,
228 PCI_ANY_ID
, 0x1102, 0, 0, TYPHOON_FXM
},
229 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990B
,
230 PCI_ANY_ID
, 0x2000, 0, 0, TYPHOON_BSVR
},
231 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
232 PCI_ANY_ID
, 0x1101, 0, 0, TYPHOON_FX95
},
233 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
234 PCI_ANY_ID
, 0x1102, 0, 0, TYPHOON_FX97
},
235 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
236 PCI_ANY_ID
, 0x2101, 0, 0, TYPHOON_FX95SVR
},
237 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990_FX
,
238 PCI_ANY_ID
, 0x2102, 0, 0, TYPHOON_FX97SVR
},
239 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990SVR95
,
240 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_SVR95
},
241 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990SVR97
,
242 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_SVR97
},
243 { PCI_VENDOR_ID_3COM
, PCI_DEVICE_ID_3COM_3CR990SVR
,
244 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, TYPHOON_SVR
},
247 MODULE_DEVICE_TABLE(pci
, typhoon_pci_tbl
);
249 /* Define the shared memory area
250 * Align everything the 3XP will normally be using.
251 * We'll need to move/align txHi if we start using that ring.
253 #define __3xp_aligned ____cacheline_aligned
254 struct typhoon_shared
{
255 struct typhoon_interface iface
;
256 struct typhoon_indexes indexes __3xp_aligned
;
257 struct tx_desc txLo
[TXLO_ENTRIES
] __3xp_aligned
;
258 struct rx_desc rxLo
[RX_ENTRIES
] __3xp_aligned
;
259 struct rx_desc rxHi
[RX_ENTRIES
] __3xp_aligned
;
260 struct cmd_desc cmd
[COMMAND_ENTRIES
] __3xp_aligned
;
261 struct resp_desc resp
[RESPONSE_ENTRIES
] __3xp_aligned
;
262 struct rx_free rxBuff
[RXFREE_ENTRIES
] __3xp_aligned
;
264 struct tx_desc txHi
[TXHI_ENTRIES
];
265 } __attribute__ ((packed
));
273 /* Tx cache line section */
274 struct transmit_ring txLoRing ____cacheline_aligned
;
275 struct pci_dev
* tx_pdev
;
276 void __iomem
*tx_ioaddr
;
279 /* Irq/Rx cache line section */
280 void __iomem
*ioaddr ____cacheline_aligned
;
281 struct typhoon_indexes
*indexes
;
286 struct basic_ring rxLoRing
;
287 struct pci_dev
* pdev
;
288 struct net_device
* dev
;
289 struct napi_struct napi
;
290 spinlock_t state_lock
;
291 struct vlan_group
* vlgrp
;
292 struct basic_ring rxHiRing
;
293 struct basic_ring rxBuffRing
;
294 struct rxbuff_ent rxbuffers
[RXENT_ENTRIES
];
296 /* general section */
297 spinlock_t command_lock ____cacheline_aligned
;
298 struct basic_ring cmdRing
;
299 struct basic_ring respRing
;
300 struct net_device_stats stats
;
301 struct net_device_stats stats_saved
;
303 struct typhoon_shared
* shared
;
304 dma_addr_t shared_dma
;
309 /* unused stuff (future use) */
311 struct transmit_ring txHiRing
;
314 enum completion_wait_values
{
315 NoWait
= 0, WaitNoSleep
, WaitSleep
,
318 /* These are the values for the typhoon.card_state variable.
319 * These determine where the statistics will come from in get_stats().
320 * The sleep image does not support the statistics we need.
323 Sleeping
= 0, Running
,
326 /* PCI writes are not guaranteed to be posted in order, but outstanding writes
327 * cannot pass a read, so this forces current writes to post.
329 #define typhoon_post_pci_writes(x) \
330 do { if(likely(use_mmio)) ioread32(x+TYPHOON_REG_HEARTBEAT); } while(0)
332 /* We'll wait up to six seconds for a reset, and half a second normally.
334 #define TYPHOON_UDELAY 50
335 #define TYPHOON_RESET_TIMEOUT_SLEEP (6 * HZ)
336 #define TYPHOON_RESET_TIMEOUT_NOSLEEP ((6 * 1000000) / TYPHOON_UDELAY)
337 #define TYPHOON_WAIT_TIMEOUT ((1000000 / 2) / TYPHOON_UDELAY)
339 #if defined(NETIF_F_TSO)
340 #define skb_tso_size(x) (skb_shinfo(x)->gso_size)
341 #define TSO_NUM_DESCRIPTORS 2
342 #define TSO_OFFLOAD_ON TYPHOON_OFFLOAD_TCP_SEGMENT
344 #define NETIF_F_TSO 0
345 #define skb_tso_size(x) 0
346 #define TSO_NUM_DESCRIPTORS 0
347 #define TSO_OFFLOAD_ON 0
351 typhoon_inc_index(u32
*index
, const int count
, const int num_entries
)
353 /* Increment a ring index -- we can use this for all rings execept
354 * the Rx rings, as they use different size descriptors
355 * otherwise, everything is the same size as a cmd_desc
357 *index
+= count
* sizeof(struct cmd_desc
);
358 *index
%= num_entries
* sizeof(struct cmd_desc
);
362 typhoon_inc_cmd_index(u32
*index
, const int count
)
364 typhoon_inc_index(index
, count
, COMMAND_ENTRIES
);
368 typhoon_inc_resp_index(u32
*index
, const int count
)
370 typhoon_inc_index(index
, count
, RESPONSE_ENTRIES
);
374 typhoon_inc_rxfree_index(u32
*index
, const int count
)
376 typhoon_inc_index(index
, count
, RXFREE_ENTRIES
);
380 typhoon_inc_tx_index(u32
*index
, const int count
)
382 /* if we start using the Hi Tx ring, this needs updateing */
383 typhoon_inc_index(index
, count
, TXLO_ENTRIES
);
387 typhoon_inc_rx_index(u32
*index
, const int count
)
389 /* sizeof(struct rx_desc) != sizeof(struct cmd_desc) */
390 *index
+= count
* sizeof(struct rx_desc
);
391 *index
%= RX_ENTRIES
* sizeof(struct rx_desc
);
395 typhoon_reset(void __iomem
*ioaddr
, int wait_type
)
400 if(wait_type
== WaitNoSleep
)
401 timeout
= TYPHOON_RESET_TIMEOUT_NOSLEEP
;
403 timeout
= TYPHOON_RESET_TIMEOUT_SLEEP
;
405 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
406 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
408 iowrite32(TYPHOON_RESET_ALL
, ioaddr
+ TYPHOON_REG_SOFT_RESET
);
409 typhoon_post_pci_writes(ioaddr
);
411 iowrite32(TYPHOON_RESET_NONE
, ioaddr
+ TYPHOON_REG_SOFT_RESET
);
413 if(wait_type
!= NoWait
) {
414 for(i
= 0; i
< timeout
; i
++) {
415 if(ioread32(ioaddr
+ TYPHOON_REG_STATUS
) ==
416 TYPHOON_STATUS_WAITING_FOR_HOST
)
419 if(wait_type
== WaitSleep
)
420 schedule_timeout_uninterruptible(1);
422 udelay(TYPHOON_UDELAY
);
429 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
430 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
432 /* The 3XP seems to need a little extra time to complete the load
433 * of the sleep image before we can reliably boot it. Failure to
434 * do this occasionally results in a hung adapter after boot in
435 * typhoon_init_one() while trying to read the MAC address or
436 * putting the card to sleep. 3Com's driver waits 5ms, but
437 * that seems to be overkill. However, if we can sleep, we might
438 * as well give it that much time. Otherwise, we'll give it 500us,
439 * which should be enough (I've see it work well at 100us, but still
440 * saw occasional problems.)
442 if(wait_type
== WaitSleep
)
450 typhoon_wait_status(void __iomem
*ioaddr
, u32 wait_value
)
454 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
; i
++) {
455 if(ioread32(ioaddr
+ TYPHOON_REG_STATUS
) == wait_value
)
457 udelay(TYPHOON_UDELAY
);
467 typhoon_media_status(struct net_device
*dev
, struct resp_desc
*resp
)
469 if(resp
->parm1
& TYPHOON_MEDIA_STAT_NO_LINK
)
470 netif_carrier_off(dev
);
472 netif_carrier_on(dev
);
476 typhoon_hello(struct typhoon
*tp
)
478 struct basic_ring
*ring
= &tp
->cmdRing
;
479 struct cmd_desc
*cmd
;
481 /* We only get a hello request if we've not sent anything to the
482 * card in a long while. If the lock is held, then we're in the
483 * process of issuing a command, so we don't need to respond.
485 if(spin_trylock(&tp
->command_lock
)) {
486 cmd
= (struct cmd_desc
*)(ring
->ringBase
+ ring
->lastWrite
);
487 typhoon_inc_cmd_index(&ring
->lastWrite
, 1);
489 INIT_COMMAND_NO_RESPONSE(cmd
, TYPHOON_CMD_HELLO_RESP
);
491 iowrite32(ring
->lastWrite
, tp
->ioaddr
+ TYPHOON_REG_CMD_READY
);
492 spin_unlock(&tp
->command_lock
);
497 typhoon_process_response(struct typhoon
*tp
, int resp_size
,
498 struct resp_desc
*resp_save
)
500 struct typhoon_indexes
*indexes
= tp
->indexes
;
501 struct resp_desc
*resp
;
502 u8
*base
= tp
->respRing
.ringBase
;
503 int count
, len
, wrap_len
;
507 cleared
= le32_to_cpu(indexes
->respCleared
);
508 ready
= le32_to_cpu(indexes
->respReady
);
509 while(cleared
!= ready
) {
510 resp
= (struct resp_desc
*)(base
+ cleared
);
511 count
= resp
->numDesc
+ 1;
512 if(resp_save
&& resp
->seqNo
) {
513 if(count
> resp_size
) {
514 resp_save
->flags
= TYPHOON_RESP_ERROR
;
519 len
= count
* sizeof(*resp
);
520 if(unlikely(cleared
+ len
> RESPONSE_RING_SIZE
)) {
521 wrap_len
= cleared
+ len
- RESPONSE_RING_SIZE
;
522 len
= RESPONSE_RING_SIZE
- cleared
;
525 memcpy(resp_save
, resp
, len
);
526 if(unlikely(wrap_len
)) {
527 resp_save
+= len
/ sizeof(*resp
);
528 memcpy(resp_save
, base
, wrap_len
);
532 } else if(resp
->cmd
== TYPHOON_CMD_READ_MEDIA_STATUS
) {
533 typhoon_media_status(tp
->dev
, resp
);
534 } else if(resp
->cmd
== TYPHOON_CMD_HELLO_RESP
) {
537 printk(KERN_ERR
"%s: dumping unexpected response "
538 "0x%04x:%d:0x%02x:0x%04x:%08x:%08x\n",
539 tp
->name
, le16_to_cpu(resp
->cmd
),
540 resp
->numDesc
, resp
->flags
,
541 le16_to_cpu(resp
->parm1
),
542 le32_to_cpu(resp
->parm2
),
543 le32_to_cpu(resp
->parm3
));
547 typhoon_inc_resp_index(&cleared
, count
);
550 indexes
->respCleared
= cpu_to_le32(cleared
);
552 return (resp_save
== NULL
);
556 typhoon_num_free(int lastWrite
, int lastRead
, int ringSize
)
558 /* this works for all descriptors but rx_desc, as they are a
559 * different size than the cmd_desc -- everyone else is the same
561 lastWrite
/= sizeof(struct cmd_desc
);
562 lastRead
/= sizeof(struct cmd_desc
);
563 return (ringSize
+ lastRead
- lastWrite
- 1) % ringSize
;
567 typhoon_num_free_cmd(struct typhoon
*tp
)
569 int lastWrite
= tp
->cmdRing
.lastWrite
;
570 int cmdCleared
= le32_to_cpu(tp
->indexes
->cmdCleared
);
572 return typhoon_num_free(lastWrite
, cmdCleared
, COMMAND_ENTRIES
);
576 typhoon_num_free_resp(struct typhoon
*tp
)
578 int respReady
= le32_to_cpu(tp
->indexes
->respReady
);
579 int respCleared
= le32_to_cpu(tp
->indexes
->respCleared
);
581 return typhoon_num_free(respReady
, respCleared
, RESPONSE_ENTRIES
);
585 typhoon_num_free_tx(struct transmit_ring
*ring
)
587 /* if we start using the Hi Tx ring, this needs updating */
588 return typhoon_num_free(ring
->lastWrite
, ring
->lastRead
, TXLO_ENTRIES
);
592 typhoon_issue_command(struct typhoon
*tp
, int num_cmd
, struct cmd_desc
*cmd
,
593 int num_resp
, struct resp_desc
*resp
)
595 struct typhoon_indexes
*indexes
= tp
->indexes
;
596 struct basic_ring
*ring
= &tp
->cmdRing
;
597 struct resp_desc local_resp
;
600 int freeCmd
, freeResp
;
603 spin_lock(&tp
->command_lock
);
605 freeCmd
= typhoon_num_free_cmd(tp
);
606 freeResp
= typhoon_num_free_resp(tp
);
608 if(freeCmd
< num_cmd
|| freeResp
< num_resp
) {
609 printk("%s: no descs for cmd, had (needed) %d (%d) cmd, "
610 "%d (%d) resp\n", tp
->name
, freeCmd
, num_cmd
,
616 if(cmd
->flags
& TYPHOON_CMD_RESPOND
) {
617 /* If we're expecting a response, but the caller hasn't given
618 * us a place to put it, we'll provide one.
620 tp
->awaiting_resp
= 1;
628 len
= num_cmd
* sizeof(*cmd
);
629 if(unlikely(ring
->lastWrite
+ len
> COMMAND_RING_SIZE
)) {
630 wrap_len
= ring
->lastWrite
+ len
- COMMAND_RING_SIZE
;
631 len
= COMMAND_RING_SIZE
- ring
->lastWrite
;
634 memcpy(ring
->ringBase
+ ring
->lastWrite
, cmd
, len
);
635 if(unlikely(wrap_len
)) {
636 struct cmd_desc
*wrap_ptr
= cmd
;
637 wrap_ptr
+= len
/ sizeof(*cmd
);
638 memcpy(ring
->ringBase
, wrap_ptr
, wrap_len
);
641 typhoon_inc_cmd_index(&ring
->lastWrite
, num_cmd
);
643 /* "I feel a presence... another warrior is on the mesa."
646 iowrite32(ring
->lastWrite
, tp
->ioaddr
+ TYPHOON_REG_CMD_READY
);
647 typhoon_post_pci_writes(tp
->ioaddr
);
649 if((cmd
->flags
& TYPHOON_CMD_RESPOND
) == 0)
652 /* Ugh. We'll be here about 8ms, spinning our thumbs, unable to
653 * preempt or do anything other than take interrupts. So, don't
654 * wait for a response unless you have to.
656 * I've thought about trying to sleep here, but we're called
657 * from many contexts that don't allow that. Also, given the way
658 * 3Com has implemented irq coalescing, we would likely timeout --
659 * this has been observed in real life!
661 * The big killer is we have to wait to get stats from the card,
662 * though we could go to a periodic refresh of those if we don't
663 * mind them getting somewhat stale. The rest of the waiting
664 * commands occur during open/close/suspend/resume, so they aren't
665 * time critical. Creating SAs in the future will also have to
669 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
&& !got_resp
; i
++) {
670 if(indexes
->respCleared
!= indexes
->respReady
)
671 got_resp
= typhoon_process_response(tp
, num_resp
,
673 udelay(TYPHOON_UDELAY
);
681 /* Collect the error response even if we don't care about the
682 * rest of the response
684 if(resp
->flags
& TYPHOON_RESP_ERROR
)
688 if(tp
->awaiting_resp
) {
689 tp
->awaiting_resp
= 0;
692 /* Ugh. If a response was added to the ring between
693 * the call to typhoon_process_response() and the clearing
694 * of tp->awaiting_resp, we could have missed the interrupt
695 * and it could hang in the ring an indeterminate amount of
696 * time. So, check for it, and interrupt ourselves if this
699 if(indexes
->respCleared
!= indexes
->respReady
)
700 iowrite32(1, tp
->ioaddr
+ TYPHOON_REG_SELF_INTERRUPT
);
703 spin_unlock(&tp
->command_lock
);
708 typhoon_vlan_rx_register(struct net_device
*dev
, struct vlan_group
*grp
)
710 struct typhoon
*tp
= netdev_priv(dev
);
711 struct cmd_desc xp_cmd
;
714 spin_lock_bh(&tp
->state_lock
);
715 if(!tp
->vlgrp
!= !grp
) {
716 /* We've either been turned on for the first time, or we've
717 * been turned off. Update the 3XP.
720 tp
->offload
|= TYPHOON_OFFLOAD_VLAN
;
722 tp
->offload
&= ~TYPHOON_OFFLOAD_VLAN
;
724 /* If the interface is up, the runtime is running -- and we
725 * must be up for the vlan core to call us.
727 * Do the command outside of the spin lock, as it is slow.
729 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
,
730 TYPHOON_CMD_SET_OFFLOAD_TASKS
);
731 xp_cmd
.parm2
= tp
->offload
;
732 xp_cmd
.parm3
= tp
->offload
;
733 spin_unlock_bh(&tp
->state_lock
);
734 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
736 printk("%s: vlan offload error %d\n", tp
->name
, -err
);
737 spin_lock_bh(&tp
->state_lock
);
740 /* now make the change visible */
742 spin_unlock_bh(&tp
->state_lock
);
746 typhoon_tso_fill(struct sk_buff
*skb
, struct transmit_ring
*txRing
,
749 struct tcpopt_desc
*tcpd
;
750 u32 tcpd_offset
= ring_dma
;
752 tcpd
= (struct tcpopt_desc
*) (txRing
->ringBase
+ txRing
->lastWrite
);
753 tcpd_offset
+= txRing
->lastWrite
;
754 tcpd_offset
+= offsetof(struct tcpopt_desc
, bytesTx
);
755 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
757 tcpd
->flags
= TYPHOON_OPT_DESC
| TYPHOON_OPT_TCP_SEG
;
759 tcpd
->mss_flags
= cpu_to_le16(skb_tso_size(skb
));
760 tcpd
->mss_flags
|= TYPHOON_TSO_FIRST
| TYPHOON_TSO_LAST
;
761 tcpd
->respAddrLo
= cpu_to_le32(tcpd_offset
);
762 tcpd
->bytesTx
= cpu_to_le32(skb
->len
);
767 typhoon_start_tx(struct sk_buff
*skb
, struct net_device
*dev
)
769 struct typhoon
*tp
= netdev_priv(dev
);
770 struct transmit_ring
*txRing
;
771 struct tx_desc
*txd
, *first_txd
;
775 /* we have two rings to choose from, but we only use txLo for now
776 * If we start using the Hi ring as well, we'll need to update
777 * typhoon_stop_runtime(), typhoon_interrupt(), typhoon_num_free_tx(),
778 * and TXHI_ENTRIES to match, as well as update the TSO code below
779 * to get the right DMA address
781 txRing
= &tp
->txLoRing
;
783 /* We need one descriptor for each fragment of the sk_buff, plus the
784 * one for the ->data area of it.
786 * The docs say a maximum of 16 fragment descriptors per TCP option
787 * descriptor, then make a new packet descriptor and option descriptor
788 * for the next 16 fragments. The engineers say just an option
789 * descriptor is needed. I've tested up to 26 fragments with a single
790 * packet descriptor/option descriptor combo, so I use that for now.
792 * If problems develop with TSO, check this first.
794 numDesc
= skb_shinfo(skb
)->nr_frags
+ 1;
798 /* When checking for free space in the ring, we need to also
799 * account for the initial Tx descriptor, and we always must leave
800 * at least one descriptor unused in the ring so that it doesn't
801 * wrap and look empty.
803 * The only time we should loop here is when we hit the race
804 * between marking the queue awake and updating the cleared index.
805 * Just loop and it will appear. This comes from the acenic driver.
807 while(unlikely(typhoon_num_free_tx(txRing
) < (numDesc
+ 2)))
810 first_txd
= (struct tx_desc
*) (txRing
->ringBase
+ txRing
->lastWrite
);
811 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
813 first_txd
->flags
= TYPHOON_TX_DESC
| TYPHOON_DESC_VALID
;
814 first_txd
->numDesc
= 0;
816 first_txd
->tx_addr
= (u64
)((unsigned long) skb
);
817 first_txd
->processFlags
= 0;
819 if(skb
->ip_summed
== CHECKSUM_PARTIAL
) {
820 /* The 3XP will figure out if this is UDP/TCP */
821 first_txd
->processFlags
|= TYPHOON_TX_PF_TCP_CHKSUM
;
822 first_txd
->processFlags
|= TYPHOON_TX_PF_UDP_CHKSUM
;
823 first_txd
->processFlags
|= TYPHOON_TX_PF_IP_CHKSUM
;
826 if(vlan_tx_tag_present(skb
)) {
827 first_txd
->processFlags
|=
828 TYPHOON_TX_PF_INSERT_VLAN
| TYPHOON_TX_PF_VLAN_PRIORITY
;
829 first_txd
->processFlags
|=
830 cpu_to_le32(ntohs(vlan_tx_tag_get(skb
)) <<
831 TYPHOON_TX_PF_VLAN_TAG_SHIFT
);
834 if (skb_is_gso(skb
)) {
835 first_txd
->processFlags
|= TYPHOON_TX_PF_TCP_SEGMENT
;
836 first_txd
->numDesc
++;
838 typhoon_tso_fill(skb
, txRing
, tp
->txlo_dma_addr
);
841 txd
= (struct tx_desc
*) (txRing
->ringBase
+ txRing
->lastWrite
);
842 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
844 /* No need to worry about padding packet -- the firmware pads
845 * it with zeros to ETH_ZLEN for us.
847 if(skb_shinfo(skb
)->nr_frags
== 0) {
848 skb_dma
= pci_map_single(tp
->tx_pdev
, skb
->data
, skb
->len
,
850 txd
->flags
= TYPHOON_FRAG_DESC
| TYPHOON_DESC_VALID
;
851 txd
->len
= cpu_to_le16(skb
->len
);
852 txd
->frag
.addr
= cpu_to_le32(skb_dma
);
853 txd
->frag
.addrHi
= 0;
854 first_txd
->numDesc
++;
858 len
= skb_headlen(skb
);
859 skb_dma
= pci_map_single(tp
->tx_pdev
, skb
->data
, len
,
861 txd
->flags
= TYPHOON_FRAG_DESC
| TYPHOON_DESC_VALID
;
862 txd
->len
= cpu_to_le16(len
);
863 txd
->frag
.addr
= cpu_to_le32(skb_dma
);
864 txd
->frag
.addrHi
= 0;
865 first_txd
->numDesc
++;
867 for(i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++) {
868 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
871 txd
= (struct tx_desc
*) (txRing
->ringBase
+
873 typhoon_inc_tx_index(&txRing
->lastWrite
, 1);
876 frag_addr
= (void *) page_address(frag
->page
) +
878 skb_dma
= pci_map_single(tp
->tx_pdev
, frag_addr
, len
,
880 txd
->flags
= TYPHOON_FRAG_DESC
| TYPHOON_DESC_VALID
;
881 txd
->len
= cpu_to_le16(len
);
882 txd
->frag
.addr
= cpu_to_le32(skb_dma
);
883 txd
->frag
.addrHi
= 0;
884 first_txd
->numDesc
++;
891 iowrite32(txRing
->lastWrite
, tp
->tx_ioaddr
+ txRing
->writeRegister
);
893 dev
->trans_start
= jiffies
;
895 /* If we don't have room to put the worst case packet on the
896 * queue, then we must stop the queue. We need 2 extra
897 * descriptors -- one to prevent ring wrap, and one for the
900 numDesc
= MAX_SKB_FRAGS
+ TSO_NUM_DESCRIPTORS
+ 1;
902 if(typhoon_num_free_tx(txRing
) < (numDesc
+ 2)) {
903 netif_stop_queue(dev
);
905 /* A Tx complete IRQ could have gotten inbetween, making
906 * the ring free again. Only need to recheck here, since
909 if(typhoon_num_free_tx(txRing
) >= (numDesc
+ 2))
910 netif_wake_queue(dev
);
917 typhoon_set_rx_mode(struct net_device
*dev
)
919 struct typhoon
*tp
= netdev_priv(dev
);
920 struct cmd_desc xp_cmd
;
924 filter
= TYPHOON_RX_FILTER_DIRECTED
| TYPHOON_RX_FILTER_BROADCAST
;
925 if(dev
->flags
& IFF_PROMISC
) {
926 filter
|= TYPHOON_RX_FILTER_PROMISCOUS
;
927 } else if((dev
->mc_count
> multicast_filter_limit
) ||
928 (dev
->flags
& IFF_ALLMULTI
)) {
929 /* Too many to match, or accept all multicasts. */
930 filter
|= TYPHOON_RX_FILTER_ALL_MCAST
;
931 } else if(dev
->mc_count
) {
932 struct dev_mc_list
*mclist
;
935 memset(mc_filter
, 0, sizeof(mc_filter
));
936 for(i
= 0, mclist
= dev
->mc_list
; mclist
&& i
< dev
->mc_count
;
937 i
++, mclist
= mclist
->next
) {
938 int bit
= ether_crc(ETH_ALEN
, mclist
->dmi_addr
) & 0x3f;
939 mc_filter
[bit
>> 5] |= 1 << (bit
& 0x1f);
942 INIT_COMMAND_NO_RESPONSE(&xp_cmd
,
943 TYPHOON_CMD_SET_MULTICAST_HASH
);
944 xp_cmd
.parm1
= TYPHOON_MCAST_HASH_SET
;
945 xp_cmd
.parm2
= cpu_to_le32(mc_filter
[0]);
946 xp_cmd
.parm3
= cpu_to_le32(mc_filter
[1]);
947 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
949 filter
|= TYPHOON_RX_FILTER_MCAST_HASH
;
952 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_RX_FILTER
);
953 xp_cmd
.parm1
= filter
;
954 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
958 typhoon_do_get_stats(struct typhoon
*tp
)
960 struct net_device_stats
*stats
= &tp
->stats
;
961 struct net_device_stats
*saved
= &tp
->stats_saved
;
962 struct cmd_desc xp_cmd
;
963 struct resp_desc xp_resp
[7];
964 struct stats_resp
*s
= (struct stats_resp
*) xp_resp
;
967 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_STATS
);
968 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 7, xp_resp
);
972 /* 3Com's Linux driver uses txMultipleCollisions as it's
973 * collisions value, but there is some other collision info as well...
975 * The extra status reported would be a good candidate for
976 * ethtool_ops->get_{strings,stats}()
978 stats
->tx_packets
= le32_to_cpu(s
->txPackets
);
979 stats
->tx_bytes
= le64_to_cpu(s
->txBytes
);
980 stats
->tx_errors
= le32_to_cpu(s
->txCarrierLost
);
981 stats
->tx_carrier_errors
= le32_to_cpu(s
->txCarrierLost
);
982 stats
->collisions
= le32_to_cpu(s
->txMultipleCollisions
);
983 stats
->rx_packets
= le32_to_cpu(s
->rxPacketsGood
);
984 stats
->rx_bytes
= le64_to_cpu(s
->rxBytesGood
);
985 stats
->rx_fifo_errors
= le32_to_cpu(s
->rxFifoOverruns
);
986 stats
->rx_errors
= le32_to_cpu(s
->rxFifoOverruns
) +
987 le32_to_cpu(s
->BadSSD
) + le32_to_cpu(s
->rxCrcErrors
);
988 stats
->rx_crc_errors
= le32_to_cpu(s
->rxCrcErrors
);
989 stats
->rx_length_errors
= le32_to_cpu(s
->rxOversized
);
990 tp
->speed
= (s
->linkStatus
& TYPHOON_LINK_100MBPS
) ?
991 SPEED_100
: SPEED_10
;
992 tp
->duplex
= (s
->linkStatus
& TYPHOON_LINK_FULL_DUPLEX
) ?
993 DUPLEX_FULL
: DUPLEX_HALF
;
995 /* add in the saved statistics
997 stats
->tx_packets
+= saved
->tx_packets
;
998 stats
->tx_bytes
+= saved
->tx_bytes
;
999 stats
->tx_errors
+= saved
->tx_errors
;
1000 stats
->collisions
+= saved
->collisions
;
1001 stats
->rx_packets
+= saved
->rx_packets
;
1002 stats
->rx_bytes
+= saved
->rx_bytes
;
1003 stats
->rx_fifo_errors
+= saved
->rx_fifo_errors
;
1004 stats
->rx_errors
+= saved
->rx_errors
;
1005 stats
->rx_crc_errors
+= saved
->rx_crc_errors
;
1006 stats
->rx_length_errors
+= saved
->rx_length_errors
;
1011 static struct net_device_stats
*
1012 typhoon_get_stats(struct net_device
*dev
)
1014 struct typhoon
*tp
= netdev_priv(dev
);
1015 struct net_device_stats
*stats
= &tp
->stats
;
1016 struct net_device_stats
*saved
= &tp
->stats_saved
;
1019 if(tp
->card_state
== Sleeping
)
1022 if(typhoon_do_get_stats(tp
) < 0) {
1023 printk(KERN_ERR
"%s: error getting stats\n", dev
->name
);
1031 typhoon_set_mac_address(struct net_device
*dev
, void *addr
)
1033 struct sockaddr
*saddr
= (struct sockaddr
*) addr
;
1035 if(netif_running(dev
))
1038 memcpy(dev
->dev_addr
, saddr
->sa_data
, dev
->addr_len
);
1043 typhoon_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
1045 struct typhoon
*tp
= netdev_priv(dev
);
1046 struct pci_dev
*pci_dev
= tp
->pdev
;
1047 struct cmd_desc xp_cmd
;
1048 struct resp_desc xp_resp
[3];
1051 if(tp
->card_state
== Sleeping
) {
1052 strcpy(info
->fw_version
, "Sleep image");
1054 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_VERSIONS
);
1055 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 3, xp_resp
) < 0) {
1056 strcpy(info
->fw_version
, "Unknown runtime");
1058 u32 sleep_ver
= le32_to_cpu(xp_resp
[0].parm2
);
1059 snprintf(info
->fw_version
, 32, "%02x.%03x.%03x",
1060 sleep_ver
>> 24, (sleep_ver
>> 12) & 0xfff,
1065 strcpy(info
->driver
, DRV_MODULE_NAME
);
1066 strcpy(info
->version
, DRV_MODULE_VERSION
);
1067 strcpy(info
->bus_info
, pci_name(pci_dev
));
1071 typhoon_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1073 struct typhoon
*tp
= netdev_priv(dev
);
1075 cmd
->supported
= SUPPORTED_100baseT_Half
| SUPPORTED_100baseT_Full
|
1078 switch (tp
->xcvr_select
) {
1079 case TYPHOON_XCVR_10HALF
:
1080 cmd
->advertising
= ADVERTISED_10baseT_Half
;
1082 case TYPHOON_XCVR_10FULL
:
1083 cmd
->advertising
= ADVERTISED_10baseT_Full
;
1085 case TYPHOON_XCVR_100HALF
:
1086 cmd
->advertising
= ADVERTISED_100baseT_Half
;
1088 case TYPHOON_XCVR_100FULL
:
1089 cmd
->advertising
= ADVERTISED_100baseT_Full
;
1091 case TYPHOON_XCVR_AUTONEG
:
1092 cmd
->advertising
= ADVERTISED_10baseT_Half
|
1093 ADVERTISED_10baseT_Full
|
1094 ADVERTISED_100baseT_Half
|
1095 ADVERTISED_100baseT_Full
|
1100 if(tp
->capabilities
& TYPHOON_FIBER
) {
1101 cmd
->supported
|= SUPPORTED_FIBRE
;
1102 cmd
->advertising
|= ADVERTISED_FIBRE
;
1103 cmd
->port
= PORT_FIBRE
;
1105 cmd
->supported
|= SUPPORTED_10baseT_Half
|
1106 SUPPORTED_10baseT_Full
|
1108 cmd
->advertising
|= ADVERTISED_TP
;
1109 cmd
->port
= PORT_TP
;
1112 /* need to get stats to make these link speed/duplex valid */
1113 typhoon_do_get_stats(tp
);
1114 cmd
->speed
= tp
->speed
;
1115 cmd
->duplex
= tp
->duplex
;
1116 cmd
->phy_address
= 0;
1117 cmd
->transceiver
= XCVR_INTERNAL
;
1118 if(tp
->xcvr_select
== TYPHOON_XCVR_AUTONEG
)
1119 cmd
->autoneg
= AUTONEG_ENABLE
;
1121 cmd
->autoneg
= AUTONEG_DISABLE
;
1129 typhoon_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1131 struct typhoon
*tp
= netdev_priv(dev
);
1132 struct cmd_desc xp_cmd
;
1137 if(cmd
->autoneg
== AUTONEG_ENABLE
) {
1138 xcvr
= TYPHOON_XCVR_AUTONEG
;
1140 if(cmd
->duplex
== DUPLEX_HALF
) {
1141 if(cmd
->speed
== SPEED_10
)
1142 xcvr
= TYPHOON_XCVR_10HALF
;
1143 else if(cmd
->speed
== SPEED_100
)
1144 xcvr
= TYPHOON_XCVR_100HALF
;
1147 } else if(cmd
->duplex
== DUPLEX_FULL
) {
1148 if(cmd
->speed
== SPEED_10
)
1149 xcvr
= TYPHOON_XCVR_10FULL
;
1150 else if(cmd
->speed
== SPEED_100
)
1151 xcvr
= TYPHOON_XCVR_100FULL
;
1158 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_XCVR_SELECT
);
1159 xp_cmd
.parm1
= xcvr
;
1160 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1164 tp
->xcvr_select
= xcvr
;
1165 if(cmd
->autoneg
== AUTONEG_ENABLE
) {
1166 tp
->speed
= 0xff; /* invalid */
1167 tp
->duplex
= 0xff; /* invalid */
1169 tp
->speed
= cmd
->speed
;
1170 tp
->duplex
= cmd
->duplex
;
1178 typhoon_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
1180 struct typhoon
*tp
= netdev_priv(dev
);
1182 wol
->supported
= WAKE_PHY
| WAKE_MAGIC
;
1184 if(tp
->wol_events
& TYPHOON_WAKE_LINK_EVENT
)
1185 wol
->wolopts
|= WAKE_PHY
;
1186 if(tp
->wol_events
& TYPHOON_WAKE_MAGIC_PKT
)
1187 wol
->wolopts
|= WAKE_MAGIC
;
1188 memset(&wol
->sopass
, 0, sizeof(wol
->sopass
));
1192 typhoon_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
1194 struct typhoon
*tp
= netdev_priv(dev
);
1196 if(wol
->wolopts
& ~(WAKE_PHY
| WAKE_MAGIC
))
1200 if(wol
->wolopts
& WAKE_PHY
)
1201 tp
->wol_events
|= TYPHOON_WAKE_LINK_EVENT
;
1202 if(wol
->wolopts
& WAKE_MAGIC
)
1203 tp
->wol_events
|= TYPHOON_WAKE_MAGIC_PKT
;
1209 typhoon_get_rx_csum(struct net_device
*dev
)
1211 /* For now, we don't allow turning off RX checksums.
1217 typhoon_get_ringparam(struct net_device
*dev
, struct ethtool_ringparam
*ering
)
1219 ering
->rx_max_pending
= RXENT_ENTRIES
;
1220 ering
->rx_mini_max_pending
= 0;
1221 ering
->rx_jumbo_max_pending
= 0;
1222 ering
->tx_max_pending
= TXLO_ENTRIES
- 1;
1224 ering
->rx_pending
= RXENT_ENTRIES
;
1225 ering
->rx_mini_pending
= 0;
1226 ering
->rx_jumbo_pending
= 0;
1227 ering
->tx_pending
= TXLO_ENTRIES
- 1;
1230 static const struct ethtool_ops typhoon_ethtool_ops
= {
1231 .get_settings
= typhoon_get_settings
,
1232 .set_settings
= typhoon_set_settings
,
1233 .get_drvinfo
= typhoon_get_drvinfo
,
1234 .get_wol
= typhoon_get_wol
,
1235 .set_wol
= typhoon_set_wol
,
1236 .get_link
= ethtool_op_get_link
,
1237 .get_rx_csum
= typhoon_get_rx_csum
,
1238 .set_tx_csum
= ethtool_op_set_tx_csum
,
1239 .set_sg
= ethtool_op_set_sg
,
1240 .set_tso
= ethtool_op_set_tso
,
1241 .get_ringparam
= typhoon_get_ringparam
,
1245 typhoon_wait_interrupt(void __iomem
*ioaddr
)
1249 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
; i
++) {
1250 if(ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
) &
1251 TYPHOON_INTR_BOOTCMD
)
1253 udelay(TYPHOON_UDELAY
);
1259 iowrite32(TYPHOON_INTR_BOOTCMD
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1263 #define shared_offset(x) offsetof(struct typhoon_shared, x)
1266 typhoon_init_interface(struct typhoon
*tp
)
1268 struct typhoon_interface
*iface
= &tp
->shared
->iface
;
1269 dma_addr_t shared_dma
;
1271 memset(tp
->shared
, 0, sizeof(struct typhoon_shared
));
1273 /* The *Hi members of iface are all init'd to zero by the memset().
1275 shared_dma
= tp
->shared_dma
+ shared_offset(indexes
);
1276 iface
->ringIndex
= cpu_to_le32(shared_dma
);
1278 shared_dma
= tp
->shared_dma
+ shared_offset(txLo
);
1279 iface
->txLoAddr
= cpu_to_le32(shared_dma
);
1280 iface
->txLoSize
= cpu_to_le32(TXLO_ENTRIES
* sizeof(struct tx_desc
));
1282 shared_dma
= tp
->shared_dma
+ shared_offset(txHi
);
1283 iface
->txHiAddr
= cpu_to_le32(shared_dma
);
1284 iface
->txHiSize
= cpu_to_le32(TXHI_ENTRIES
* sizeof(struct tx_desc
));
1286 shared_dma
= tp
->shared_dma
+ shared_offset(rxBuff
);
1287 iface
->rxBuffAddr
= cpu_to_le32(shared_dma
);
1288 iface
->rxBuffSize
= cpu_to_le32(RXFREE_ENTRIES
*
1289 sizeof(struct rx_free
));
1291 shared_dma
= tp
->shared_dma
+ shared_offset(rxLo
);
1292 iface
->rxLoAddr
= cpu_to_le32(shared_dma
);
1293 iface
->rxLoSize
= cpu_to_le32(RX_ENTRIES
* sizeof(struct rx_desc
));
1295 shared_dma
= tp
->shared_dma
+ shared_offset(rxHi
);
1296 iface
->rxHiAddr
= cpu_to_le32(shared_dma
);
1297 iface
->rxHiSize
= cpu_to_le32(RX_ENTRIES
* sizeof(struct rx_desc
));
1299 shared_dma
= tp
->shared_dma
+ shared_offset(cmd
);
1300 iface
->cmdAddr
= cpu_to_le32(shared_dma
);
1301 iface
->cmdSize
= cpu_to_le32(COMMAND_RING_SIZE
);
1303 shared_dma
= tp
->shared_dma
+ shared_offset(resp
);
1304 iface
->respAddr
= cpu_to_le32(shared_dma
);
1305 iface
->respSize
= cpu_to_le32(RESPONSE_RING_SIZE
);
1307 shared_dma
= tp
->shared_dma
+ shared_offset(zeroWord
);
1308 iface
->zeroAddr
= cpu_to_le32(shared_dma
);
1310 tp
->indexes
= &tp
->shared
->indexes
;
1311 tp
->txLoRing
.ringBase
= (u8
*) tp
->shared
->txLo
;
1312 tp
->txHiRing
.ringBase
= (u8
*) tp
->shared
->txHi
;
1313 tp
->rxLoRing
.ringBase
= (u8
*) tp
->shared
->rxLo
;
1314 tp
->rxHiRing
.ringBase
= (u8
*) tp
->shared
->rxHi
;
1315 tp
->rxBuffRing
.ringBase
= (u8
*) tp
->shared
->rxBuff
;
1316 tp
->cmdRing
.ringBase
= (u8
*) tp
->shared
->cmd
;
1317 tp
->respRing
.ringBase
= (u8
*) tp
->shared
->resp
;
1319 tp
->txLoRing
.writeRegister
= TYPHOON_REG_TX_LO_READY
;
1320 tp
->txHiRing
.writeRegister
= TYPHOON_REG_TX_HI_READY
;
1322 tp
->txlo_dma_addr
= le32_to_cpu(iface
->txLoAddr
);
1323 tp
->card_state
= Sleeping
;
1326 tp
->offload
= TYPHOON_OFFLOAD_IP_CHKSUM
| TYPHOON_OFFLOAD_TCP_CHKSUM
;
1327 tp
->offload
|= TYPHOON_OFFLOAD_UDP_CHKSUM
| TSO_OFFLOAD_ON
;
1329 spin_lock_init(&tp
->command_lock
);
1330 spin_lock_init(&tp
->state_lock
);
1334 typhoon_init_rings(struct typhoon
*tp
)
1336 memset(tp
->indexes
, 0, sizeof(struct typhoon_indexes
));
1338 tp
->txLoRing
.lastWrite
= 0;
1339 tp
->txHiRing
.lastWrite
= 0;
1340 tp
->rxLoRing
.lastWrite
= 0;
1341 tp
->rxHiRing
.lastWrite
= 0;
1342 tp
->rxBuffRing
.lastWrite
= 0;
1343 tp
->cmdRing
.lastWrite
= 0;
1344 tp
->cmdRing
.lastWrite
= 0;
1346 tp
->txLoRing
.lastRead
= 0;
1347 tp
->txHiRing
.lastRead
= 0;
1350 static const struct firmware
*typhoon_fw
;
1353 typhoon_request_firmware(struct typhoon
*tp
)
1355 const struct typhoon_file_header
*fHdr
;
1356 const struct typhoon_section_header
*sHdr
;
1357 const u8
*image_data
;
1366 err
= request_firmware(&typhoon_fw
, FIRMWARE_NAME
, &tp
->pdev
->dev
);
1368 printk(KERN_ERR
"%s: Failed to load firmware \"%s\"\n",
1369 tp
->name
, FIRMWARE_NAME
);
1373 image_data
= (u8
*) typhoon_fw
->data
;
1374 remaining
= typhoon_fw
->size
;
1375 if (remaining
< sizeof(struct typhoon_file_header
))
1378 fHdr
= (struct typhoon_file_header
*) image_data
;
1379 if (memcmp(fHdr
->tag
, "TYPHOON", 8))
1382 numSections
= le32_to_cpu(fHdr
->numSections
);
1383 image_data
+= sizeof(struct typhoon_file_header
);
1384 remaining
-= sizeof(struct typhoon_file_header
);
1386 while (numSections
--) {
1387 if (remaining
< sizeof(struct typhoon_section_header
))
1390 sHdr
= (struct typhoon_section_header
*) image_data
;
1391 image_data
+= sizeof(struct typhoon_section_header
);
1392 section_len
= le32_to_cpu(sHdr
->len
);
1394 if (remaining
< section_len
)
1397 image_data
+= section_len
;
1398 remaining
-= section_len
;
1404 printk(KERN_ERR
"%s: Invalid firmware image\n", tp
->name
);
1405 release_firmware(typhoon_fw
);
1411 typhoon_download_firmware(struct typhoon
*tp
)
1413 void __iomem
*ioaddr
= tp
->ioaddr
;
1414 struct pci_dev
*pdev
= tp
->pdev
;
1415 const struct typhoon_file_header
*fHdr
;
1416 const struct typhoon_section_header
*sHdr
;
1417 const u8
*image_data
;
1419 dma_addr_t dpage_dma
;
1431 image_data
= (u8
*) typhoon_fw
->data
;
1432 fHdr
= (struct typhoon_file_header
*) image_data
;
1434 /* Cannot just map the firmware image using pci_map_single() as
1435 * the firmware is vmalloc()'d and may not be physically contiguous,
1436 * so we allocate some consistent memory to copy the sections into.
1439 dpage
= pci_alloc_consistent(pdev
, PAGE_SIZE
, &dpage_dma
);
1441 printk(KERN_ERR
"%s: no DMA mem for firmware\n", tp
->name
);
1445 irqEnabled
= ioread32(ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1446 iowrite32(irqEnabled
| TYPHOON_INTR_BOOTCMD
,
1447 ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1448 irqMasked
= ioread32(ioaddr
+ TYPHOON_REG_INTR_MASK
);
1449 iowrite32(irqMasked
| TYPHOON_INTR_BOOTCMD
,
1450 ioaddr
+ TYPHOON_REG_INTR_MASK
);
1453 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
1454 printk(KERN_ERR
"%s: card ready timeout\n", tp
->name
);
1458 numSections
= le32_to_cpu(fHdr
->numSections
);
1459 load_addr
= le32_to_cpu(fHdr
->startAddr
);
1461 iowrite32(TYPHOON_INTR_BOOTCMD
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1462 iowrite32(load_addr
, ioaddr
+ TYPHOON_REG_DOWNLOAD_BOOT_ADDR
);
1463 hmac
= le32_to_cpu(fHdr
->hmacDigest
[0]);
1464 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_0
);
1465 hmac
= le32_to_cpu(fHdr
->hmacDigest
[1]);
1466 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_1
);
1467 hmac
= le32_to_cpu(fHdr
->hmacDigest
[2]);
1468 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_2
);
1469 hmac
= le32_to_cpu(fHdr
->hmacDigest
[3]);
1470 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_3
);
1471 hmac
= le32_to_cpu(fHdr
->hmacDigest
[4]);
1472 iowrite32(hmac
, ioaddr
+ TYPHOON_REG_DOWNLOAD_HMAC_4
);
1473 typhoon_post_pci_writes(ioaddr
);
1474 iowrite32(TYPHOON_BOOTCMD_RUNTIME_IMAGE
, ioaddr
+ TYPHOON_REG_COMMAND
);
1476 image_data
+= sizeof(struct typhoon_file_header
);
1478 /* The ioread32() in typhoon_wait_interrupt() will force the
1479 * last write to the command register to post, so
1480 * we don't need a typhoon_post_pci_writes() after it.
1482 for(i
= 0; i
< numSections
; i
++) {
1483 sHdr
= (struct typhoon_section_header
*) image_data
;
1484 image_data
+= sizeof(struct typhoon_section_header
);
1485 load_addr
= le32_to_cpu(sHdr
->startAddr
);
1486 section_len
= le32_to_cpu(sHdr
->len
);
1488 while(section_len
) {
1489 len
= min_t(u32
, section_len
, PAGE_SIZE
);
1491 if(typhoon_wait_interrupt(ioaddr
) < 0 ||
1492 ioread32(ioaddr
+ TYPHOON_REG_STATUS
) !=
1493 TYPHOON_STATUS_WAITING_FOR_SEGMENT
) {
1494 printk(KERN_ERR
"%s: segment ready timeout\n",
1499 /* Do an pseudo IPv4 checksum on the data -- first
1500 * need to convert each u16 to cpu order before
1501 * summing. Fortunately, due to the properties of
1502 * the checksum, we can do this once, at the end.
1504 csum
= csum_fold(csum_partial_copy_nocheck(image_data
,
1508 iowrite32(len
, ioaddr
+ TYPHOON_REG_BOOT_LENGTH
);
1509 iowrite32(le16_to_cpu((__force __le16
)csum
),
1510 ioaddr
+ TYPHOON_REG_BOOT_CHECKSUM
);
1511 iowrite32(load_addr
,
1512 ioaddr
+ TYPHOON_REG_BOOT_DEST_ADDR
);
1513 iowrite32(0, ioaddr
+ TYPHOON_REG_BOOT_DATA_HI
);
1514 iowrite32(dpage_dma
, ioaddr
+ TYPHOON_REG_BOOT_DATA_LO
);
1515 typhoon_post_pci_writes(ioaddr
);
1516 iowrite32(TYPHOON_BOOTCMD_SEG_AVAILABLE
,
1517 ioaddr
+ TYPHOON_REG_COMMAND
);
1525 if(typhoon_wait_interrupt(ioaddr
) < 0 ||
1526 ioread32(ioaddr
+ TYPHOON_REG_STATUS
) !=
1527 TYPHOON_STATUS_WAITING_FOR_SEGMENT
) {
1528 printk(KERN_ERR
"%s: final segment ready timeout\n", tp
->name
);
1532 iowrite32(TYPHOON_BOOTCMD_DNLD_COMPLETE
, ioaddr
+ TYPHOON_REG_COMMAND
);
1534 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_WAITING_FOR_BOOT
) < 0) {
1535 printk(KERN_ERR
"%s: boot ready timeout, status 0x%0x\n",
1536 tp
->name
, ioread32(ioaddr
+ TYPHOON_REG_STATUS
));
1543 iowrite32(irqMasked
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
1544 iowrite32(irqEnabled
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
1546 pci_free_consistent(pdev
, PAGE_SIZE
, dpage
, dpage_dma
);
1553 typhoon_boot_3XP(struct typhoon
*tp
, u32 initial_status
)
1555 void __iomem
*ioaddr
= tp
->ioaddr
;
1557 if(typhoon_wait_status(ioaddr
, initial_status
) < 0) {
1558 printk(KERN_ERR
"%s: boot ready timeout\n", tp
->name
);
1562 iowrite32(0, ioaddr
+ TYPHOON_REG_BOOT_RECORD_ADDR_HI
);
1563 iowrite32(tp
->shared_dma
, ioaddr
+ TYPHOON_REG_BOOT_RECORD_ADDR_LO
);
1564 typhoon_post_pci_writes(ioaddr
);
1565 iowrite32(TYPHOON_BOOTCMD_REG_BOOT_RECORD
,
1566 ioaddr
+ TYPHOON_REG_COMMAND
);
1568 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_RUNNING
) < 0) {
1569 printk(KERN_ERR
"%s: boot finish timeout (status 0x%x)\n",
1570 tp
->name
, ioread32(ioaddr
+ TYPHOON_REG_STATUS
));
1574 /* Clear the Transmit and Command ready registers
1576 iowrite32(0, ioaddr
+ TYPHOON_REG_TX_HI_READY
);
1577 iowrite32(0, ioaddr
+ TYPHOON_REG_CMD_READY
);
1578 iowrite32(0, ioaddr
+ TYPHOON_REG_TX_LO_READY
);
1579 typhoon_post_pci_writes(ioaddr
);
1580 iowrite32(TYPHOON_BOOTCMD_BOOT
, ioaddr
+ TYPHOON_REG_COMMAND
);
1589 typhoon_clean_tx(struct typhoon
*tp
, struct transmit_ring
*txRing
,
1590 volatile __le32
* index
)
1592 u32 lastRead
= txRing
->lastRead
;
1598 while(lastRead
!= le32_to_cpu(*index
)) {
1599 tx
= (struct tx_desc
*) (txRing
->ringBase
+ lastRead
);
1600 type
= tx
->flags
& TYPHOON_TYPE_MASK
;
1602 if(type
== TYPHOON_TX_DESC
) {
1603 /* This tx_desc describes a packet.
1605 unsigned long ptr
= tx
->tx_addr
;
1606 struct sk_buff
*skb
= (struct sk_buff
*) ptr
;
1607 dev_kfree_skb_irq(skb
);
1608 } else if(type
== TYPHOON_FRAG_DESC
) {
1609 /* This tx_desc describes a memory mapping. Free it.
1611 skb_dma
= (dma_addr_t
) le32_to_cpu(tx
->frag
.addr
);
1612 dma_len
= le16_to_cpu(tx
->len
);
1613 pci_unmap_single(tp
->pdev
, skb_dma
, dma_len
,
1618 typhoon_inc_tx_index(&lastRead
, 1);
1625 typhoon_tx_complete(struct typhoon
*tp
, struct transmit_ring
*txRing
,
1626 volatile __le32
* index
)
1629 int numDesc
= MAX_SKB_FRAGS
+ 1;
1631 /* This will need changing if we start to use the Hi Tx ring. */
1632 lastRead
= typhoon_clean_tx(tp
, txRing
, index
);
1633 if(netif_queue_stopped(tp
->dev
) && typhoon_num_free(txRing
->lastWrite
,
1634 lastRead
, TXLO_ENTRIES
) > (numDesc
+ 2))
1635 netif_wake_queue(tp
->dev
);
1637 txRing
->lastRead
= lastRead
;
1642 typhoon_recycle_rx_skb(struct typhoon
*tp
, u32 idx
)
1644 struct typhoon_indexes
*indexes
= tp
->indexes
;
1645 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[idx
];
1646 struct basic_ring
*ring
= &tp
->rxBuffRing
;
1649 if((ring
->lastWrite
+ sizeof(*r
)) % (RXFREE_ENTRIES
* sizeof(*r
)) ==
1650 le32_to_cpu(indexes
->rxBuffCleared
)) {
1651 /* no room in ring, just drop the skb
1653 dev_kfree_skb_any(rxb
->skb
);
1658 r
= (struct rx_free
*) (ring
->ringBase
+ ring
->lastWrite
);
1659 typhoon_inc_rxfree_index(&ring
->lastWrite
, 1);
1661 r
->physAddr
= cpu_to_le32(rxb
->dma_addr
);
1663 /* Tell the card about it */
1665 indexes
->rxBuffReady
= cpu_to_le32(ring
->lastWrite
);
1669 typhoon_alloc_rx_skb(struct typhoon
*tp
, u32 idx
)
1671 struct typhoon_indexes
*indexes
= tp
->indexes
;
1672 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[idx
];
1673 struct basic_ring
*ring
= &tp
->rxBuffRing
;
1675 struct sk_buff
*skb
;
1676 dma_addr_t dma_addr
;
1680 if((ring
->lastWrite
+ sizeof(*r
)) % (RXFREE_ENTRIES
* sizeof(*r
)) ==
1681 le32_to_cpu(indexes
->rxBuffCleared
))
1684 skb
= dev_alloc_skb(PKT_BUF_SZ
);
1689 /* Please, 3com, fix the firmware to allow DMA to a unaligned
1690 * address! Pretty please?
1692 skb_reserve(skb
, 2);
1696 dma_addr
= pci_map_single(tp
->pdev
, skb
->data
,
1697 PKT_BUF_SZ
, PCI_DMA_FROMDEVICE
);
1699 /* Since no card does 64 bit DAC, the high bits will never
1702 r
= (struct rx_free
*) (ring
->ringBase
+ ring
->lastWrite
);
1703 typhoon_inc_rxfree_index(&ring
->lastWrite
, 1);
1705 r
->physAddr
= cpu_to_le32(dma_addr
);
1707 rxb
->dma_addr
= dma_addr
;
1709 /* Tell the card about it */
1711 indexes
->rxBuffReady
= cpu_to_le32(ring
->lastWrite
);
1716 typhoon_rx(struct typhoon
*tp
, struct basic_ring
*rxRing
, volatile __le32
* ready
,
1717 volatile __le32
* cleared
, int budget
)
1720 struct sk_buff
*skb
, *new_skb
;
1721 struct rxbuff_ent
*rxb
;
1722 dma_addr_t dma_addr
;
1731 local_ready
= le32_to_cpu(*ready
);
1732 rxaddr
= le32_to_cpu(*cleared
);
1733 while(rxaddr
!= local_ready
&& budget
> 0) {
1734 rx
= (struct rx_desc
*) (rxRing
->ringBase
+ rxaddr
);
1736 rxb
= &tp
->rxbuffers
[idx
];
1738 dma_addr
= rxb
->dma_addr
;
1740 typhoon_inc_rx_index(&rxaddr
, 1);
1742 if(rx
->flags
& TYPHOON_RX_ERROR
) {
1743 typhoon_recycle_rx_skb(tp
, idx
);
1747 pkt_len
= le16_to_cpu(rx
->frameLen
);
1749 if(pkt_len
< rx_copybreak
&&
1750 (new_skb
= dev_alloc_skb(pkt_len
+ 2)) != NULL
) {
1751 skb_reserve(new_skb
, 2);
1752 pci_dma_sync_single_for_cpu(tp
->pdev
, dma_addr
,
1754 PCI_DMA_FROMDEVICE
);
1755 skb_copy_to_linear_data(new_skb
, skb
->data
, pkt_len
);
1756 pci_dma_sync_single_for_device(tp
->pdev
, dma_addr
,
1758 PCI_DMA_FROMDEVICE
);
1759 skb_put(new_skb
, pkt_len
);
1760 typhoon_recycle_rx_skb(tp
, idx
);
1763 skb_put(new_skb
, pkt_len
);
1764 pci_unmap_single(tp
->pdev
, dma_addr
, PKT_BUF_SZ
,
1765 PCI_DMA_FROMDEVICE
);
1766 typhoon_alloc_rx_skb(tp
, idx
);
1768 new_skb
->protocol
= eth_type_trans(new_skb
, tp
->dev
);
1769 csum_bits
= rx
->rxStatus
& (TYPHOON_RX_IP_CHK_GOOD
|
1770 TYPHOON_RX_UDP_CHK_GOOD
| TYPHOON_RX_TCP_CHK_GOOD
);
1772 (TYPHOON_RX_IP_CHK_GOOD
| TYPHOON_RX_TCP_CHK_GOOD
)
1774 (TYPHOON_RX_IP_CHK_GOOD
| TYPHOON_RX_UDP_CHK_GOOD
)) {
1775 new_skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
1777 new_skb
->ip_summed
= CHECKSUM_NONE
;
1779 spin_lock(&tp
->state_lock
);
1780 if(tp
->vlgrp
!= NULL
&& rx
->rxStatus
& TYPHOON_RX_VLAN
)
1781 vlan_hwaccel_receive_skb(new_skb
, tp
->vlgrp
,
1782 ntohl(rx
->vlanTag
) & 0xffff);
1784 netif_receive_skb(new_skb
);
1785 spin_unlock(&tp
->state_lock
);
1790 *cleared
= cpu_to_le32(rxaddr
);
1796 typhoon_fill_free_ring(struct typhoon
*tp
)
1800 for(i
= 0; i
< RXENT_ENTRIES
; i
++) {
1801 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[i
];
1804 if(typhoon_alloc_rx_skb(tp
, i
) < 0)
1810 typhoon_poll(struct napi_struct
*napi
, int budget
)
1812 struct typhoon
*tp
= container_of(napi
, struct typhoon
, napi
);
1813 struct typhoon_indexes
*indexes
= tp
->indexes
;
1817 if(!tp
->awaiting_resp
&& indexes
->respReady
!= indexes
->respCleared
)
1818 typhoon_process_response(tp
, 0, NULL
);
1820 if(le32_to_cpu(indexes
->txLoCleared
) != tp
->txLoRing
.lastRead
)
1821 typhoon_tx_complete(tp
, &tp
->txLoRing
, &indexes
->txLoCleared
);
1825 if(indexes
->rxHiCleared
!= indexes
->rxHiReady
) {
1826 work_done
+= typhoon_rx(tp
, &tp
->rxHiRing
, &indexes
->rxHiReady
,
1827 &indexes
->rxHiCleared
, budget
);
1830 if(indexes
->rxLoCleared
!= indexes
->rxLoReady
) {
1831 work_done
+= typhoon_rx(tp
, &tp
->rxLoRing
, &indexes
->rxLoReady
,
1832 &indexes
->rxLoCleared
, budget
- work_done
);
1835 if(le32_to_cpu(indexes
->rxBuffCleared
) == tp
->rxBuffRing
.lastWrite
) {
1836 /* rxBuff ring is empty, try to fill it. */
1837 typhoon_fill_free_ring(tp
);
1840 if (work_done
< budget
) {
1841 napi_complete(napi
);
1842 iowrite32(TYPHOON_INTR_NONE
,
1843 tp
->ioaddr
+ TYPHOON_REG_INTR_MASK
);
1844 typhoon_post_pci_writes(tp
->ioaddr
);
1851 typhoon_interrupt(int irq
, void *dev_instance
)
1853 struct net_device
*dev
= dev_instance
;
1854 struct typhoon
*tp
= netdev_priv(dev
);
1855 void __iomem
*ioaddr
= tp
->ioaddr
;
1858 intr_status
= ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1859 if(!(intr_status
& TYPHOON_INTR_HOST_INT
))
1862 iowrite32(intr_status
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
1864 if (napi_schedule_prep(&tp
->napi
)) {
1865 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
1866 typhoon_post_pci_writes(ioaddr
);
1867 __napi_schedule(&tp
->napi
);
1869 printk(KERN_ERR
"%s: Error, poll already scheduled\n",
1876 typhoon_free_rx_rings(struct typhoon
*tp
)
1880 for(i
= 0; i
< RXENT_ENTRIES
; i
++) {
1881 struct rxbuff_ent
*rxb
= &tp
->rxbuffers
[i
];
1883 pci_unmap_single(tp
->pdev
, rxb
->dma_addr
, PKT_BUF_SZ
,
1884 PCI_DMA_FROMDEVICE
);
1885 dev_kfree_skb(rxb
->skb
);
1892 typhoon_sleep(struct typhoon
*tp
, pci_power_t state
, __le16 events
)
1894 struct pci_dev
*pdev
= tp
->pdev
;
1895 void __iomem
*ioaddr
= tp
->ioaddr
;
1896 struct cmd_desc xp_cmd
;
1899 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_ENABLE_WAKE_EVENTS
);
1900 xp_cmd
.parm1
= events
;
1901 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1903 printk(KERN_ERR
"%s: typhoon_sleep(): wake events cmd err %d\n",
1908 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_GOTO_SLEEP
);
1909 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1911 printk(KERN_ERR
"%s: typhoon_sleep(): sleep cmd err %d\n",
1916 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_SLEEPING
) < 0)
1919 /* Since we cannot monitor the status of the link while sleeping,
1920 * tell the world it went away.
1922 netif_carrier_off(tp
->dev
);
1924 pci_enable_wake(tp
->pdev
, state
, 1);
1925 pci_disable_device(pdev
);
1926 return pci_set_power_state(pdev
, state
);
1930 typhoon_wakeup(struct typhoon
*tp
, int wait_type
)
1932 struct pci_dev
*pdev
= tp
->pdev
;
1933 void __iomem
*ioaddr
= tp
->ioaddr
;
1935 pci_set_power_state(pdev
, PCI_D0
);
1936 pci_restore_state(pdev
);
1938 /* Post 2.x.x versions of the Sleep Image require a reset before
1939 * we can download the Runtime Image. But let's not make users of
1940 * the old firmware pay for the reset.
1942 iowrite32(TYPHOON_BOOTCMD_WAKEUP
, ioaddr
+ TYPHOON_REG_COMMAND
);
1943 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0 ||
1944 (tp
->capabilities
& TYPHOON_WAKEUP_NEEDS_RESET
))
1945 return typhoon_reset(ioaddr
, wait_type
);
1951 typhoon_start_runtime(struct typhoon
*tp
)
1953 struct net_device
*dev
= tp
->dev
;
1954 void __iomem
*ioaddr
= tp
->ioaddr
;
1955 struct cmd_desc xp_cmd
;
1958 typhoon_init_rings(tp
);
1959 typhoon_fill_free_ring(tp
);
1961 err
= typhoon_download_firmware(tp
);
1963 printk("%s: cannot load runtime on 3XP\n", tp
->name
);
1967 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_BOOT
) < 0) {
1968 printk("%s: cannot boot 3XP\n", tp
->name
);
1973 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_MAX_PKT_SIZE
);
1974 xp_cmd
.parm1
= cpu_to_le16(PKT_BUF_SZ
);
1975 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1979 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_MAC_ADDRESS
);
1980 xp_cmd
.parm1
= cpu_to_le16(ntohs(*(__be16
*)&dev
->dev_addr
[0]));
1981 xp_cmd
.parm2
= cpu_to_le32(ntohl(*(__be32
*)&dev
->dev_addr
[2]));
1982 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1986 /* Disable IRQ coalescing -- we can reenable it when 3Com gives
1987 * us some more information on how to control it.
1989 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_IRQ_COALESCE_CTRL
);
1991 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
1995 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_XCVR_SELECT
);
1996 xp_cmd
.parm1
= tp
->xcvr_select
;
1997 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2001 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_VLAN_TYPE_WRITE
);
2002 xp_cmd
.parm1
= cpu_to_le16(ETH_P_8021Q
);
2003 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2007 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_OFFLOAD_TASKS
);
2008 spin_lock_bh(&tp
->state_lock
);
2009 xp_cmd
.parm2
= tp
->offload
;
2010 xp_cmd
.parm3
= tp
->offload
;
2011 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2012 spin_unlock_bh(&tp
->state_lock
);
2016 typhoon_set_rx_mode(dev
);
2018 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_TX_ENABLE
);
2019 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2023 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_RX_ENABLE
);
2024 err
= typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2028 tp
->card_state
= Running
;
2031 iowrite32(TYPHOON_INTR_ENABLE_ALL
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
2032 iowrite32(TYPHOON_INTR_NONE
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
2033 typhoon_post_pci_writes(ioaddr
);
2038 typhoon_reset(ioaddr
, WaitNoSleep
);
2039 typhoon_free_rx_rings(tp
);
2040 typhoon_init_rings(tp
);
2045 typhoon_stop_runtime(struct typhoon
*tp
, int wait_type
)
2047 struct typhoon_indexes
*indexes
= tp
->indexes
;
2048 struct transmit_ring
*txLo
= &tp
->txLoRing
;
2049 void __iomem
*ioaddr
= tp
->ioaddr
;
2050 struct cmd_desc xp_cmd
;
2053 /* Disable interrupts early, since we can't schedule a poll
2054 * when called with !netif_running(). This will be posted
2055 * when we force the posting of the command.
2057 iowrite32(TYPHOON_INTR_NONE
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
2059 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_RX_DISABLE
);
2060 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2062 /* Wait 1/2 sec for any outstanding transmits to occur
2063 * We'll cleanup after the reset if this times out.
2065 for(i
= 0; i
< TYPHOON_WAIT_TIMEOUT
; i
++) {
2066 if(indexes
->txLoCleared
== cpu_to_le32(txLo
->lastWrite
))
2068 udelay(TYPHOON_UDELAY
);
2071 if(i
== TYPHOON_WAIT_TIMEOUT
)
2073 "%s: halt timed out waiting for Tx to complete\n",
2076 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_TX_DISABLE
);
2077 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2079 /* save the statistics so when we bring the interface up again,
2080 * the values reported to userspace are correct.
2082 tp
->card_state
= Sleeping
;
2084 typhoon_do_get_stats(tp
);
2085 memcpy(&tp
->stats_saved
, &tp
->stats
, sizeof(struct net_device_stats
));
2087 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_HALT
);
2088 typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
);
2090 if(typhoon_wait_status(ioaddr
, TYPHOON_STATUS_HALTED
) < 0)
2091 printk(KERN_ERR
"%s: timed out waiting for 3XP to halt\n",
2094 if(typhoon_reset(ioaddr
, wait_type
) < 0) {
2095 printk(KERN_ERR
"%s: unable to reset 3XP\n", tp
->name
);
2099 /* cleanup any outstanding Tx packets */
2100 if(indexes
->txLoCleared
!= cpu_to_le32(txLo
->lastWrite
)) {
2101 indexes
->txLoCleared
= cpu_to_le32(txLo
->lastWrite
);
2102 typhoon_clean_tx(tp
, &tp
->txLoRing
, &indexes
->txLoCleared
);
2109 typhoon_tx_timeout(struct net_device
*dev
)
2111 struct typhoon
*tp
= netdev_priv(dev
);
2113 if(typhoon_reset(tp
->ioaddr
, WaitNoSleep
) < 0) {
2114 printk(KERN_WARNING
"%s: could not reset in tx timeout\n",
2119 /* If we ever start using the Hi ring, it will need cleaning too */
2120 typhoon_clean_tx(tp
, &tp
->txLoRing
, &tp
->indexes
->txLoCleared
);
2121 typhoon_free_rx_rings(tp
);
2123 if(typhoon_start_runtime(tp
) < 0) {
2124 printk(KERN_ERR
"%s: could not start runtime in tx timeout\n",
2129 netif_wake_queue(dev
);
2133 /* Reset the hardware, and turn off carrier to avoid more timeouts */
2134 typhoon_reset(tp
->ioaddr
, NoWait
);
2135 netif_carrier_off(dev
);
2139 typhoon_open(struct net_device
*dev
)
2141 struct typhoon
*tp
= netdev_priv(dev
);
2144 err
= typhoon_request_firmware(tp
);
2148 err
= typhoon_wakeup(tp
, WaitSleep
);
2150 printk(KERN_ERR
"%s: unable to wakeup device\n", dev
->name
);
2154 err
= request_irq(dev
->irq
, &typhoon_interrupt
, IRQF_SHARED
,
2159 napi_enable(&tp
->napi
);
2161 err
= typhoon_start_runtime(tp
);
2163 napi_disable(&tp
->napi
);
2167 netif_start_queue(dev
);
2171 free_irq(dev
->irq
, dev
);
2174 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
2175 printk(KERN_ERR
"%s: unable to reboot into sleep img\n",
2177 typhoon_reset(tp
->ioaddr
, NoWait
);
2181 if(typhoon_sleep(tp
, PCI_D3hot
, 0) < 0)
2182 printk(KERN_ERR
"%s: unable to go back to sleep\n", dev
->name
);
2189 typhoon_close(struct net_device
*dev
)
2191 struct typhoon
*tp
= netdev_priv(dev
);
2193 netif_stop_queue(dev
);
2194 napi_disable(&tp
->napi
);
2196 if(typhoon_stop_runtime(tp
, WaitSleep
) < 0)
2197 printk(KERN_ERR
"%s: unable to stop runtime\n", dev
->name
);
2199 /* Make sure there is no irq handler running on a different CPU. */
2200 free_irq(dev
->irq
, dev
);
2202 typhoon_free_rx_rings(tp
);
2203 typhoon_init_rings(tp
);
2205 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0)
2206 printk(KERN_ERR
"%s: unable to boot sleep image\n", dev
->name
);
2208 if(typhoon_sleep(tp
, PCI_D3hot
, 0) < 0)
2209 printk(KERN_ERR
"%s: unable to put card to sleep\n", dev
->name
);
2216 typhoon_resume(struct pci_dev
*pdev
)
2218 struct net_device
*dev
= pci_get_drvdata(pdev
);
2219 struct typhoon
*tp
= netdev_priv(dev
);
2221 /* If we're down, resume when we are upped.
2223 if(!netif_running(dev
))
2226 if(typhoon_wakeup(tp
, WaitNoSleep
) < 0) {
2227 printk(KERN_ERR
"%s: critical: could not wake up in resume\n",
2232 if(typhoon_start_runtime(tp
) < 0) {
2233 printk(KERN_ERR
"%s: critical: could not start runtime in "
2234 "resume\n", dev
->name
);
2238 netif_device_attach(dev
);
2242 typhoon_reset(tp
->ioaddr
, NoWait
);
2247 typhoon_suspend(struct pci_dev
*pdev
, pm_message_t state
)
2249 struct net_device
*dev
= pci_get_drvdata(pdev
);
2250 struct typhoon
*tp
= netdev_priv(dev
);
2251 struct cmd_desc xp_cmd
;
2253 /* If we're down, we're already suspended.
2255 if(!netif_running(dev
))
2258 spin_lock_bh(&tp
->state_lock
);
2259 if(tp
->vlgrp
&& tp
->wol_events
& TYPHOON_WAKE_MAGIC_PKT
) {
2260 spin_unlock_bh(&tp
->state_lock
);
2261 printk(KERN_ERR
"%s: cannot do WAKE_MAGIC with VLANS\n",
2265 spin_unlock_bh(&tp
->state_lock
);
2267 netif_device_detach(dev
);
2269 if(typhoon_stop_runtime(tp
, WaitNoSleep
) < 0) {
2270 printk(KERN_ERR
"%s: unable to stop runtime\n", dev
->name
);
2274 typhoon_free_rx_rings(tp
);
2275 typhoon_init_rings(tp
);
2277 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
2278 printk(KERN_ERR
"%s: unable to boot sleep image\n", dev
->name
);
2282 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_MAC_ADDRESS
);
2283 xp_cmd
.parm1
= cpu_to_le16(ntohs(*(__be16
*)&dev
->dev_addr
[0]));
2284 xp_cmd
.parm2
= cpu_to_le32(ntohl(*(__be32
*)&dev
->dev_addr
[2]));
2285 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
) < 0) {
2286 printk(KERN_ERR
"%s: unable to set mac address in suspend\n",
2291 INIT_COMMAND_NO_RESPONSE(&xp_cmd
, TYPHOON_CMD_SET_RX_FILTER
);
2292 xp_cmd
.parm1
= TYPHOON_RX_FILTER_DIRECTED
| TYPHOON_RX_FILTER_BROADCAST
;
2293 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 0, NULL
) < 0) {
2294 printk(KERN_ERR
"%s: unable to set rx filter in suspend\n",
2299 if(typhoon_sleep(tp
, pci_choose_state(pdev
, state
), tp
->wol_events
) < 0) {
2300 printk(KERN_ERR
"%s: unable to put card to sleep\n", dev
->name
);
2307 typhoon_resume(pdev
);
2312 static int __devinit
2313 typhoon_test_mmio(struct pci_dev
*pdev
)
2315 void __iomem
*ioaddr
= pci_iomap(pdev
, 1, 128);
2322 if(ioread32(ioaddr
+ TYPHOON_REG_STATUS
) !=
2323 TYPHOON_STATUS_WAITING_FOR_HOST
)
2326 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
2327 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2328 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
2330 /* Ok, see if we can change our interrupt status register by
2331 * sending ourselves an interrupt. If so, then MMIO works.
2332 * The 50usec delay is arbitrary -- it could probably be smaller.
2334 val
= ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2335 if((val
& TYPHOON_INTR_SELF
) == 0) {
2336 iowrite32(1, ioaddr
+ TYPHOON_REG_SELF_INTERRUPT
);
2337 ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2339 val
= ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2340 if(val
& TYPHOON_INTR_SELF
)
2344 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_MASK
);
2345 iowrite32(TYPHOON_INTR_ALL
, ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2346 iowrite32(TYPHOON_INTR_NONE
, ioaddr
+ TYPHOON_REG_INTR_ENABLE
);
2347 ioread32(ioaddr
+ TYPHOON_REG_INTR_STATUS
);
2350 pci_iounmap(pdev
, ioaddr
);
2354 printk(KERN_INFO PFX
"falling back to port IO\n");
2358 static const struct net_device_ops typhoon_netdev_ops
= {
2359 .ndo_open
= typhoon_open
,
2360 .ndo_stop
= typhoon_close
,
2361 .ndo_start_xmit
= typhoon_start_tx
,
2362 .ndo_set_multicast_list
= typhoon_set_rx_mode
,
2363 .ndo_tx_timeout
= typhoon_tx_timeout
,
2364 .ndo_get_stats
= typhoon_get_stats
,
2365 .ndo_validate_addr
= eth_validate_addr
,
2366 .ndo_set_mac_address
= typhoon_set_mac_address
,
2367 .ndo_change_mtu
= eth_change_mtu
,
2368 .ndo_vlan_rx_register
= typhoon_vlan_rx_register
,
2371 static int __devinit
2372 typhoon_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
2374 static int did_version
= 0;
2375 struct net_device
*dev
;
2377 int card_id
= (int) ent
->driver_data
;
2378 void __iomem
*ioaddr
;
2380 dma_addr_t shared_dma
;
2381 struct cmd_desc xp_cmd
;
2382 struct resp_desc xp_resp
[3];
2386 printk(KERN_INFO
"%s", version
);
2388 dev
= alloc_etherdev(sizeof(*tp
));
2390 printk(ERR_PFX
"%s: unable to alloc new net device\n",
2395 SET_NETDEV_DEV(dev
, &pdev
->dev
);
2397 err
= pci_enable_device(pdev
);
2399 printk(ERR_PFX
"%s: unable to enable device\n",
2404 err
= pci_set_mwi(pdev
);
2406 printk(ERR_PFX
"%s: unable to set MWI\n", pci_name(pdev
));
2407 goto error_out_disable
;
2410 err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
2412 printk(ERR_PFX
"%s: No usable DMA configuration\n",
2417 /* sanity checks on IO and MMIO BARs
2419 if(!(pci_resource_flags(pdev
, 0) & IORESOURCE_IO
)) {
2421 "%s: region #1 not a PCI IO resource, aborting\n",
2426 if(pci_resource_len(pdev
, 0) < 128) {
2427 printk(ERR_PFX
"%s: Invalid PCI IO region size, aborting\n",
2432 if(!(pci_resource_flags(pdev
, 1) & IORESOURCE_MEM
)) {
2434 "%s: region #1 not a PCI MMIO resource, aborting\n",
2439 if(pci_resource_len(pdev
, 1) < 128) {
2440 printk(ERR_PFX
"%s: Invalid PCI MMIO region size, aborting\n",
2446 err
= pci_request_regions(pdev
, "typhoon");
2448 printk(ERR_PFX
"%s: could not request regions\n",
2453 /* map our registers
2455 if(use_mmio
!= 0 && use_mmio
!= 1)
2456 use_mmio
= typhoon_test_mmio(pdev
);
2458 ioaddr
= pci_iomap(pdev
, use_mmio
, 128);
2460 printk(ERR_PFX
"%s: cannot remap registers, aborting\n",
2463 goto error_out_regions
;
2466 /* allocate pci dma space for rx and tx descriptor rings
2468 shared
= pci_alloc_consistent(pdev
, sizeof(struct typhoon_shared
),
2471 printk(ERR_PFX
"%s: could not allocate DMA memory\n",
2474 goto error_out_remap
;
2477 dev
->irq
= pdev
->irq
;
2478 tp
= netdev_priv(dev
);
2479 tp
->shared
= (struct typhoon_shared
*) shared
;
2480 tp
->shared_dma
= shared_dma
;
2483 tp
->ioaddr
= ioaddr
;
2484 tp
->tx_ioaddr
= ioaddr
;
2488 * 1) Reset the adapter to clear any bad juju
2489 * 2) Reload the sleep image
2490 * 3) Boot the sleep image
2491 * 4) Get the hardware address.
2492 * 5) Put the card to sleep.
2494 if (typhoon_reset(ioaddr
, WaitSleep
) < 0) {
2495 printk(ERR_PFX
"%s: could not reset 3XP\n", pci_name(pdev
));
2500 /* Now that we've reset the 3XP and are sure it's not going to
2501 * write all over memory, enable bus mastering, and save our
2502 * state for resuming after a suspend.
2504 pci_set_master(pdev
);
2505 pci_save_state(pdev
);
2507 /* dev->name is not valid until we register, but we need to
2508 * use some common routines to initialize the card. So that those
2509 * routines print the right name, we keep our oun pointer to the name
2511 tp
->name
= pci_name(pdev
);
2513 typhoon_init_interface(tp
);
2514 typhoon_init_rings(tp
);
2516 if(typhoon_boot_3XP(tp
, TYPHOON_STATUS_WAITING_FOR_HOST
) < 0) {
2517 printk(ERR_PFX
"%s: cannot boot 3XP sleep image\n",
2520 goto error_out_reset
;
2523 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_MAC_ADDRESS
);
2524 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 1, xp_resp
) < 0) {
2525 printk(ERR_PFX
"%s: cannot read MAC address\n",
2528 goto error_out_reset
;
2531 *(__be16
*)&dev
->dev_addr
[0] = htons(le16_to_cpu(xp_resp
[0].parm1
));
2532 *(__be32
*)&dev
->dev_addr
[2] = htonl(le32_to_cpu(xp_resp
[0].parm2
));
2534 if(!is_valid_ether_addr(dev
->dev_addr
)) {
2535 printk(ERR_PFX
"%s: Could not obtain valid ethernet address, "
2536 "aborting\n", pci_name(pdev
));
2537 goto error_out_reset
;
2540 /* Read the Sleep Image version last, so the response is valid
2541 * later when we print out the version reported.
2543 INIT_COMMAND_WITH_RESPONSE(&xp_cmd
, TYPHOON_CMD_READ_VERSIONS
);
2544 if(typhoon_issue_command(tp
, 1, &xp_cmd
, 3, xp_resp
) < 0) {
2545 printk(ERR_PFX
"%s: Could not get Sleep Image version\n",
2547 goto error_out_reset
;
2550 tp
->capabilities
= typhoon_card_info
[card_id
].capabilities
;
2551 tp
->xcvr_select
= TYPHOON_XCVR_AUTONEG
;
2553 /* Typhoon 1.0 Sleep Images return one response descriptor to the
2554 * READ_VERSIONS command. Those versions are OK after waking up
2555 * from sleep without needing a reset. Typhoon 1.1+ Sleep Images
2556 * seem to need a little extra help to get started. Since we don't
2557 * know how to nudge it along, just kick it.
2559 if(xp_resp
[0].numDesc
!= 0)
2560 tp
->capabilities
|= TYPHOON_WAKEUP_NEEDS_RESET
;
2562 if(typhoon_sleep(tp
, PCI_D3hot
, 0) < 0) {
2563 printk(ERR_PFX
"%s: cannot put adapter to sleep\n",
2566 goto error_out_reset
;
2569 /* The chip-specific entries in the device structure. */
2570 dev
->netdev_ops
= &typhoon_netdev_ops
;
2571 netif_napi_add(dev
, &tp
->napi
, typhoon_poll
, 16);
2572 dev
->watchdog_timeo
= TX_TIMEOUT
;
2574 SET_ETHTOOL_OPS(dev
, &typhoon_ethtool_ops
);
2576 /* We can handle scatter gather, up to 16 entries, and
2577 * we can do IP checksumming (only version 4, doh...)
2579 dev
->features
|= NETIF_F_SG
| NETIF_F_IP_CSUM
;
2580 dev
->features
|= NETIF_F_HW_VLAN_TX
| NETIF_F_HW_VLAN_RX
;
2581 dev
->features
|= NETIF_F_TSO
;
2583 if(register_netdev(dev
) < 0)
2584 goto error_out_reset
;
2586 /* fixup our local name */
2587 tp
->name
= dev
->name
;
2589 pci_set_drvdata(pdev
, dev
);
2591 printk(KERN_INFO
"%s: %s at %s 0x%llx, %pM\n",
2592 dev
->name
, typhoon_card_info
[card_id
].name
,
2593 use_mmio
? "MMIO" : "IO",
2594 (unsigned long long)pci_resource_start(pdev
, use_mmio
),
2597 /* xp_resp still contains the response to the READ_VERSIONS command.
2598 * For debugging, let the user know what version he has.
2600 if(xp_resp
[0].numDesc
== 0) {
2601 /* This is the Typhoon 1.0 type Sleep Image, last 16 bits
2602 * of version is Month/Day of build.
2604 u16 monthday
= le32_to_cpu(xp_resp
[0].parm2
) & 0xffff;
2605 printk(KERN_INFO
"%s: Typhoon 1.0 Sleep Image built "
2606 "%02u/%02u/2000\n", dev
->name
, monthday
>> 8,
2608 } else if(xp_resp
[0].numDesc
== 2) {
2609 /* This is the Typhoon 1.1+ type Sleep Image
2611 u32 sleep_ver
= le32_to_cpu(xp_resp
[0].parm2
);
2612 u8
*ver_string
= (u8
*) &xp_resp
[1];
2614 printk(KERN_INFO
"%s: Typhoon 1.1+ Sleep Image version "
2615 "%02x.%03x.%03x %s\n", dev
->name
, sleep_ver
>> 24,
2616 (sleep_ver
>> 12) & 0xfff, sleep_ver
& 0xfff,
2619 printk(KERN_WARNING
"%s: Unknown Sleep Image version "
2620 "(%u:%04x)\n", dev
->name
, xp_resp
[0].numDesc
,
2621 le32_to_cpu(xp_resp
[0].parm2
));
2627 typhoon_reset(ioaddr
, NoWait
);
2630 pci_free_consistent(pdev
, sizeof(struct typhoon_shared
),
2631 shared
, shared_dma
);
2633 pci_iounmap(pdev
, ioaddr
);
2635 pci_release_regions(pdev
);
2637 pci_clear_mwi(pdev
);
2639 pci_disable_device(pdev
);
2646 static void __devexit
2647 typhoon_remove_one(struct pci_dev
*pdev
)
2649 struct net_device
*dev
= pci_get_drvdata(pdev
);
2650 struct typhoon
*tp
= netdev_priv(dev
);
2652 unregister_netdev(dev
);
2653 pci_set_power_state(pdev
, PCI_D0
);
2654 pci_restore_state(pdev
);
2655 typhoon_reset(tp
->ioaddr
, NoWait
);
2656 pci_iounmap(pdev
, tp
->ioaddr
);
2657 pci_free_consistent(pdev
, sizeof(struct typhoon_shared
),
2658 tp
->shared
, tp
->shared_dma
);
2659 pci_release_regions(pdev
);
2660 pci_clear_mwi(pdev
);
2661 pci_disable_device(pdev
);
2662 pci_set_drvdata(pdev
, NULL
);
2666 static struct pci_driver typhoon_driver
= {
2667 .name
= DRV_MODULE_NAME
,
2668 .id_table
= typhoon_pci_tbl
,
2669 .probe
= typhoon_init_one
,
2670 .remove
= __devexit_p(typhoon_remove_one
),
2672 .suspend
= typhoon_suspend
,
2673 .resume
= typhoon_resume
,
2680 return pci_register_driver(&typhoon_driver
);
2684 typhoon_cleanup(void)
2687 release_firmware(typhoon_fw
);
2688 pci_unregister_driver(&typhoon_driver
);
2691 module_init(typhoon_init
);
2692 module_exit(typhoon_cleanup
);