drm/radeon/kms: Fix device tree linkage of i2c buses
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / c6x / kernel / setup.c
blob0c07921747f4d209f2ab7c978f14036d03308c57
1 /*
2 * Port on Texas Instruments TMS320C6x architecture
4 * Copyright (C) 2004, 2006, 2009, 2010, 2011 Texas Instruments Incorporated
5 * Author: Aurelien Jacquiot (aurelien.jacquiot@jaluna.com)
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 #include <linux/dma-mapping.h>
12 #include <linux/memblock.h>
13 #include <linux/seq_file.h>
14 #include <linux/bootmem.h>
15 #include <linux/clkdev.h>
16 #include <linux/initrd.h>
17 #include <linux/kernel.h>
18 #include <linux/module.h>
19 #include <linux/of_fdt.h>
20 #include <linux/string.h>
21 #include <linux/errno.h>
22 #include <linux/cache.h>
23 #include <linux/delay.h>
24 #include <linux/sched.h>
25 #include <linux/clk.h>
26 #include <linux/cpu.h>
27 #include <linux/fs.h>
28 #include <linux/of.h>
31 #include <asm/sections.h>
32 #include <asm/div64.h>
33 #include <asm/setup.h>
34 #include <asm/dscr.h>
35 #include <asm/clock.h>
36 #include <asm/soc.h>
38 static const char *c6x_soc_name;
40 int c6x_num_cores;
41 EXPORT_SYMBOL_GPL(c6x_num_cores);
43 unsigned int c6x_silicon_rev;
44 EXPORT_SYMBOL_GPL(c6x_silicon_rev);
47 * Device status register. This holds information
48 * about device configuration needed by some drivers.
50 unsigned int c6x_devstat;
51 EXPORT_SYMBOL_GPL(c6x_devstat);
54 * Some SoCs have fuse registers holding a unique MAC
55 * address. This is parsed out of the device tree with
56 * the resulting MAC being held here.
58 unsigned char c6x_fuse_mac[6];
60 unsigned long memory_start;
61 unsigned long memory_end;
63 unsigned long ram_start;
64 unsigned long ram_end;
66 /* Uncached memory for DMA consistent use (memdma=) */
67 static unsigned long dma_start __initdata;
68 static unsigned long dma_size __initdata;
70 char c6x_command_line[COMMAND_LINE_SIZE];
72 #if defined(CONFIG_CMDLINE_BOOL)
73 static const char default_command_line[COMMAND_LINE_SIZE] __section(.cmdline) =
74 CONFIG_CMDLINE;
75 #endif
77 struct cpuinfo_c6x {
78 const char *cpu_name;
79 const char *cpu_voltage;
80 const char *mmu;
81 const char *fpu;
82 char *cpu_rev;
83 unsigned int core_id;
84 char __cpu_rev[5];
87 static DEFINE_PER_CPU(struct cpuinfo_c6x, cpu_data);
89 unsigned int ticks_per_ns_scaled;
90 EXPORT_SYMBOL(ticks_per_ns_scaled);
92 unsigned int c6x_core_freq;
94 static void __init get_cpuinfo(void)
96 unsigned cpu_id, rev_id, csr;
97 struct clk *coreclk = clk_get_sys(NULL, "core");
98 unsigned long core_khz;
99 u64 tmp;
100 struct cpuinfo_c6x *p;
101 struct device_node *node, *np;
103 p = &per_cpu(cpu_data, smp_processor_id());
105 if (!IS_ERR(coreclk))
106 c6x_core_freq = clk_get_rate(coreclk);
107 else {
108 printk(KERN_WARNING
109 "Cannot find core clock frequency. Using 700MHz\n");
110 c6x_core_freq = 700000000;
113 core_khz = c6x_core_freq / 1000;
115 tmp = (uint64_t)core_khz << C6X_NDELAY_SCALE;
116 do_div(tmp, 1000000);
117 ticks_per_ns_scaled = tmp;
119 csr = get_creg(CSR);
120 cpu_id = csr >> 24;
121 rev_id = (csr >> 16) & 0xff;
123 p->mmu = "none";
124 p->fpu = "none";
125 p->cpu_voltage = "unknown";
127 switch (cpu_id) {
128 case 0:
129 p->cpu_name = "C67x";
130 p->fpu = "yes";
131 break;
132 case 2:
133 p->cpu_name = "C62x";
134 break;
135 case 8:
136 p->cpu_name = "C64x";
137 break;
138 case 12:
139 p->cpu_name = "C64x";
140 break;
141 case 16:
142 p->cpu_name = "C64x+";
143 p->cpu_voltage = "1.2";
144 break;
145 default:
146 p->cpu_name = "unknown";
147 break;
150 if (cpu_id < 16) {
151 switch (rev_id) {
152 case 0x1:
153 if (cpu_id > 8) {
154 p->cpu_rev = "DM640/DM641/DM642/DM643";
155 p->cpu_voltage = "1.2 - 1.4";
156 } else {
157 p->cpu_rev = "C6201";
158 p->cpu_voltage = "2.5";
160 break;
161 case 0x2:
162 p->cpu_rev = "C6201B/C6202/C6211";
163 p->cpu_voltage = "1.8";
164 break;
165 case 0x3:
166 p->cpu_rev = "C6202B/C6203/C6204/C6205";
167 p->cpu_voltage = "1.5";
168 break;
169 case 0x201:
170 p->cpu_rev = "C6701 revision 0 (early CPU)";
171 p->cpu_voltage = "1.8";
172 break;
173 case 0x202:
174 p->cpu_rev = "C6701/C6711/C6712";
175 p->cpu_voltage = "1.8";
176 break;
177 case 0x801:
178 p->cpu_rev = "C64x";
179 p->cpu_voltage = "1.5";
180 break;
181 default:
182 p->cpu_rev = "unknown";
184 } else {
185 p->cpu_rev = p->__cpu_rev;
186 snprintf(p->__cpu_rev, sizeof(p->__cpu_rev), "0x%x", cpu_id);
189 p->core_id = get_coreid();
191 node = of_find_node_by_name(NULL, "cpus");
192 if (node) {
193 for_each_child_of_node(node, np)
194 if (!strcmp("cpu", np->name))
195 ++c6x_num_cores;
196 of_node_put(node);
199 node = of_find_node_by_name(NULL, "soc");
200 if (node) {
201 if (of_property_read_string(node, "model", &c6x_soc_name))
202 c6x_soc_name = "unknown";
203 of_node_put(node);
204 } else
205 c6x_soc_name = "unknown";
207 printk(KERN_INFO "CPU%d: %s rev %s, %s volts, %uMHz\n",
208 p->core_id, p->cpu_name, p->cpu_rev,
209 p->cpu_voltage, c6x_core_freq / 1000000);
213 * Early parsing of the command line
215 static u32 mem_size __initdata;
217 /* "mem=" parsing. */
218 static int __init early_mem(char *p)
220 if (!p)
221 return -EINVAL;
223 mem_size = memparse(p, &p);
224 /* don't remove all of memory when handling "mem={invalid}" */
225 if (mem_size == 0)
226 return -EINVAL;
228 return 0;
230 early_param("mem", early_mem);
232 /* "memdma=<size>[@<address>]" parsing. */
233 static int __init early_memdma(char *p)
235 if (!p)
236 return -EINVAL;
238 dma_size = memparse(p, &p);
239 if (*p == '@')
240 dma_start = memparse(p, &p);
242 return 0;
244 early_param("memdma", early_memdma);
246 int __init c6x_add_memory(phys_addr_t start, unsigned long size)
248 static int ram_found __initdata;
250 /* We only handle one bank (the one with PAGE_OFFSET) for now */
251 if (ram_found)
252 return -EINVAL;
254 if (start > PAGE_OFFSET || PAGE_OFFSET >= (start + size))
255 return 0;
257 ram_start = start;
258 ram_end = start + size;
260 ram_found = 1;
261 return 0;
265 * Do early machine setup and device tree parsing. This is called very
266 * early on the boot process.
268 notrace void __init machine_init(unsigned long dt_ptr)
270 struct boot_param_header *dtb = __va(dt_ptr);
271 struct boot_param_header *fdt = (struct boot_param_header *)_fdt_start;
273 /* interrupts must be masked */
274 set_creg(IER, 2);
277 * Set the Interrupt Service Table (IST) to the beginning of the
278 * vector table.
280 set_ist(_vectors_start);
282 lockdep_init();
285 * dtb is passed in from bootloader.
286 * fdt is linked in blob.
288 if (dtb && dtb != fdt)
289 fdt = dtb;
291 /* Do some early initialization based on the flat device tree */
292 early_init_devtree(fdt);
294 /* parse_early_param needs a boot_command_line */
295 strlcpy(boot_command_line, c6x_command_line, COMMAND_LINE_SIZE);
296 parse_early_param();
299 void __init setup_arch(char **cmdline_p)
301 int bootmap_size;
302 struct memblock_region *reg;
304 printk(KERN_INFO "Initializing kernel\n");
306 /* Initialize command line */
307 *cmdline_p = c6x_command_line;
309 memory_end = ram_end;
310 memory_end &= ~(PAGE_SIZE - 1);
312 if (mem_size && (PAGE_OFFSET + PAGE_ALIGN(mem_size)) < memory_end)
313 memory_end = PAGE_OFFSET + PAGE_ALIGN(mem_size);
315 /* add block that this kernel can use */
316 memblock_add(PAGE_OFFSET, memory_end - PAGE_OFFSET);
318 /* reserve kernel text/data/bss */
319 memblock_reserve(PAGE_OFFSET,
320 PAGE_ALIGN((unsigned long)&_end - PAGE_OFFSET));
322 if (dma_size) {
323 /* align to cacheability granularity */
324 dma_size = CACHE_REGION_END(dma_size);
326 if (!dma_start)
327 dma_start = memory_end - dma_size;
329 /* align to cacheability granularity */
330 dma_start = CACHE_REGION_START(dma_start);
332 /* reserve DMA memory taken from kernel memory */
333 if (memblock_is_region_memory(dma_start, dma_size))
334 memblock_reserve(dma_start, dma_size);
337 memory_start = PAGE_ALIGN((unsigned int) &_end);
339 printk(KERN_INFO "Memory Start=%08lx, Memory End=%08lx\n",
340 memory_start, memory_end);
342 #ifdef CONFIG_BLK_DEV_INITRD
344 * Reserve initrd memory if in kernel memory.
346 if (initrd_start < initrd_end)
347 if (memblock_is_region_memory(initrd_start,
348 initrd_end - initrd_start))
349 memblock_reserve(initrd_start,
350 initrd_end - initrd_start);
351 #endif
353 init_mm.start_code = (unsigned long) &_stext;
354 init_mm.end_code = (unsigned long) &_etext;
355 init_mm.end_data = memory_start;
356 init_mm.brk = memory_start;
359 * Give all the memory to the bootmap allocator, tell it to put the
360 * boot mem_map at the start of memory
362 bootmap_size = init_bootmem_node(NODE_DATA(0),
363 memory_start >> PAGE_SHIFT,
364 PAGE_OFFSET >> PAGE_SHIFT,
365 memory_end >> PAGE_SHIFT);
366 memblock_reserve(memory_start, bootmap_size);
368 unflatten_device_tree();
370 c6x_cache_init();
372 /* Set the whole external memory as non-cacheable */
373 disable_caching(ram_start, ram_end - 1);
375 /* Set caching of external RAM used by Linux */
376 for_each_memblock(memory, reg)
377 enable_caching(CACHE_REGION_START(reg->base),
378 CACHE_REGION_START(reg->base + reg->size - 1));
380 #ifdef CONFIG_BLK_DEV_INITRD
382 * Enable caching for initrd which falls outside kernel memory.
384 if (initrd_start < initrd_end) {
385 if (!memblock_is_region_memory(initrd_start,
386 initrd_end - initrd_start))
387 enable_caching(CACHE_REGION_START(initrd_start),
388 CACHE_REGION_START(initrd_end - 1));
390 #endif
393 * Disable caching for dma coherent memory taken from kernel memory.
395 if (dma_size && memblock_is_region_memory(dma_start, dma_size))
396 disable_caching(dma_start,
397 CACHE_REGION_START(dma_start + dma_size - 1));
399 /* Initialize the coherent memory allocator */
400 coherent_mem_init(dma_start, dma_size);
403 * Free all memory as a starting point.
405 free_bootmem(PAGE_OFFSET, memory_end - PAGE_OFFSET);
408 * Then reserve memory which is already being used.
410 for_each_memblock(reserved, reg) {
411 pr_debug("reserved - 0x%08x-0x%08x\n",
412 (u32) reg->base, (u32) reg->size);
413 reserve_bootmem(reg->base, reg->size, BOOTMEM_DEFAULT);
416 max_low_pfn = PFN_DOWN(memory_end);
417 min_low_pfn = PFN_UP(memory_start);
418 max_mapnr = max_low_pfn - min_low_pfn;
420 /* Get kmalloc into gear */
421 paging_init();
424 * Probe for Device State Configuration Registers.
425 * We have to do this early in case timer needs to be enabled
426 * through DSCR.
428 dscr_probe();
430 /* We do this early for timer and core clock frequency */
431 c64x_setup_clocks();
433 /* Get CPU info */
434 get_cpuinfo();
436 #if defined(CONFIG_VT) && defined(CONFIG_DUMMY_CONSOLE)
437 conswitchp = &dummy_con;
438 #endif
441 #define cpu_to_ptr(n) ((void *)((long)(n)+1))
442 #define ptr_to_cpu(p) ((long)(p) - 1)
444 static int show_cpuinfo(struct seq_file *m, void *v)
446 int n = ptr_to_cpu(v);
447 struct cpuinfo_c6x *p = &per_cpu(cpu_data, n);
449 if (n == 0) {
450 seq_printf(m,
451 "soc\t\t: %s\n"
452 "soc revision\t: 0x%x\n"
453 "soc cores\t: %d\n",
454 c6x_soc_name, c6x_silicon_rev, c6x_num_cores);
457 seq_printf(m,
458 "\n"
459 "processor\t: %d\n"
460 "cpu\t\t: %s\n"
461 "core revision\t: %s\n"
462 "core voltage\t: %s\n"
463 "core id\t\t: %d\n"
464 "mmu\t\t: %s\n"
465 "fpu\t\t: %s\n"
466 "cpu MHz\t\t: %u\n"
467 "bogomips\t: %lu.%02lu\n\n",
469 p->cpu_name, p->cpu_rev, p->cpu_voltage,
470 p->core_id, p->mmu, p->fpu,
471 (c6x_core_freq + 500000) / 1000000,
472 (loops_per_jiffy/(500000/HZ)),
473 (loops_per_jiffy/(5000/HZ))%100);
475 return 0;
478 static void *c_start(struct seq_file *m, loff_t *pos)
480 return *pos < nr_cpu_ids ? cpu_to_ptr(*pos) : NULL;
482 static void *c_next(struct seq_file *m, void *v, loff_t *pos)
484 ++*pos;
485 return NULL;
487 static void c_stop(struct seq_file *m, void *v)
491 const struct seq_operations cpuinfo_op = {
492 c_start,
493 c_stop,
494 c_next,
495 show_cpuinfo
498 static struct cpu cpu_devices[NR_CPUS];
500 static int __init topology_init(void)
502 int i;
504 for_each_present_cpu(i)
505 register_cpu(&cpu_devices[i], i);
507 return 0;
510 subsys_initcall(topology_init);