PCI: add more checking to ICH region quirks
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / pci / quirks.c
blob157c2136199528ae746c899d6954b8449d5ec9d4
1 /*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/acpi.h>
24 #include <linux/kallsyms.h>
25 #include <linux/dmi.h>
26 #include <linux/pci-aspm.h>
27 #include <linux/ioport.h>
28 #include "pci.h"
30 int isa_dma_bridge_buggy;
31 EXPORT_SYMBOL(isa_dma_bridge_buggy);
32 int pci_pci_problems;
33 EXPORT_SYMBOL(pci_pci_problems);
35 #ifdef CONFIG_PCI_QUIRKS
37 * This quirk function disables memory decoding and releases memory resources
38 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
39 * It also rounds up size to specified alignment.
40 * Later on, the kernel will assign page-aligned memory resource back
41 * to the device.
43 static void __devinit quirk_resource_alignment(struct pci_dev *dev)
45 int i;
46 struct resource *r;
47 resource_size_t align, size;
48 u16 command;
50 if (!pci_is_reassigndev(dev))
51 return;
53 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
54 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
55 dev_warn(&dev->dev,
56 "Can't reassign resources to host bridge.\n");
57 return;
60 dev_info(&dev->dev,
61 "Disabling memory decoding and releasing memory resources.\n");
62 pci_read_config_word(dev, PCI_COMMAND, &command);
63 command &= ~PCI_COMMAND_MEMORY;
64 pci_write_config_word(dev, PCI_COMMAND, command);
66 align = pci_specified_resource_alignment(dev);
67 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
68 r = &dev->resource[i];
69 if (!(r->flags & IORESOURCE_MEM))
70 continue;
71 size = resource_size(r);
72 if (size < align) {
73 size = align;
74 dev_info(&dev->dev,
75 "Rounding up size of resource #%d to %#llx.\n",
76 i, (unsigned long long)size);
78 r->end = size - 1;
79 r->start = 0;
81 /* Need to disable bridge's resource window,
82 * to enable the kernel to reassign new resource
83 * window later on.
85 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
86 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
87 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
88 r = &dev->resource[i];
89 if (!(r->flags & IORESOURCE_MEM))
90 continue;
91 r->end = resource_size(r) - 1;
92 r->start = 0;
94 pci_disable_bridge_window(dev);
97 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
99 /* The Mellanox Tavor device gives false positive parity errors
100 * Mark this device with a broken_parity_status, to allow
101 * PCI scanning code to "skip" this now blacklisted device.
103 static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
105 dev->broken_parity_status = 1; /* This device gives false positives */
107 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
108 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
110 /* Deal with broken BIOS'es that neglect to enable passive release,
111 which can cause problems in combination with the 82441FX/PPro MTRRs */
112 static void quirk_passive_release(struct pci_dev *dev)
114 struct pci_dev *d = NULL;
115 unsigned char dlc;
117 /* We have to make sure a particular bit is set in the PIIX3
118 ISA bridge, so we have to go out and find it. */
119 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
120 pci_read_config_byte(d, 0x82, &dlc);
121 if (!(dlc & 1<<1)) {
122 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
123 dlc |= 1<<1;
124 pci_write_config_byte(d, 0x82, dlc);
128 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
129 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
131 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
132 but VIA don't answer queries. If you happen to have good contacts at VIA
133 ask them for me please -- Alan
135 This appears to be BIOS not version dependent. So presumably there is a
136 chipset level fix */
138 static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
140 if (!isa_dma_bridge_buggy) {
141 isa_dma_bridge_buggy=1;
142 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
146 * Its not totally clear which chipsets are the problematic ones
147 * We know 82C586 and 82C596 variants are affected.
149 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
150 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
151 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
152 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
153 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
154 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
155 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
158 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
159 * for some HT machines to use C4 w/o hanging.
161 static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
163 u32 pmbase;
164 u16 pm1a;
166 pci_read_config_dword(dev, 0x40, &pmbase);
167 pmbase = pmbase & 0xff80;
168 pm1a = inw(pmbase);
170 if (pm1a & 0x10) {
171 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
172 outw(0x10, pmbase);
175 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
178 * Chipsets where PCI->PCI transfers vanish or hang
180 static void __devinit quirk_nopcipci(struct pci_dev *dev)
182 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
183 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
184 pci_pci_problems |= PCIPCI_FAIL;
187 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
188 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
190 static void __devinit quirk_nopciamd(struct pci_dev *dev)
192 u8 rev;
193 pci_read_config_byte(dev, 0x08, &rev);
194 if (rev == 0x13) {
195 /* Erratum 24 */
196 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
197 pci_pci_problems |= PCIAGP_FAIL;
200 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
203 * Triton requires workarounds to be used by the drivers
205 static void __devinit quirk_triton(struct pci_dev *dev)
207 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
208 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
209 pci_pci_problems |= PCIPCI_TRITON;
212 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
213 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
214 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
215 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
218 * VIA Apollo KT133 needs PCI latency patch
219 * Made according to a windows driver based patch by George E. Breese
220 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
221 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
222 * the info on which Mr Breese based his work.
224 * Updated based on further information from the site and also on
225 * information provided by VIA
227 static void quirk_vialatency(struct pci_dev *dev)
229 struct pci_dev *p;
230 u8 busarb;
231 /* Ok we have a potential problem chipset here. Now see if we have
232 a buggy southbridge */
234 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
235 if (p!=NULL) {
236 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
237 /* Check for buggy part revisions */
238 if (p->revision < 0x40 || p->revision > 0x42)
239 goto exit;
240 } else {
241 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
242 if (p==NULL) /* No problem parts */
243 goto exit;
244 /* Check for buggy part revisions */
245 if (p->revision < 0x10 || p->revision > 0x12)
246 goto exit;
250 * Ok we have the problem. Now set the PCI master grant to
251 * occur every master grant. The apparent bug is that under high
252 * PCI load (quite common in Linux of course) you can get data
253 * loss when the CPU is held off the bus for 3 bus master requests
254 * This happens to include the IDE controllers....
256 * VIA only apply this fix when an SB Live! is present but under
257 * both Linux and Windows this isnt enough, and we have seen
258 * corruption without SB Live! but with things like 3 UDMA IDE
259 * controllers. So we ignore that bit of the VIA recommendation..
262 pci_read_config_byte(dev, 0x76, &busarb);
263 /* Set bit 4 and bi 5 of byte 76 to 0x01
264 "Master priority rotation on every PCI master grant */
265 busarb &= ~(1<<5);
266 busarb |= (1<<4);
267 pci_write_config_byte(dev, 0x76, busarb);
268 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
269 exit:
270 pci_dev_put(p);
272 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
273 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
274 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
275 /* Must restore this on a resume from RAM */
276 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
277 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
278 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
281 * VIA Apollo VP3 needs ETBF on BT848/878
283 static void __devinit quirk_viaetbf(struct pci_dev *dev)
285 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
286 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
287 pci_pci_problems |= PCIPCI_VIAETBF;
290 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
292 static void __devinit quirk_vsfx(struct pci_dev *dev)
294 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
295 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
296 pci_pci_problems |= PCIPCI_VSFX;
299 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
302 * Ali Magik requires workarounds to be used by the drivers
303 * that DMA to AGP space. Latency must be set to 0xA and triton
304 * workaround applied too
305 * [Info kindly provided by ALi]
307 static void __init quirk_alimagik(struct pci_dev *dev)
309 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
310 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
311 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
314 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
315 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
318 * Natoma has some interesting boundary conditions with Zoran stuff
319 * at least
321 static void __devinit quirk_natoma(struct pci_dev *dev)
323 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
324 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
325 pci_pci_problems |= PCIPCI_NATOMA;
328 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
329 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
330 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
331 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
332 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
333 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
336 * This chip can cause PCI parity errors if config register 0xA0 is read
337 * while DMAs are occurring.
339 static void __devinit quirk_citrine(struct pci_dev *dev)
341 dev->cfg_size = 0xA0;
343 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
346 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
347 * If it's needed, re-allocate the region.
349 static void __devinit quirk_s3_64M(struct pci_dev *dev)
351 struct resource *r = &dev->resource[0];
353 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
354 r->start = 0;
355 r->end = 0x3ffffff;
358 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
359 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
362 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
363 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
364 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
365 * (which conflicts w/ BAR1's memory range).
367 static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
369 if (pci_resource_len(dev, 0) != 8) {
370 struct resource *res = &dev->resource[0];
371 res->end = res->start + 8 - 1;
372 dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
373 "(incorrect header); workaround applied.\n");
376 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
378 static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
379 unsigned size, int nr, const char *name)
381 region &= ~(size-1);
382 if (region) {
383 struct pci_bus_region bus_region;
384 struct resource *res = dev->resource + nr;
386 res->name = pci_name(dev);
387 res->start = region;
388 res->end = region + size - 1;
389 res->flags = IORESOURCE_IO;
391 /* Convert from PCI bus to resource space. */
392 bus_region.start = res->start;
393 bus_region.end = res->end;
394 pcibios_bus_to_resource(dev, res, &bus_region);
396 pci_claim_resource(dev, nr);
397 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
402 * ATI Northbridge setups MCE the processor if you even
403 * read somewhere between 0x3b0->0x3bb or read 0x3d3
405 static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
407 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
408 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
409 request_region(0x3b0, 0x0C, "RadeonIGP");
410 request_region(0x3d3, 0x01, "RadeonIGP");
412 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
415 * Let's make the southbridge information explicit instead
416 * of having to worry about people probing the ACPI areas,
417 * for example.. (Yes, it happens, and if you read the wrong
418 * ACPI register it will put the machine to sleep with no
419 * way of waking it up again. Bummer).
421 * ALI M7101: Two IO regions pointed to by words at
422 * 0xE0 (64 bytes of ACPI registers)
423 * 0xE2 (32 bytes of SMB registers)
425 static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
427 u16 region;
429 pci_read_config_word(dev, 0xE0, &region);
430 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
431 pci_read_config_word(dev, 0xE2, &region);
432 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
434 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
436 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
438 u32 devres;
439 u32 mask, size, base;
441 pci_read_config_dword(dev, port, &devres);
442 if ((devres & enable) != enable)
443 return;
444 mask = (devres >> 16) & 15;
445 base = devres & 0xffff;
446 size = 16;
447 for (;;) {
448 unsigned bit = size >> 1;
449 if ((bit & mask) == bit)
450 break;
451 size = bit;
454 * For now we only print it out. Eventually we'll want to
455 * reserve it (at least if it's in the 0x1000+ range), but
456 * let's get enough confirmation reports first.
458 base &= -size;
459 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
462 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
464 u32 devres;
465 u32 mask, size, base;
467 pci_read_config_dword(dev, port, &devres);
468 if ((devres & enable) != enable)
469 return;
470 base = devres & 0xffff0000;
471 mask = (devres & 0x3f) << 16;
472 size = 128 << 16;
473 for (;;) {
474 unsigned bit = size >> 1;
475 if ((bit & mask) == bit)
476 break;
477 size = bit;
480 * For now we only print it out. Eventually we'll want to
481 * reserve it, but let's get enough confirmation reports first.
483 base &= -size;
484 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
488 * PIIX4 ACPI: Two IO regions pointed to by longwords at
489 * 0x40 (64 bytes of ACPI registers)
490 * 0x90 (16 bytes of SMB registers)
491 * and a few strange programmable PIIX4 device resources.
493 static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
495 u32 region, res_a;
497 pci_read_config_dword(dev, 0x40, &region);
498 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
499 pci_read_config_dword(dev, 0x90, &region);
500 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
502 /* Device resource A has enables for some of the other ones */
503 pci_read_config_dword(dev, 0x5c, &res_a);
505 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
506 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
508 /* Device resource D is just bitfields for static resources */
510 /* Device 12 enabled? */
511 if (res_a & (1 << 29)) {
512 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
513 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
515 /* Device 13 enabled? */
516 if (res_a & (1 << 30)) {
517 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
518 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
520 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
521 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
523 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
524 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
526 #define ICH_PMBASE 0x40
527 #define ICH_ACPI_CNTL 0x44
528 #define ICH4_ACPI_EN 0x10
529 #define ICH6_ACPI_EN 0x80
530 #define ICH4_GPIOBASE 0x58
531 #define ICH4_GPIO_CNTL 0x5c
532 #define ICH4_GPIO_EN 0x10
533 #define ICH6_GPIOBASE 0x48
534 #define ICH6_GPIO_CNTL 0x4c
535 #define ICH6_GPIO_EN 0x10
538 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
539 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
540 * 0x58 (64 bytes of GPIO I/O space)
542 static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
544 u32 region;
545 u8 enable;
547 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
548 if (enable & ICH4_ACPI_EN) {
549 pci_read_config_dword(dev, ICH_PMBASE, &region);
550 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
551 "ICH4 ACPI/GPIO/TCO");
554 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
555 if (enable & ICH4_GPIO_EN) {
556 pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
557 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES + 1,
558 "ICH4 GPIO");
561 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
562 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
563 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
564 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
565 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
566 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
567 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
568 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
569 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
570 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
572 static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
574 u32 region;
575 u8 enable;
577 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
578 if (enable & ICH6_ACPI_EN) {
579 pci_read_config_dword(dev, ICH_PMBASE, &region);
580 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
581 "ICH6 ACPI/GPIO/TCO");
584 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
585 if (enable & ICH4_GPIO_EN) {
586 pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
587 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES + 1,
588 "ICH6 GPIO");
592 static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
594 u32 val;
595 u32 size, base;
597 pci_read_config_dword(dev, reg, &val);
599 /* Enabled? */
600 if (!(val & 1))
601 return;
602 base = val & 0xfffc;
603 if (dynsize) {
605 * This is not correct. It is 16, 32 or 64 bytes depending on
606 * register D31:F0:ADh bits 5:4.
608 * But this gets us at least _part_ of it.
610 size = 16;
611 } else {
612 size = 128;
614 base &= ~(size-1);
616 /* Just print it out for now. We should reserve it after more debugging */
617 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
620 static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
622 /* Shared ACPI/GPIO decode with all ICH6+ */
623 ich6_lpc_acpi_gpio(dev);
625 /* ICH6-specific generic IO decode */
626 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
627 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
629 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
630 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
632 static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
634 u32 val;
635 u32 mask, base;
637 pci_read_config_dword(dev, reg, &val);
639 /* Enabled? */
640 if (!(val & 1))
641 return;
644 * IO base in bits 15:2, mask in bits 23:18, both
645 * are dword-based
647 base = val & 0xfffc;
648 mask = (val >> 16) & 0xfc;
649 mask |= 3;
651 /* Just print it out for now. We should reserve it after more debugging */
652 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
655 /* ICH7-10 has the same common LPC generic IO decode registers */
656 static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
658 /* We share the common ACPI/DPIO decode with ICH6 */
659 ich6_lpc_acpi_gpio(dev);
661 /* And have 4 ICH7+ generic decodes */
662 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
663 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
664 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
665 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
667 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
668 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
669 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
670 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
671 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
672 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
673 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
674 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
675 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
676 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
677 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
678 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
679 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
682 * VIA ACPI: One IO region pointed to by longword at
683 * 0x48 or 0x20 (256 bytes of ACPI registers)
685 static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
687 u32 region;
689 if (dev->revision & 0x10) {
690 pci_read_config_dword(dev, 0x48, &region);
691 region &= PCI_BASE_ADDRESS_IO_MASK;
692 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
695 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
698 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
699 * 0x48 (256 bytes of ACPI registers)
700 * 0x70 (128 bytes of hardware monitoring register)
701 * 0x90 (16 bytes of SMB registers)
703 static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
705 u16 hm;
706 u32 smb;
708 quirk_vt82c586_acpi(dev);
710 pci_read_config_word(dev, 0x70, &hm);
711 hm &= PCI_BASE_ADDRESS_IO_MASK;
712 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
714 pci_read_config_dword(dev, 0x90, &smb);
715 smb &= PCI_BASE_ADDRESS_IO_MASK;
716 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
718 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
721 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
722 * 0x88 (128 bytes of power management registers)
723 * 0xd0 (16 bytes of SMB registers)
725 static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
727 u16 pm, smb;
729 pci_read_config_word(dev, 0x88, &pm);
730 pm &= PCI_BASE_ADDRESS_IO_MASK;
731 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
733 pci_read_config_word(dev, 0xd0, &smb);
734 smb &= PCI_BASE_ADDRESS_IO_MASK;
735 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
737 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
740 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
741 * Disable fast back-to-back on the secondary bus segment
743 static void __devinit quirk_xio2000a(struct pci_dev *dev)
745 struct pci_dev *pdev;
746 u16 command;
748 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
749 "secondary bus fast back-to-back transfers disabled\n");
750 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
751 pci_read_config_word(pdev, PCI_COMMAND, &command);
752 if (command & PCI_COMMAND_FAST_BACK)
753 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
756 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
757 quirk_xio2000a);
759 #ifdef CONFIG_X86_IO_APIC
761 #include <asm/io_apic.h>
764 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
765 * devices to the external APIC.
767 * TODO: When we have device-specific interrupt routers,
768 * this code will go away from quirks.
770 static void quirk_via_ioapic(struct pci_dev *dev)
772 u8 tmp;
774 if (nr_ioapics < 1)
775 tmp = 0; /* nothing routed to external APIC */
776 else
777 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
779 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
780 tmp == 0 ? "Disa" : "Ena");
782 /* Offset 0x58: External APIC IRQ output control */
783 pci_write_config_byte (dev, 0x58, tmp);
785 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
786 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
789 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
790 * This leads to doubled level interrupt rates.
791 * Set this bit to get rid of cycle wastage.
792 * Otherwise uncritical.
794 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
796 u8 misc_control2;
797 #define BYPASS_APIC_DEASSERT 8
799 pci_read_config_byte(dev, 0x5B, &misc_control2);
800 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
801 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
802 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
805 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
806 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
809 * The AMD io apic can hang the box when an apic irq is masked.
810 * We check all revs >= B0 (yet not in the pre production!) as the bug
811 * is currently marked NoFix
813 * We have multiple reports of hangs with this chipset that went away with
814 * noapic specified. For the moment we assume it's the erratum. We may be wrong
815 * of course. However the advice is demonstrably good even if so..
817 static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
819 if (dev->revision >= 0x02) {
820 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
821 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
824 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
826 static void __init quirk_ioapic_rmw(struct pci_dev *dev)
828 if (dev->devfn == 0 && dev->bus->number == 0)
829 sis_apic_bug = 1;
831 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
832 #endif /* CONFIG_X86_IO_APIC */
835 * Some settings of MMRBC can lead to data corruption so block changes.
836 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
838 static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
840 if (dev->subordinate && dev->revision <= 0x12) {
841 dev_info(&dev->dev, "AMD8131 rev %x detected; "
842 "disabling PCI-X MMRBC\n", dev->revision);
843 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
846 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
849 * FIXME: it is questionable that quirk_via_acpi
850 * is needed. It shows up as an ISA bridge, and does not
851 * support the PCI_INTERRUPT_LINE register at all. Therefore
852 * it seems like setting the pci_dev's 'irq' to the
853 * value of the ACPI SCI interrupt is only done for convenience.
854 * -jgarzik
856 static void __devinit quirk_via_acpi(struct pci_dev *d)
859 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
861 u8 irq;
862 pci_read_config_byte(d, 0x42, &irq);
863 irq &= 0xf;
864 if (irq && (irq != 2))
865 d->irq = irq;
867 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
868 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
872 * VIA bridges which have VLink
875 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
877 static void quirk_via_bridge(struct pci_dev *dev)
879 /* See what bridge we have and find the device ranges */
880 switch (dev->device) {
881 case PCI_DEVICE_ID_VIA_82C686:
882 /* The VT82C686 is special, it attaches to PCI and can have
883 any device number. All its subdevices are functions of
884 that single device. */
885 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
886 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
887 break;
888 case PCI_DEVICE_ID_VIA_8237:
889 case PCI_DEVICE_ID_VIA_8237A:
890 via_vlink_dev_lo = 15;
891 break;
892 case PCI_DEVICE_ID_VIA_8235:
893 via_vlink_dev_lo = 16;
894 break;
895 case PCI_DEVICE_ID_VIA_8231:
896 case PCI_DEVICE_ID_VIA_8233_0:
897 case PCI_DEVICE_ID_VIA_8233A:
898 case PCI_DEVICE_ID_VIA_8233C_0:
899 via_vlink_dev_lo = 17;
900 break;
903 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
904 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
905 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
906 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
907 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
908 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
909 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
910 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
913 * quirk_via_vlink - VIA VLink IRQ number update
914 * @dev: PCI device
916 * If the device we are dealing with is on a PIC IRQ we need to
917 * ensure that the IRQ line register which usually is not relevant
918 * for PCI cards, is actually written so that interrupts get sent
919 * to the right place.
920 * We only do this on systems where a VIA south bridge was detected,
921 * and only for VIA devices on the motherboard (see quirk_via_bridge
922 * above).
925 static void quirk_via_vlink(struct pci_dev *dev)
927 u8 irq, new_irq;
929 /* Check if we have VLink at all */
930 if (via_vlink_dev_lo == -1)
931 return;
933 new_irq = dev->irq;
935 /* Don't quirk interrupts outside the legacy IRQ range */
936 if (!new_irq || new_irq > 15)
937 return;
939 /* Internal device ? */
940 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
941 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
942 return;
944 /* This is an internal VLink device on a PIC interrupt. The BIOS
945 ought to have set this but may not have, so we redo it */
947 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
948 if (new_irq != irq) {
949 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
950 irq, new_irq);
951 udelay(15); /* unknown if delay really needed */
952 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
955 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
958 * VIA VT82C598 has its device ID settable and many BIOSes
959 * set it to the ID of VT82C597 for backward compatibility.
960 * We need to switch it off to be able to recognize the real
961 * type of the chip.
963 static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
965 pci_write_config_byte(dev, 0xfc, 0);
966 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
968 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
971 * CardBus controllers have a legacy base address that enables them
972 * to respond as i82365 pcmcia controllers. We don't want them to
973 * do this even if the Linux CardBus driver is not loaded, because
974 * the Linux i82365 driver does not (and should not) handle CardBus.
976 static void quirk_cardbus_legacy(struct pci_dev *dev)
978 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
979 return;
980 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
982 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
983 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
986 * Following the PCI ordering rules is optional on the AMD762. I'm not
987 * sure what the designers were smoking but let's not inhale...
989 * To be fair to AMD, it follows the spec by default, its BIOS people
990 * who turn it off!
992 static void quirk_amd_ordering(struct pci_dev *dev)
994 u32 pcic;
995 pci_read_config_dword(dev, 0x4C, &pcic);
996 if ((pcic&6)!=6) {
997 pcic |= 6;
998 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
999 pci_write_config_dword(dev, 0x4C, pcic);
1000 pci_read_config_dword(dev, 0x84, &pcic);
1001 pcic |= (1<<23); /* Required in this mode */
1002 pci_write_config_dword(dev, 0x84, pcic);
1005 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1006 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1009 * DreamWorks provided workaround for Dunord I-3000 problem
1011 * This card decodes and responds to addresses not apparently
1012 * assigned to it. We force a larger allocation to ensure that
1013 * nothing gets put too close to it.
1015 static void __devinit quirk_dunord ( struct pci_dev * dev )
1017 struct resource *r = &dev->resource [1];
1018 r->start = 0;
1019 r->end = 0xffffff;
1021 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1024 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1025 * is subtractive decoding (transparent), and does indicate this
1026 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1027 * instead of 0x01.
1029 static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
1031 dev->transparent = 1;
1033 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1034 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1037 * Common misconfiguration of the MediaGX/Geode PCI master that will
1038 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
1039 * datasheets found at http://www.national.com/ds/GX for info on what
1040 * these bits do. <christer@weinigel.se>
1042 static void quirk_mediagx_master(struct pci_dev *dev)
1044 u8 reg;
1045 pci_read_config_byte(dev, 0x41, &reg);
1046 if (reg & 2) {
1047 reg &= ~2;
1048 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1049 pci_write_config_byte(dev, 0x41, reg);
1052 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1053 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1056 * Ensure C0 rev restreaming is off. This is normally done by
1057 * the BIOS but in the odd case it is not the results are corruption
1058 * hence the presence of a Linux check
1060 static void quirk_disable_pxb(struct pci_dev *pdev)
1062 u16 config;
1064 if (pdev->revision != 0x04) /* Only C0 requires this */
1065 return;
1066 pci_read_config_word(pdev, 0x40, &config);
1067 if (config & (1<<6)) {
1068 config &= ~(1<<6);
1069 pci_write_config_word(pdev, 0x40, config);
1070 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1073 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1074 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1076 static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
1078 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1079 u8 tmp;
1081 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1082 if (tmp == 0x01) {
1083 pci_read_config_byte(pdev, 0x40, &tmp);
1084 pci_write_config_byte(pdev, 0x40, tmp|1);
1085 pci_write_config_byte(pdev, 0x9, 1);
1086 pci_write_config_byte(pdev, 0xa, 6);
1087 pci_write_config_byte(pdev, 0x40, tmp);
1089 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1090 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
1093 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1094 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1095 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1096 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1097 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1098 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1101 * Serverworks CSB5 IDE does not fully support native mode
1103 static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1105 u8 prog;
1106 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1107 if (prog & 5) {
1108 prog &= ~5;
1109 pdev->class &= ~5;
1110 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1111 /* PCI layer will sort out resources */
1114 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1117 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1119 static void __init quirk_ide_samemode(struct pci_dev *pdev)
1121 u8 prog;
1123 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1125 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1126 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1127 prog &= ~5;
1128 pdev->class &= ~5;
1129 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1132 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1135 * Some ATA devices break if put into D3
1138 static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1140 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1141 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1142 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1144 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1145 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
1146 /* ALi loses some register settings that we cannot then restore */
1147 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
1148 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1149 occur when mode detecting */
1150 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
1152 /* This was originally an Alpha specific thing, but it really fits here.
1153 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1155 static void __init quirk_eisa_bridge(struct pci_dev *dev)
1157 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1159 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1163 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1164 * is not activated. The myth is that Asus said that they do not want the
1165 * users to be irritated by just another PCI Device in the Win98 device
1166 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1167 * package 2.7.0 for details)
1169 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1170 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1171 * becomes necessary to do this tweak in two steps -- the chosen trigger
1172 * is either the Host bridge (preferred) or on-board VGA controller.
1174 * Note that we used to unhide the SMBus that way on Toshiba laptops
1175 * (Satellite A40 and Tecra M2) but then found that the thermal management
1176 * was done by SMM code, which could cause unsynchronized concurrent
1177 * accesses to the SMBus registers, with potentially bad effects. Thus you
1178 * should be very careful when adding new entries: if SMM is accessing the
1179 * Intel SMBus, this is a very good reason to leave it hidden.
1181 * Likewise, many recent laptops use ACPI for thermal management. If the
1182 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1183 * natively, and keeping the SMBus hidden is the right thing to do. If you
1184 * are about to add an entry in the table below, please first disassemble
1185 * the DSDT and double-check that there is no code accessing the SMBus.
1187 static int asus_hides_smbus;
1189 static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1191 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1192 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1193 switch(dev->subsystem_device) {
1194 case 0x8025: /* P4B-LX */
1195 case 0x8070: /* P4B */
1196 case 0x8088: /* P4B533 */
1197 case 0x1626: /* L3C notebook */
1198 asus_hides_smbus = 1;
1200 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1201 switch(dev->subsystem_device) {
1202 case 0x80b1: /* P4GE-V */
1203 case 0x80b2: /* P4PE */
1204 case 0x8093: /* P4B533-V */
1205 asus_hides_smbus = 1;
1207 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1208 switch(dev->subsystem_device) {
1209 case 0x8030: /* P4T533 */
1210 asus_hides_smbus = 1;
1212 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1213 switch (dev->subsystem_device) {
1214 case 0x8070: /* P4G8X Deluxe */
1215 asus_hides_smbus = 1;
1217 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1218 switch (dev->subsystem_device) {
1219 case 0x80c9: /* PU-DLS */
1220 asus_hides_smbus = 1;
1222 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1223 switch (dev->subsystem_device) {
1224 case 0x1751: /* M2N notebook */
1225 case 0x1821: /* M5N notebook */
1226 case 0x1897: /* A6L notebook */
1227 asus_hides_smbus = 1;
1229 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1230 switch (dev->subsystem_device) {
1231 case 0x184b: /* W1N notebook */
1232 case 0x186a: /* M6Ne notebook */
1233 asus_hides_smbus = 1;
1235 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1236 switch (dev->subsystem_device) {
1237 case 0x80f2: /* P4P800-X */
1238 asus_hides_smbus = 1;
1240 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1241 switch (dev->subsystem_device) {
1242 case 0x1882: /* M6V notebook */
1243 case 0x1977: /* A6VA notebook */
1244 asus_hides_smbus = 1;
1246 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1247 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1248 switch(dev->subsystem_device) {
1249 case 0x088C: /* HP Compaq nc8000 */
1250 case 0x0890: /* HP Compaq nc6000 */
1251 asus_hides_smbus = 1;
1253 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1254 switch (dev->subsystem_device) {
1255 case 0x12bc: /* HP D330L */
1256 case 0x12bd: /* HP D530 */
1257 case 0x006a: /* HP Compaq nx9500 */
1258 asus_hides_smbus = 1;
1260 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1261 switch (dev->subsystem_device) {
1262 case 0x12bf: /* HP xw4100 */
1263 asus_hides_smbus = 1;
1265 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1266 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1267 switch(dev->subsystem_device) {
1268 case 0xC00C: /* Samsung P35 notebook */
1269 asus_hides_smbus = 1;
1271 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1272 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1273 switch(dev->subsystem_device) {
1274 case 0x0058: /* Compaq Evo N620c */
1275 asus_hides_smbus = 1;
1277 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1278 switch(dev->subsystem_device) {
1279 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1280 /* Motherboard doesn't have Host bridge
1281 * subvendor/subdevice IDs, therefore checking
1282 * its on-board VGA controller */
1283 asus_hides_smbus = 1;
1285 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1286 switch(dev->subsystem_device) {
1287 case 0x00b8: /* Compaq Evo D510 CMT */
1288 case 0x00b9: /* Compaq Evo D510 SFF */
1289 case 0x00ba: /* Compaq Evo D510 USDT */
1290 /* Motherboard doesn't have Host bridge
1291 * subvendor/subdevice IDs and on-board VGA
1292 * controller is disabled if an AGP card is
1293 * inserted, therefore checking USB UHCI
1294 * Controller #1 */
1295 asus_hides_smbus = 1;
1297 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1298 switch (dev->subsystem_device) {
1299 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1300 /* Motherboard doesn't have host bridge
1301 * subvendor/subdevice IDs, therefore checking
1302 * its on-board VGA controller */
1303 asus_hides_smbus = 1;
1307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1308 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1310 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1311 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1312 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1313 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1314 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1315 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1316 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1318 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1319 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1320 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1322 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1324 u16 val;
1326 if (likely(!asus_hides_smbus))
1327 return;
1329 pci_read_config_word(dev, 0xF2, &val);
1330 if (val & 0x8) {
1331 pci_write_config_word(dev, 0xF2, val & (~0x8));
1332 pci_read_config_word(dev, 0xF2, &val);
1333 if (val & 0x8)
1334 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1335 else
1336 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1339 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1340 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1341 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1342 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1343 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1344 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1345 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1346 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1347 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1348 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1349 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1350 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1351 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1352 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1354 /* It appears we just have one such device. If not, we have a warning */
1355 static void __iomem *asus_rcba_base;
1356 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1358 u32 rcba;
1360 if (likely(!asus_hides_smbus))
1361 return;
1362 WARN_ON(asus_rcba_base);
1364 pci_read_config_dword(dev, 0xF0, &rcba);
1365 /* use bits 31:14, 16 kB aligned */
1366 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1367 if (asus_rcba_base == NULL)
1368 return;
1371 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1373 u32 val;
1375 if (likely(!asus_hides_smbus || !asus_rcba_base))
1376 return;
1377 /* read the Function Disable register, dword mode only */
1378 val = readl(asus_rcba_base + 0x3418);
1379 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1382 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1384 if (likely(!asus_hides_smbus || !asus_rcba_base))
1385 return;
1386 iounmap(asus_rcba_base);
1387 asus_rcba_base = NULL;
1388 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1391 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1393 asus_hides_smbus_lpc_ich6_suspend(dev);
1394 asus_hides_smbus_lpc_ich6_resume_early(dev);
1395 asus_hides_smbus_lpc_ich6_resume(dev);
1397 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1398 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1399 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1400 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1403 * SiS 96x south bridge: BIOS typically hides SMBus device...
1405 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1407 u8 val = 0;
1408 pci_read_config_byte(dev, 0x77, &val);
1409 if (val & 0x10) {
1410 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1411 pci_write_config_byte(dev, 0x77, val & ~0x10);
1414 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1415 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1416 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1417 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1418 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1419 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1420 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1421 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1424 * ... This is further complicated by the fact that some SiS96x south
1425 * bridges pretend to be 85C503/5513 instead. In that case see if we
1426 * spotted a compatible north bridge to make sure.
1427 * (pci_find_device doesn't work yet)
1429 * We can also enable the sis96x bit in the discovery register..
1431 #define SIS_DETECT_REGISTER 0x40
1433 static void quirk_sis_503(struct pci_dev *dev)
1435 u8 reg;
1436 u16 devid;
1438 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1439 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1440 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1441 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1442 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1443 return;
1447 * Ok, it now shows up as a 96x.. run the 96x quirk by
1448 * hand in case it has already been processed.
1449 * (depends on link order, which is apparently not guaranteed)
1451 dev->device = devid;
1452 quirk_sis_96x_smbus(dev);
1454 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1455 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1459 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1460 * and MC97 modem controller are disabled when a second PCI soundcard is
1461 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1462 * -- bjd
1464 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1466 u8 val;
1467 int asus_hides_ac97 = 0;
1469 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1470 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1471 asus_hides_ac97 = 1;
1474 if (!asus_hides_ac97)
1475 return;
1477 pci_read_config_byte(dev, 0x50, &val);
1478 if (val & 0xc0) {
1479 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1480 pci_read_config_byte(dev, 0x50, &val);
1481 if (val & 0xc0)
1482 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
1483 else
1484 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1487 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1488 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1490 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1493 * If we are using libata we can drive this chip properly but must
1494 * do this early on to make the additional device appear during
1495 * the PCI scanning.
1497 static void quirk_jmicron_ata(struct pci_dev *pdev)
1499 u32 conf1, conf5, class;
1500 u8 hdr;
1502 /* Only poke fn 0 */
1503 if (PCI_FUNC(pdev->devfn))
1504 return;
1506 pci_read_config_dword(pdev, 0x40, &conf1);
1507 pci_read_config_dword(pdev, 0x80, &conf5);
1509 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1510 conf5 &= ~(1 << 24); /* Clear bit 24 */
1512 switch (pdev->device) {
1513 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1514 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1515 /* The controller should be in single function ahci mode */
1516 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1517 break;
1519 case PCI_DEVICE_ID_JMICRON_JMB365:
1520 case PCI_DEVICE_ID_JMICRON_JMB366:
1521 /* Redirect IDE second PATA port to the right spot */
1522 conf5 |= (1 << 24);
1523 /* Fall through */
1524 case PCI_DEVICE_ID_JMICRON_JMB361:
1525 case PCI_DEVICE_ID_JMICRON_JMB363:
1526 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1527 /* Set the class codes correctly and then direct IDE 0 */
1528 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1529 break;
1531 case PCI_DEVICE_ID_JMICRON_JMB368:
1532 /* The controller should be in single function IDE mode */
1533 conf1 |= 0x00C00000; /* Set 22, 23 */
1534 break;
1537 pci_write_config_dword(pdev, 0x40, conf1);
1538 pci_write_config_dword(pdev, 0x80, conf5);
1540 /* Update pdev accordingly */
1541 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1542 pdev->hdr_type = hdr & 0x7f;
1543 pdev->multifunction = !!(hdr & 0x80);
1545 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1546 pdev->class = class >> 8;
1548 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1549 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1550 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1551 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1552 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1553 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1554 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1555 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1556 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1557 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1558 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1559 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1560 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1561 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1563 #endif
1565 #ifdef CONFIG_X86_IO_APIC
1566 static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1568 int i;
1570 if ((pdev->class >> 8) != 0xff00)
1571 return;
1573 /* the first BAR is the location of the IO APIC...we must
1574 * not touch this (and it's already covered by the fixmap), so
1575 * forcibly insert it into the resource tree */
1576 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1577 insert_resource(&iomem_resource, &pdev->resource[0]);
1579 /* The next five BARs all seem to be rubbish, so just clean
1580 * them out */
1581 for (i=1; i < 6; i++) {
1582 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1586 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1587 #endif
1589 static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1591 pci_msi_off(pdev);
1592 pdev->no_msi = 1;
1594 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1595 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1596 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1600 * It's possible for the MSI to get corrupted if shpc and acpi
1601 * are used together on certain PXH-based systems.
1603 static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1605 pci_msi_off(dev);
1606 dev->no_msi = 1;
1607 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1609 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1610 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1611 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1612 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1613 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1616 * Some Intel PCI Express chipsets have trouble with downstream
1617 * device power management.
1619 static void quirk_intel_pcie_pm(struct pci_dev * dev)
1621 pci_pm_d3_delay = 120;
1622 dev->no_d1d2 = 1;
1625 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1626 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1627 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1628 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1629 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1630 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1631 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1632 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1633 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1634 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1635 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1636 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1637 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1638 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1639 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1640 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1641 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1642 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1643 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1644 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1645 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1647 #ifdef CONFIG_X86_IO_APIC
1649 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1650 * remap the original interrupt in the linux kernel to the boot interrupt, so
1651 * that a PCI device's interrupt handler is installed on the boot interrupt
1652 * line instead.
1654 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1656 if (noioapicquirk || noioapicreroute)
1657 return;
1659 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1660 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1661 dev->vendor, dev->device);
1663 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1664 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1665 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1666 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1667 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1668 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1669 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1670 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1671 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1672 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1673 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1674 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1675 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1676 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1677 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1678 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1681 * On some chipsets we can disable the generation of legacy INTx boot
1682 * interrupts.
1686 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1687 * 300641-004US, section 5.7.3.
1689 #define INTEL_6300_IOAPIC_ABAR 0x40
1690 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1692 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1694 u16 pci_config_word;
1696 if (noioapicquirk)
1697 return;
1699 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1700 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1701 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1703 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1704 dev->vendor, dev->device);
1706 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1707 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1710 * disable boot interrupts on HT-1000
1712 #define BC_HT1000_FEATURE_REG 0x64
1713 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1714 #define BC_HT1000_MAP_IDX 0xC00
1715 #define BC_HT1000_MAP_DATA 0xC01
1717 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1719 u32 pci_config_dword;
1720 u8 irq;
1722 if (noioapicquirk)
1723 return;
1725 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1726 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1727 BC_HT1000_PIC_REGS_ENABLE);
1729 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1730 outb(irq, BC_HT1000_MAP_IDX);
1731 outb(0x00, BC_HT1000_MAP_DATA);
1734 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1736 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1737 dev->vendor, dev->device);
1739 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1740 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1743 * disable boot interrupts on AMD and ATI chipsets
1746 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1747 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1748 * (due to an erratum).
1750 #define AMD_813X_MISC 0x40
1751 #define AMD_813X_NOIOAMODE (1<<0)
1752 #define AMD_813X_REV_B1 0x12
1753 #define AMD_813X_REV_B2 0x13
1755 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1757 u32 pci_config_dword;
1759 if (noioapicquirk)
1760 return;
1761 if ((dev->revision == AMD_813X_REV_B1) ||
1762 (dev->revision == AMD_813X_REV_B2))
1763 return;
1765 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1766 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1767 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1769 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1770 dev->vendor, dev->device);
1772 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1773 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1774 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1775 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1777 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1779 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1781 u16 pci_config_word;
1783 if (noioapicquirk)
1784 return;
1786 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1787 if (!pci_config_word) {
1788 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1789 "already disabled\n", dev->vendor, dev->device);
1790 return;
1792 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1793 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1794 dev->vendor, dev->device);
1796 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1797 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1798 #endif /* CONFIG_X86_IO_APIC */
1801 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1802 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1803 * Re-allocate the region if needed...
1805 static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1807 struct resource *r = &dev->resource[0];
1809 if (r->start & 0x8) {
1810 r->start = 0;
1811 r->end = 0xf;
1814 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1815 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1816 quirk_tc86c001_ide);
1818 static void __devinit quirk_netmos(struct pci_dev *dev)
1820 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1821 unsigned int num_serial = dev->subsystem_device & 0xf;
1824 * These Netmos parts are multiport serial devices with optional
1825 * parallel ports. Even when parallel ports are present, they
1826 * are identified as class SERIAL, which means the serial driver
1827 * will claim them. To prevent this, mark them as class OTHER.
1828 * These combo devices should be claimed by parport_serial.
1830 * The subdevice ID is of the form 0x00PS, where <P> is the number
1831 * of parallel ports and <S> is the number of serial ports.
1833 switch (dev->device) {
1834 case PCI_DEVICE_ID_NETMOS_9835:
1835 /* Well, this rule doesn't hold for the following 9835 device */
1836 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1837 dev->subsystem_device == 0x0299)
1838 return;
1839 case PCI_DEVICE_ID_NETMOS_9735:
1840 case PCI_DEVICE_ID_NETMOS_9745:
1841 case PCI_DEVICE_ID_NETMOS_9845:
1842 case PCI_DEVICE_ID_NETMOS_9855:
1843 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1844 num_parallel) {
1845 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1846 "%u serial); changing class SERIAL to OTHER "
1847 "(use parport_serial)\n",
1848 dev->device, num_parallel, num_serial);
1849 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1850 (dev->class & 0xff);
1854 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1856 static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1858 u16 command, pmcsr;
1859 u8 __iomem *csr;
1860 u8 cmd_hi;
1861 int pm;
1863 switch (dev->device) {
1864 /* PCI IDs taken from drivers/net/e100.c */
1865 case 0x1029:
1866 case 0x1030 ... 0x1034:
1867 case 0x1038 ... 0x103E:
1868 case 0x1050 ... 0x1057:
1869 case 0x1059:
1870 case 0x1064 ... 0x106B:
1871 case 0x1091 ... 0x1095:
1872 case 0x1209:
1873 case 0x1229:
1874 case 0x2449:
1875 case 0x2459:
1876 case 0x245D:
1877 case 0x27DC:
1878 break;
1879 default:
1880 return;
1884 * Some firmware hands off the e100 with interrupts enabled,
1885 * which can cause a flood of interrupts if packets are
1886 * received before the driver attaches to the device. So
1887 * disable all e100 interrupts here. The driver will
1888 * re-enable them when it's ready.
1890 pci_read_config_word(dev, PCI_COMMAND, &command);
1892 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1893 return;
1896 * Check that the device is in the D0 power state. If it's not,
1897 * there is no point to look any further.
1899 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1900 if (pm) {
1901 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1902 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1903 return;
1906 /* Convert from PCI bus to resource space. */
1907 csr = ioremap(pci_resource_start(dev, 0), 8);
1908 if (!csr) {
1909 dev_warn(&dev->dev, "Can't map e100 registers\n");
1910 return;
1913 cmd_hi = readb(csr + 3);
1914 if (cmd_hi == 0) {
1915 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1916 "disabling\n");
1917 writeb(1, csr + 3);
1920 iounmap(csr);
1922 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
1925 * The 82575 and 82598 may experience data corruption issues when transitioning
1926 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1928 static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1930 dev_info(&dev->dev, "Disabling L0s\n");
1931 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1933 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1934 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1935 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1936 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1937 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1938 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1939 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1940 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1941 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1942 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1943 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1944 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1945 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1946 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1948 static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1950 /* rev 1 ncr53c810 chips don't set the class at all which means
1951 * they don't get their resources remapped. Fix that here.
1954 if (dev->class == PCI_CLASS_NOT_DEFINED) {
1955 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
1956 dev->class = PCI_CLASS_STORAGE_SCSI;
1959 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1961 /* Enable 1k I/O space granularity on the Intel P64H2 */
1962 static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1964 u16 en1k;
1965 u8 io_base_lo, io_limit_lo;
1966 unsigned long base, limit;
1967 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1969 pci_read_config_word(dev, 0x40, &en1k);
1971 if (en1k & 0x200) {
1972 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
1974 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1975 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1976 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1977 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1979 if (base <= limit) {
1980 res->start = base;
1981 res->end = limit + 0x3ff;
1985 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1987 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1988 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1989 * in drivers/pci/setup-bus.c
1991 static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1993 u16 en1k, iobl_adr, iobl_adr_1k;
1994 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1996 pci_read_config_word(dev, 0x40, &en1k);
1998 if (en1k & 0x200) {
1999 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
2001 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
2003 if (iobl_adr != iobl_adr_1k) {
2004 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
2005 iobl_adr,iobl_adr_1k);
2006 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
2010 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
2012 /* Under some circumstances, AER is not linked with extended capabilities.
2013 * Force it to be linked by setting the corresponding control bit in the
2014 * config space.
2016 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2018 uint8_t b;
2019 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2020 if (!(b & 0x20)) {
2021 pci_write_config_byte(dev, 0xf41, b | 0x20);
2022 dev_info(&dev->dev,
2023 "Linking AER extended capability\n");
2027 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2028 quirk_nvidia_ck804_pcie_aer_ext_cap);
2029 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2030 quirk_nvidia_ck804_pcie_aer_ext_cap);
2032 static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2035 * Disable PCI Bus Parking and PCI Master read caching on CX700
2036 * which causes unspecified timing errors with a VT6212L on the PCI
2037 * bus leading to USB2.0 packet loss. The defaults are that these
2038 * features are turned off but some BIOSes turn them on.
2041 uint8_t b;
2042 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2043 if (b & 0x40) {
2044 /* Turn off PCI Bus Parking */
2045 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2047 dev_info(&dev->dev,
2048 "Disabling VIA CX700 PCI parking\n");
2052 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2053 if (b != 0) {
2054 /* Turn off PCI Master read caching */
2055 pci_write_config_byte(dev, 0x72, 0x0);
2057 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2058 pci_write_config_byte(dev, 0x75, 0x1);
2060 /* Disable "Read FIFO Timer" */
2061 pci_write_config_byte(dev, 0x77, 0x0);
2063 dev_info(&dev->dev,
2064 "Disabling VIA CX700 PCI caching\n");
2068 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2071 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2072 * VPD end tag will hang the device. This problem was initially
2073 * observed when a vpd entry was created in sysfs
2074 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2075 * will dump 32k of data. Reading a full 32k will cause an access
2076 * beyond the VPD end tag causing the device to hang. Once the device
2077 * is hung, the bnx2 driver will not be able to reset the device.
2078 * We believe that it is legal to read beyond the end tag and
2079 * therefore the solution is to limit the read/write length.
2081 static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2084 * Only disable the VPD capability for 5706, 5706S, 5708,
2085 * 5708S and 5709 rev. A
2087 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
2088 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
2089 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
2090 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
2091 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2092 (dev->revision & 0xf0) == 0x0)) {
2093 if (dev->vpd)
2094 dev->vpd->len = 0x80;
2098 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2099 PCI_DEVICE_ID_NX2_5706,
2100 quirk_brcm_570x_limit_vpd);
2101 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2102 PCI_DEVICE_ID_NX2_5706S,
2103 quirk_brcm_570x_limit_vpd);
2104 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2105 PCI_DEVICE_ID_NX2_5708,
2106 quirk_brcm_570x_limit_vpd);
2107 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2108 PCI_DEVICE_ID_NX2_5708S,
2109 quirk_brcm_570x_limit_vpd);
2110 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2111 PCI_DEVICE_ID_NX2_5709,
2112 quirk_brcm_570x_limit_vpd);
2113 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2114 PCI_DEVICE_ID_NX2_5709S,
2115 quirk_brcm_570x_limit_vpd);
2117 /* Originally in EDAC sources for i82875P:
2118 * Intel tells BIOS developers to hide device 6 which
2119 * configures the overflow device access containing
2120 * the DRBs - this is where we expose device 6.
2121 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2123 static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2125 u8 reg;
2127 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2128 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2129 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2133 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2134 quirk_unhide_mch_dev6);
2135 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2136 quirk_unhide_mch_dev6);
2139 #ifdef CONFIG_PCI_MSI
2140 /* Some chipsets do not support MSI. We cannot easily rely on setting
2141 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2142 * some other busses controlled by the chipset even if Linux is not
2143 * aware of it. Instead of setting the flag on all busses in the
2144 * machine, simply disable MSI globally.
2146 static void __init quirk_disable_all_msi(struct pci_dev *dev)
2148 pci_no_msi();
2149 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
2151 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2152 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2153 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2154 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2155 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2156 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2158 /* Disable MSI on chipsets that are known to not support it */
2159 static void __devinit quirk_disable_msi(struct pci_dev *dev)
2161 if (dev->subordinate) {
2162 dev_warn(&dev->dev, "MSI quirk detected; "
2163 "subordinate MSI disabled\n");
2164 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2167 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2168 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2169 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2171 /* Go through the list of Hypertransport capabilities and
2172 * return 1 if a HT MSI capability is found and enabled */
2173 static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2175 int pos, ttl = 48;
2177 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2178 while (pos && ttl--) {
2179 u8 flags;
2181 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2182 &flags) == 0)
2184 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
2185 flags & HT_MSI_FLAGS_ENABLE ?
2186 "enabled" : "disabled");
2187 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2190 pos = pci_find_next_ht_capability(dev, pos,
2191 HT_CAPTYPE_MSI_MAPPING);
2193 return 0;
2196 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2197 static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2199 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2200 dev_warn(&dev->dev, "MSI quirk detected; "
2201 "subordinate MSI disabled\n");
2202 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2205 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2206 quirk_msi_ht_cap);
2208 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2209 * MSI are supported if the MSI capability set in any of these mappings.
2211 static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2213 struct pci_dev *pdev;
2215 if (!dev->subordinate)
2216 return;
2218 /* check HT MSI cap on this chipset and the root one.
2219 * a single one having MSI is enough to be sure that MSI are supported.
2221 pdev = pci_get_slot(dev->bus, 0);
2222 if (!pdev)
2223 return;
2224 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2225 dev_warn(&dev->dev, "MSI quirk detected; "
2226 "subordinate MSI disabled\n");
2227 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2229 pci_dev_put(pdev);
2231 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2232 quirk_nvidia_ck804_msi_ht_cap);
2234 /* Force enable MSI mapping capability on HT bridges */
2235 static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
2237 int pos, ttl = 48;
2239 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2240 while (pos && ttl--) {
2241 u8 flags;
2243 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2244 &flags) == 0) {
2245 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2247 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2248 flags | HT_MSI_FLAGS_ENABLE);
2250 pos = pci_find_next_ht_capability(dev, pos,
2251 HT_CAPTYPE_MSI_MAPPING);
2254 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2255 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2256 ht_enable_msi_mapping);
2258 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2259 ht_enable_msi_mapping);
2261 /* The P5N32-SLI motherboards from Asus have a problem with msi
2262 * for the MCP55 NIC. It is not yet determined whether the msi problem
2263 * also affects other devices. As for now, turn off msi for this device.
2265 static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2267 if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
2268 dmi_name_in_vendors("P5N32-E SLI")) {
2269 dev_info(&dev->dev,
2270 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2271 dev->no_msi = 1;
2274 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2275 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2276 nvenet_msi_disable);
2278 static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2280 int pos, ttl = 48;
2281 int found = 0;
2283 /* check if there is HT MSI cap or enabled on this device */
2284 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2285 while (pos && ttl--) {
2286 u8 flags;
2288 if (found < 1)
2289 found = 1;
2290 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2291 &flags) == 0) {
2292 if (flags & HT_MSI_FLAGS_ENABLE) {
2293 if (found < 2) {
2294 found = 2;
2295 break;
2299 pos = pci_find_next_ht_capability(dev, pos,
2300 HT_CAPTYPE_MSI_MAPPING);
2303 return found;
2306 static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2308 struct pci_dev *dev;
2309 int pos;
2310 int i, dev_no;
2311 int found = 0;
2313 dev_no = host_bridge->devfn >> 3;
2314 for (i = dev_no + 1; i < 0x20; i++) {
2315 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2316 if (!dev)
2317 continue;
2319 /* found next host bridge ?*/
2320 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2321 if (pos != 0) {
2322 pci_dev_put(dev);
2323 break;
2326 if (ht_check_msi_mapping(dev)) {
2327 found = 1;
2328 pci_dev_put(dev);
2329 break;
2331 pci_dev_put(dev);
2334 return found;
2337 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2338 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2340 static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2342 int pos, ctrl_off;
2343 int end = 0;
2344 u16 flags, ctrl;
2346 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2348 if (!pos)
2349 goto out;
2351 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2353 ctrl_off = ((flags >> 10) & 1) ?
2354 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2355 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2357 if (ctrl & (1 << 6))
2358 end = 1;
2360 out:
2361 return end;
2364 static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2366 struct pci_dev *host_bridge;
2367 int pos;
2368 int i, dev_no;
2369 int found = 0;
2371 dev_no = dev->devfn >> 3;
2372 for (i = dev_no; i >= 0; i--) {
2373 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2374 if (!host_bridge)
2375 continue;
2377 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2378 if (pos != 0) {
2379 found = 1;
2380 break;
2382 pci_dev_put(host_bridge);
2385 if (!found)
2386 return;
2388 /* don't enable end_device/host_bridge with leaf directly here */
2389 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2390 host_bridge_with_leaf(host_bridge))
2391 goto out;
2393 /* root did that ! */
2394 if (msi_ht_cap_enabled(host_bridge))
2395 goto out;
2397 ht_enable_msi_mapping(dev);
2399 out:
2400 pci_dev_put(host_bridge);
2403 static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2405 int pos, ttl = 48;
2407 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2408 while (pos && ttl--) {
2409 u8 flags;
2411 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2412 &flags) == 0) {
2413 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
2415 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2416 flags & ~HT_MSI_FLAGS_ENABLE);
2418 pos = pci_find_next_ht_capability(dev, pos,
2419 HT_CAPTYPE_MSI_MAPPING);
2423 static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2425 struct pci_dev *host_bridge;
2426 int pos;
2427 int found;
2429 /* check if there is HT MSI cap or enabled on this device */
2430 found = ht_check_msi_mapping(dev);
2432 /* no HT MSI CAP */
2433 if (found == 0)
2434 return;
2437 * HT MSI mapping should be disabled on devices that are below
2438 * a non-Hypertransport host bridge. Locate the host bridge...
2440 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2441 if (host_bridge == NULL) {
2442 dev_warn(&dev->dev,
2443 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2444 return;
2447 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2448 if (pos != 0) {
2449 /* Host bridge is to HT */
2450 if (found == 1) {
2451 /* it is not enabled, try to enable it */
2452 if (all)
2453 ht_enable_msi_mapping(dev);
2454 else
2455 nv_ht_enable_msi_mapping(dev);
2457 return;
2460 /* HT MSI is not enabled */
2461 if (found == 1)
2462 return;
2464 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2465 ht_disable_msi_mapping(dev);
2468 static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2470 return __nv_msi_ht_cap_quirk(dev, 1);
2473 static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2475 return __nv_msi_ht_cap_quirk(dev, 0);
2478 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2479 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2481 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2482 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2484 static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2486 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2488 static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2490 struct pci_dev *p;
2492 /* SB700 MSI issue will be fixed at HW level from revision A21,
2493 * we need check PCI REVISION ID of SMBus controller to get SB700
2494 * revision.
2496 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2497 NULL);
2498 if (!p)
2499 return;
2501 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2502 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2503 pci_dev_put(p);
2505 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2506 PCI_DEVICE_ID_TIGON3_5780,
2507 quirk_msi_intx_disable_bug);
2508 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2509 PCI_DEVICE_ID_TIGON3_5780S,
2510 quirk_msi_intx_disable_bug);
2511 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2512 PCI_DEVICE_ID_TIGON3_5714,
2513 quirk_msi_intx_disable_bug);
2514 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2515 PCI_DEVICE_ID_TIGON3_5714S,
2516 quirk_msi_intx_disable_bug);
2517 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2518 PCI_DEVICE_ID_TIGON3_5715,
2519 quirk_msi_intx_disable_bug);
2520 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2521 PCI_DEVICE_ID_TIGON3_5715S,
2522 quirk_msi_intx_disable_bug);
2524 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2525 quirk_msi_intx_disable_ati_bug);
2526 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2527 quirk_msi_intx_disable_ati_bug);
2528 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2529 quirk_msi_intx_disable_ati_bug);
2530 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2531 quirk_msi_intx_disable_ati_bug);
2532 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2533 quirk_msi_intx_disable_ati_bug);
2535 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2536 quirk_msi_intx_disable_bug);
2537 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2538 quirk_msi_intx_disable_bug);
2539 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2540 quirk_msi_intx_disable_bug);
2542 #endif /* CONFIG_PCI_MSI */
2544 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2545 struct pci_fixup *end)
2547 while (f < end) {
2548 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
2549 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
2550 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
2551 f->hook(dev);
2553 f++;
2557 extern struct pci_fixup __start_pci_fixups_early[];
2558 extern struct pci_fixup __end_pci_fixups_early[];
2559 extern struct pci_fixup __start_pci_fixups_header[];
2560 extern struct pci_fixup __end_pci_fixups_header[];
2561 extern struct pci_fixup __start_pci_fixups_final[];
2562 extern struct pci_fixup __end_pci_fixups_final[];
2563 extern struct pci_fixup __start_pci_fixups_enable[];
2564 extern struct pci_fixup __end_pci_fixups_enable[];
2565 extern struct pci_fixup __start_pci_fixups_resume[];
2566 extern struct pci_fixup __end_pci_fixups_resume[];
2567 extern struct pci_fixup __start_pci_fixups_resume_early[];
2568 extern struct pci_fixup __end_pci_fixups_resume_early[];
2569 extern struct pci_fixup __start_pci_fixups_suspend[];
2570 extern struct pci_fixup __end_pci_fixups_suspend[];
2572 #if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
2573 #define VTUNCERRMSK_REG 0x1ac
2574 #define VTD_MSK_SPEC_ERRORS (1 << 31)
2576 * This is a quirk for masking vt-d spec defined errors to platform error
2577 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2578 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2579 * on the RAS config settings of the platform) when a vt-d fault happens.
2580 * The resulting SMI caused the system to hang.
2582 * VT-d spec related errors are already handled by the VT-d OS code, so no
2583 * need to report the same error through other channels.
2585 static void vtd_mask_spec_errors(struct pci_dev *dev)
2587 u32 word;
2589 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2590 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2592 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2593 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2594 #endif
2596 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2598 struct pci_fixup *start, *end;
2600 switch(pass) {
2601 case pci_fixup_early:
2602 start = __start_pci_fixups_early;
2603 end = __end_pci_fixups_early;
2604 break;
2606 case pci_fixup_header:
2607 start = __start_pci_fixups_header;
2608 end = __end_pci_fixups_header;
2609 break;
2611 case pci_fixup_final:
2612 start = __start_pci_fixups_final;
2613 end = __end_pci_fixups_final;
2614 break;
2616 case pci_fixup_enable:
2617 start = __start_pci_fixups_enable;
2618 end = __end_pci_fixups_enable;
2619 break;
2621 case pci_fixup_resume:
2622 start = __start_pci_fixups_resume;
2623 end = __end_pci_fixups_resume;
2624 break;
2626 case pci_fixup_resume_early:
2627 start = __start_pci_fixups_resume_early;
2628 end = __end_pci_fixups_resume_early;
2629 break;
2631 case pci_fixup_suspend:
2632 start = __start_pci_fixups_suspend;
2633 end = __end_pci_fixups_suspend;
2634 break;
2636 default:
2637 /* stupid compiler warning, you would think with an enum... */
2638 return;
2640 pci_do_fixups(dev, start, end);
2643 static int __init pci_apply_final_quirks(void)
2645 struct pci_dev *dev = NULL;
2646 u8 cls = 0;
2647 u8 tmp;
2649 if (pci_cache_line_size)
2650 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
2651 pci_cache_line_size << 2);
2653 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2654 pci_fixup_device(pci_fixup_final, dev);
2656 * If arch hasn't set it explicitly yet, use the CLS
2657 * value shared by all PCI devices. If there's a
2658 * mismatch, fall back to the default value.
2660 if (!pci_cache_line_size) {
2661 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
2662 if (!cls)
2663 cls = tmp;
2664 if (!tmp || cls == tmp)
2665 continue;
2667 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
2668 "using %u bytes\n", cls << 2, tmp << 2,
2669 pci_dfl_cache_line_size << 2);
2670 pci_cache_line_size = pci_dfl_cache_line_size;
2673 if (!pci_cache_line_size) {
2674 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
2675 cls << 2, pci_dfl_cache_line_size << 2);
2676 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
2679 return 0;
2682 fs_initcall_sync(pci_apply_final_quirks);
2685 * Followings are device-specific reset methods which can be used to
2686 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2687 * not available.
2689 static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
2691 int pos;
2693 /* only implement PCI_CLASS_SERIAL_USB at present */
2694 if (dev->class == PCI_CLASS_SERIAL_USB) {
2695 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
2696 if (!pos)
2697 return -ENOTTY;
2699 if (probe)
2700 return 0;
2702 pci_write_config_byte(dev, pos + 0x4, 1);
2703 msleep(100);
2705 return 0;
2706 } else {
2707 return -ENOTTY;
2711 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
2713 int pos;
2715 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
2716 if (!pos)
2717 return -ENOTTY;
2719 if (probe)
2720 return 0;
2722 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
2723 PCI_EXP_DEVCTL_BCR_FLR);
2724 msleep(100);
2726 return 0;
2729 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
2731 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
2732 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
2733 reset_intel_82599_sfp_virtfn },
2734 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2735 reset_intel_generic_dev },
2736 { 0 }
2739 int pci_dev_specific_reset(struct pci_dev *dev, int probe)
2741 const struct pci_dev_reset_methods *i;
2743 for (i = pci_dev_reset_methods; i->reset; i++) {
2744 if ((i->vendor == dev->vendor ||
2745 i->vendor == (u16)PCI_ANY_ID) &&
2746 (i->device == dev->device ||
2747 i->device == (u16)PCI_ANY_ID))
2748 return i->reset(dev, probe);
2751 return -ENOTTY;
2754 #else
2755 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
2756 int pci_dev_specific_reset(struct pci_dev *dev, int probe) { return -ENOTTY; }
2757 #endif
2758 EXPORT_SYMBOL(pci_fixup_device);