2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
5 * Copyright (C) 2007 Atmel Corporation
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
14 #include <linux/dmaengine.h>
17 * struct dw_dma_platform_data - Controller configuration parameters
18 * @nr_channels: Number of channels supported by hardware (max 8)
20 struct dw_dma_platform_data
{
21 unsigned int nr_channels
;
25 * enum dw_dma_slave_width - DMA slave register access width.
26 * @DMA_SLAVE_WIDTH_8BIT: Do 8-bit slave register accesses
27 * @DMA_SLAVE_WIDTH_16BIT: Do 16-bit slave register accesses
28 * @DMA_SLAVE_WIDTH_32BIT: Do 32-bit slave register accesses
30 enum dw_dma_slave_width
{
31 DW_DMA_SLAVE_WIDTH_8BIT
,
32 DW_DMA_SLAVE_WIDTH_16BIT
,
33 DW_DMA_SLAVE_WIDTH_32BIT
,
37 * struct dw_dma_slave - Controller-specific information about a slave
39 * @dma_dev: required DMA master device
40 * @tx_reg: physical address of data register used for
41 * memory-to-peripheral transfers
42 * @rx_reg: physical address of data register used for
43 * peripheral-to-memory transfers
44 * @reg_width: peripheral register width
45 * @cfg_hi: Platform-specific initializer for the CFG_HI register
46 * @cfg_lo: Platform-specific initializer for the CFG_LO register
49 struct device
*dma_dev
;
52 enum dw_dma_slave_width reg_width
;
57 /* Platform-configurable bits in CFG_HI */
58 #define DWC_CFGH_FCMODE (1 << 0)
59 #define DWC_CFGH_FIFO_MODE (1 << 1)
60 #define DWC_CFGH_PROTCTL(x) ((x) << 2)
61 #define DWC_CFGH_SRC_PER(x) ((x) << 7)
62 #define DWC_CFGH_DST_PER(x) ((x) << 11)
64 /* Platform-configurable bits in CFG_LO */
65 #define DWC_CFGL_PRIO(x) ((x) << 5) /* priority */
66 #define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
67 #define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
68 #define DWC_CFGL_LOCK_CH_XACT (2 << 12)
69 #define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
70 #define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
71 #define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
72 #define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
73 #define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
74 #define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
75 #define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
77 /* DMA API extensions */
78 struct dw_cyclic_desc
{
79 struct dw_desc
**desc
;
80 unsigned long periods
;
81 void (*period_callback
)(void *param
);
82 void *period_callback_param
;
85 struct dw_cyclic_desc
*dw_dma_cyclic_prep(struct dma_chan
*chan
,
86 dma_addr_t buf_addr
, size_t buf_len
, size_t period_len
,
87 enum dma_data_direction direction
);
88 void dw_dma_cyclic_free(struct dma_chan
*chan
);
89 int dw_dma_cyclic_start(struct dma_chan
*chan
);
90 void dw_dma_cyclic_stop(struct dma_chan
*chan
);
92 dma_addr_t
dw_dma_get_src_addr(struct dma_chan
*chan
);
94 dma_addr_t
dw_dma_get_dst_addr(struct dma_chan
*chan
);
96 #endif /* DW_DMAC_H */