2 * drivers/char/watchdog/pnx4008_wdt.c
4 * Watchdog driver for PNX4008 board
6 * Authors: Dmitry Chigirev <source@mvista.com>,
7 * Vitaly Wool <vitalywool@gmail.com>
8 * Based on sa1100 driver,
9 * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
11 * 2005-2006 (c) MontaVista Software, Inc. This file is licensed under
12 * the terms of the GNU General Public License version 2. This program
13 * is licensed "as is" without any warranty of any kind, whether express
17 #include <linux/module.h>
18 #include <linux/moduleparam.h>
19 #include <linux/types.h>
20 #include <linux/kernel.h>
22 #include <linux/miscdevice.h>
23 #include <linux/watchdog.h>
24 #include <linux/init.h>
25 #include <linux/bitops.h>
26 #include <linux/ioport.h>
27 #include <linux/device.h>
28 #include <linux/platform_device.h>
29 #include <linux/clk.h>
30 #include <linux/spinlock.h>
31 #include <linux/uaccess.h>
33 #include <linux/slab.h>
34 #include <mach/hardware.h>
36 #define MODULE_NAME "PNX4008-WDT: "
38 /* WatchDog Timer - Chapter 23 Page 207 */
40 #define DEFAULT_HEARTBEAT 19
41 #define MAX_HEARTBEAT 60
43 /* Watchdog timer register set definition */
44 #define WDTIM_INT(p) ((p) + 0x0)
45 #define WDTIM_CTRL(p) ((p) + 0x4)
46 #define WDTIM_COUNTER(p) ((p) + 0x8)
47 #define WDTIM_MCTRL(p) ((p) + 0xC)
48 #define WDTIM_MATCH0(p) ((p) + 0x10)
49 #define WDTIM_EMR(p) ((p) + 0x14)
50 #define WDTIM_PULSE(p) ((p) + 0x18)
51 #define WDTIM_RES(p) ((p) + 0x1C)
53 /* WDTIM_INT bit definitions */
56 /* WDTIM_CTRL bit definitions */
58 #define RESET_COUNT (1 << 1)
59 #define DEBUG_EN (1 << 2)
61 /* WDTIM_MCTRL bit definitions */
64 #define RESET_COUNT0 (1 << 2)
65 #define STOP_COUNT0 (1 << 2)
66 #define M_RES1 (1 << 3)
67 #define M_RES2 (1 << 4)
68 #define RESFRC1 (1 << 5)
69 #define RESFRC2 (1 << 6)
71 /* WDTIM_EMR bit definitions */
73 #define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */
75 /* WDTIM_RES bit definitions */
76 #define WDOG_RESET 1 /* read only */
78 #define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
80 static int nowayout
= WATCHDOG_NOWAYOUT
;
81 static int heartbeat
= DEFAULT_HEARTBEAT
;
83 static DEFINE_SPINLOCK(io_lock
);
84 static unsigned long wdt_status
;
86 #define WDT_OK_TO_CLOSE 1
87 #define WDT_REGION_INITED 2
88 #define WDT_DEVICE_INITED 3
90 static unsigned long boot_status
;
92 static struct resource
*wdt_mem
;
93 static void __iomem
*wdt_base
;
96 static void wdt_enable(void)
100 /* stop counter, initiate counter reset */
101 __raw_writel(RESET_COUNT
, WDTIM_CTRL(wdt_base
));
102 /*wait for reset to complete. 100% guarantee event */
103 while (__raw_readl(WDTIM_COUNTER(wdt_base
)))
105 /* internal and external reset, stop after that */
106 __raw_writel(M_RES2
| STOP_COUNT0
| RESET_COUNT0
,
107 WDTIM_MCTRL(wdt_base
));
108 /* configure match output */
109 __raw_writel(MATCH_OUTPUT_HIGH
, WDTIM_EMR(wdt_base
));
110 /* clear interrupt, just in case */
111 __raw_writel(MATCH_INT
, WDTIM_INT(wdt_base
));
112 /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
113 __raw_writel(0xFFFF, WDTIM_PULSE(wdt_base
));
114 __raw_writel(heartbeat
* WDOG_COUNTER_RATE
, WDTIM_MATCH0(wdt_base
));
115 /*enable counter, stop when debugger active */
116 __raw_writel(COUNT_ENAB
| DEBUG_EN
, WDTIM_CTRL(wdt_base
));
118 spin_unlock(&io_lock
);
121 static void wdt_disable(void)
125 __raw_writel(0, WDTIM_CTRL(wdt_base
)); /*stop counter */
127 spin_unlock(&io_lock
);
130 static int pnx4008_wdt_open(struct inode
*inode
, struct file
*file
)
134 if (test_and_set_bit(WDT_IN_USE
, &wdt_status
))
137 clear_bit(WDT_OK_TO_CLOSE
, &wdt_status
);
139 ret
= clk_enable(wdt_clk
);
141 clear_bit(WDT_IN_USE
, &wdt_status
);
147 return nonseekable_open(inode
, file
);
150 static ssize_t
pnx4008_wdt_write(struct file
*file
, const char *data
,
151 size_t len
, loff_t
*ppos
)
157 clear_bit(WDT_OK_TO_CLOSE
, &wdt_status
);
159 for (i
= 0; i
!= len
; i
++) {
162 if (get_user(c
, data
+ i
))
165 set_bit(WDT_OK_TO_CLOSE
, &wdt_status
);
174 static const struct watchdog_info ident
= {
175 .options
= WDIOF_CARDRESET
| WDIOF_MAGICCLOSE
|
176 WDIOF_SETTIMEOUT
| WDIOF_KEEPALIVEPING
,
177 .identity
= "PNX4008 Watchdog",
180 static long pnx4008_wdt_ioctl(struct file
*file
, unsigned int cmd
,
187 case WDIOC_GETSUPPORT
:
188 ret
= copy_to_user((struct watchdog_info
*)arg
, &ident
,
189 sizeof(ident
)) ? -EFAULT
: 0;
192 case WDIOC_GETSTATUS
:
193 ret
= put_user(0, (int *)arg
);
196 case WDIOC_GETBOOTSTATUS
:
197 ret
= put_user(boot_status
, (int *)arg
);
200 case WDIOC_KEEPALIVE
:
205 case WDIOC_SETTIMEOUT
:
206 ret
= get_user(time
, (int *)arg
);
210 if (time
<= 0 || time
> MAX_HEARTBEAT
) {
219 case WDIOC_GETTIMEOUT
:
220 ret
= put_user(heartbeat
, (int *)arg
);
226 static int pnx4008_wdt_release(struct inode
*inode
, struct file
*file
)
228 if (!test_bit(WDT_OK_TO_CLOSE
, &wdt_status
))
229 printk(KERN_WARNING
"WATCHDOG: Device closed unexpectdly\n");
232 clk_disable(wdt_clk
);
233 clear_bit(WDT_IN_USE
, &wdt_status
);
234 clear_bit(WDT_OK_TO_CLOSE
, &wdt_status
);
239 static const struct file_operations pnx4008_wdt_fops
= {
240 .owner
= THIS_MODULE
,
242 .write
= pnx4008_wdt_write
,
243 .unlocked_ioctl
= pnx4008_wdt_ioctl
,
244 .open
= pnx4008_wdt_open
,
245 .release
= pnx4008_wdt_release
,
248 static struct miscdevice pnx4008_wdt_miscdev
= {
249 .minor
= WATCHDOG_MINOR
,
251 .fops
= &pnx4008_wdt_fops
,
254 static int __devinit
pnx4008_wdt_probe(struct platform_device
*pdev
)
257 struct resource
*res
;
259 if (heartbeat
< 1 || heartbeat
> MAX_HEARTBEAT
)
260 heartbeat
= DEFAULT_HEARTBEAT
;
262 printk(KERN_INFO MODULE_NAME
263 "PNX4008 Watchdog Timer: heartbeat %d sec\n", heartbeat
);
265 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
267 printk(KERN_INFO MODULE_NAME
268 "failed to get memory region resouce\n");
272 size
= resource_size(res
);
273 wdt_mem
= request_mem_region(res
->start
, size
, pdev
->name
);
275 if (wdt_mem
== NULL
) {
276 printk(KERN_INFO MODULE_NAME
"failed to get memory region\n");
279 wdt_base
= (void __iomem
*)IO_ADDRESS(res
->start
);
281 wdt_clk
= clk_get(&pdev
->dev
, NULL
);
282 if (IS_ERR(wdt_clk
)) {
283 ret
= PTR_ERR(wdt_clk
);
284 release_resource(wdt_mem
);
289 ret
= clk_enable(wdt_clk
);
291 release_resource(wdt_mem
);
296 ret
= misc_register(&pnx4008_wdt_miscdev
);
298 printk(KERN_ERR MODULE_NAME
"cannot register misc device\n");
299 release_resource(wdt_mem
);
301 clk_disable(wdt_clk
);
304 boot_status
= (__raw_readl(WDTIM_RES(wdt_base
)) & WDOG_RESET
) ?
306 wdt_disable(); /*disable for now */
307 clk_disable(wdt_clk
);
308 set_bit(WDT_DEVICE_INITED
, &wdt_status
);
315 static int __devexit
pnx4008_wdt_remove(struct platform_device
*pdev
)
317 misc_deregister(&pnx4008_wdt_miscdev
);
319 clk_disable(wdt_clk
);
323 release_resource(wdt_mem
);
330 static struct platform_driver platform_wdt_driver
= {
332 .name
= "pnx4008-watchdog",
333 .owner
= THIS_MODULE
,
335 .probe
= pnx4008_wdt_probe
,
336 .remove
= __devexit_p(pnx4008_wdt_remove
),
339 static int __init
pnx4008_wdt_init(void)
341 return platform_driver_register(&platform_wdt_driver
);
344 static void __exit
pnx4008_wdt_exit(void)
346 platform_driver_unregister(&platform_wdt_driver
);
349 module_init(pnx4008_wdt_init
);
350 module_exit(pnx4008_wdt_exit
);
352 MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
353 MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
355 module_param(heartbeat
, int, 0);
356 MODULE_PARM_DESC(heartbeat
,
357 "Watchdog heartbeat period in seconds from 1 to "
358 __MODULE_STRING(MAX_HEARTBEAT
) ", default "
359 __MODULE_STRING(DEFAULT_HEARTBEAT
));
361 module_param(nowayout
, int, 0);
362 MODULE_PARM_DESC(nowayout
,
363 "Set to 1 to keep watchdog running after device release");
365 MODULE_LICENSE("GPL");
366 MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR
);
367 MODULE_ALIAS("platform:pnx4008-watchdog");