1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #include <linux/device.h>
35 #include "intel_drv.h"
37 #include <linux/console.h>
38 #include "drm_crtc_helper.h"
40 static int i915_modeset
= -1;
41 module_param_named(modeset
, i915_modeset
, int, 0400);
43 unsigned int i915_fbpercrtc
= 0;
44 module_param_named(fbpercrtc
, i915_fbpercrtc
, int, 0400);
46 unsigned int i915_powersave
= 1;
47 module_param_named(powersave
, i915_powersave
, int, 0600);
49 unsigned int i915_lvds_downclock
= 0;
50 module_param_named(lvds_downclock
, i915_lvds_downclock
, int, 0400);
52 bool i915_try_reset
= true;
53 module_param_named(reset
, i915_try_reset
, bool, 0600);
55 static struct drm_driver driver
;
56 extern int intel_agp_enabled
;
58 #define INTEL_VGA_DEVICE(id, info) { \
59 .class = PCI_CLASS_DISPLAY_VGA << 8, \
60 .class_mask = 0xffff00, \
63 .subvendor = PCI_ANY_ID, \
64 .subdevice = PCI_ANY_ID, \
65 .driver_data = (unsigned long) info }
67 static const struct intel_device_info intel_i830_info
= {
68 .gen
= 2, .is_mobile
= 1, .cursor_needs_physical
= 1,
69 .has_overlay
= 1, .overlay_needs_physical
= 1,
72 static const struct intel_device_info intel_845g_info
= {
74 .has_overlay
= 1, .overlay_needs_physical
= 1,
77 static const struct intel_device_info intel_i85x_info
= {
78 .gen
= 2, .is_i85x
= 1, .is_mobile
= 1,
79 .cursor_needs_physical
= 1,
80 .has_overlay
= 1, .overlay_needs_physical
= 1,
83 static const struct intel_device_info intel_i865g_info
= {
85 .has_overlay
= 1, .overlay_needs_physical
= 1,
88 static const struct intel_device_info intel_i915g_info
= {
89 .gen
= 3, .is_i915g
= 1, .cursor_needs_physical
= 1,
90 .has_overlay
= 1, .overlay_needs_physical
= 1,
92 static const struct intel_device_info intel_i915gm_info
= {
93 .gen
= 3, .is_mobile
= 1,
94 .cursor_needs_physical
= 1,
95 .has_overlay
= 1, .overlay_needs_physical
= 1,
98 static const struct intel_device_info intel_i945g_info
= {
99 .gen
= 3, .has_hotplug
= 1, .cursor_needs_physical
= 1,
100 .has_overlay
= 1, .overlay_needs_physical
= 1,
102 static const struct intel_device_info intel_i945gm_info
= {
103 .gen
= 3, .is_i945gm
= 1, .is_mobile
= 1,
104 .has_hotplug
= 1, .cursor_needs_physical
= 1,
105 .has_overlay
= 1, .overlay_needs_physical
= 1,
109 static const struct intel_device_info intel_i965g_info
= {
110 .gen
= 4, .is_broadwater
= 1,
115 static const struct intel_device_info intel_i965gm_info
= {
116 .gen
= 4, .is_crestline
= 1,
117 .is_mobile
= 1, .has_fbc
= 1, .has_hotplug
= 1,
122 static const struct intel_device_info intel_g33_info
= {
123 .gen
= 3, .is_g33
= 1,
124 .need_gfx_hws
= 1, .has_hotplug
= 1,
128 static const struct intel_device_info intel_g45_info
= {
129 .gen
= 4, .is_g4x
= 1, .need_gfx_hws
= 1,
130 .has_pipe_cxsr
= 1, .has_hotplug
= 1,
134 static const struct intel_device_info intel_gm45_info
= {
135 .gen
= 4, .is_g4x
= 1,
136 .is_mobile
= 1, .need_gfx_hws
= 1, .has_fbc
= 1,
137 .has_pipe_cxsr
= 1, .has_hotplug
= 1,
142 static const struct intel_device_info intel_pineview_info
= {
143 .gen
= 3, .is_g33
= 1, .is_pineview
= 1, .is_mobile
= 1,
144 .need_gfx_hws
= 1, .has_hotplug
= 1,
148 static const struct intel_device_info intel_ironlake_d_info
= {
150 .need_gfx_hws
= 1, .has_pipe_cxsr
= 1, .has_hotplug
= 1,
154 static const struct intel_device_info intel_ironlake_m_info
= {
155 .gen
= 5, .is_mobile
= 1,
156 .need_gfx_hws
= 1, .has_hotplug
= 1,
157 .has_fbc
= 0, /* disabled due to buggy hardware */
161 static const struct intel_device_info intel_sandybridge_d_info
= {
163 .need_gfx_hws
= 1, .has_hotplug
= 1,
168 static const struct intel_device_info intel_sandybridge_m_info
= {
169 .gen
= 6, .is_mobile
= 1,
170 .need_gfx_hws
= 1, .has_hotplug
= 1,
176 static const struct pci_device_id pciidlist
[] = { /* aka */
177 INTEL_VGA_DEVICE(0x3577, &intel_i830_info
), /* I830_M */
178 INTEL_VGA_DEVICE(0x2562, &intel_845g_info
), /* 845_G */
179 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info
), /* I855_GM */
180 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info
),
181 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info
), /* I865_G */
182 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info
), /* I915_G */
183 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info
), /* E7221_G */
184 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info
), /* I915_GM */
185 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info
), /* I945_G */
186 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info
), /* I945_GM */
187 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info
), /* I945_GME */
188 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info
), /* I946_GZ */
189 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info
), /* G35_G */
190 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info
), /* I965_Q */
191 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info
), /* I965_G */
192 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info
), /* Q35_G */
193 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info
), /* G33_G */
194 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info
), /* Q33_G */
195 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info
), /* I965_GM */
196 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info
), /* I965_GME */
197 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info
), /* GM45_G */
198 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info
), /* IGD_E_G */
199 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info
), /* Q45_G */
200 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info
), /* G45_G */
201 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info
), /* G41_G */
202 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info
), /* B43_G */
203 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info
), /* B43_G.1 */
204 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info
),
205 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info
),
206 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info
),
207 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info
),
208 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info
),
209 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info
),
210 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info
),
211 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info
),
212 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info
),
213 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info
),
214 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info
),
218 #if defined(CONFIG_DRM_I915_KMS)
219 MODULE_DEVICE_TABLE(pci
, pciidlist
);
222 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
223 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
225 void intel_detect_pch (struct drm_device
*dev
)
227 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
231 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
232 * make graphics device passthrough work easy for VMM, that only
233 * need to expose ISA bridge to let driver know the real hardware
234 * underneath. This is a requirement from virtualization team.
236 pch
= pci_get_class(PCI_CLASS_BRIDGE_ISA
<< 8, NULL
);
238 if (pch
->vendor
== PCI_VENDOR_ID_INTEL
) {
240 id
= pch
->device
& INTEL_PCH_DEVICE_ID_MASK
;
242 if (id
== INTEL_PCH_CPT_DEVICE_ID_TYPE
) {
243 dev_priv
->pch_type
= PCH_CPT
;
244 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
251 void __gen6_force_wake_get(struct drm_i915_private
*dev_priv
)
256 while (count
++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK
) & 1))
259 I915_WRITE_NOTRACE(FORCEWAKE
, 1);
260 POSTING_READ(FORCEWAKE
);
263 while (count
++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK
) & 1) == 0)
267 void __gen6_force_wake_put(struct drm_i915_private
*dev_priv
)
269 I915_WRITE_NOTRACE(FORCEWAKE
, 0);
270 POSTING_READ(FORCEWAKE
);
273 static int i915_drm_freeze(struct drm_device
*dev
)
275 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
277 drm_kms_helper_poll_disable(dev
);
279 pci_save_state(dev
->pdev
);
281 /* If KMS is active, we do the leavevt stuff here */
282 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
283 int error
= i915_gem_idle(dev
);
285 dev_err(&dev
->pdev
->dev
,
286 "GEM idle failed, resume might fail\n");
289 drm_irq_uninstall(dev
);
292 i915_save_state(dev
);
294 intel_opregion_fini(dev
);
296 /* Modeset on resume, not lid events */
297 dev_priv
->modeset_on_lid
= 0;
302 int i915_suspend(struct drm_device
*dev
, pm_message_t state
)
306 if (!dev
|| !dev
->dev_private
) {
307 DRM_ERROR("dev: %p\n", dev
);
308 DRM_ERROR("DRM not initialized, aborting suspend.\n");
312 if (state
.event
== PM_EVENT_PRETHAW
)
316 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
319 error
= i915_drm_freeze(dev
);
323 if (state
.event
== PM_EVENT_SUSPEND
) {
324 /* Shut down the device */
325 pci_disable_device(dev
->pdev
);
326 pci_set_power_state(dev
->pdev
, PCI_D3hot
);
332 static int i915_drm_thaw(struct drm_device
*dev
)
334 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
337 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
338 mutex_lock(&dev
->struct_mutex
);
339 i915_gem_restore_gtt_mappings(dev
);
340 mutex_unlock(&dev
->struct_mutex
);
343 i915_restore_state(dev
);
344 intel_opregion_setup(dev
);
346 /* KMS EnterVT equivalent */
347 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
348 mutex_lock(&dev
->struct_mutex
);
349 dev_priv
->mm
.suspended
= 0;
351 error
= i915_gem_init_ringbuffer(dev
);
352 mutex_unlock(&dev
->struct_mutex
);
354 drm_irq_install(dev
);
356 /* Resume the modeset for every activated CRTC */
357 drm_helper_resume_force_mode(dev
);
360 /* Clock gating state */
361 intel_enable_clock_gating(dev
);
363 intel_opregion_init(dev
);
365 dev_priv
->modeset_on_lid
= 0;
370 int i915_resume(struct drm_device
*dev
)
374 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
377 if (pci_enable_device(dev
->pdev
))
380 pci_set_master(dev
->pdev
);
382 ret
= i915_drm_thaw(dev
);
386 drm_kms_helper_poll_enable(dev
);
390 static int i8xx_do_reset(struct drm_device
*dev
, u8 flags
)
392 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
397 I915_WRITE(D_STATE
, I915_READ(D_STATE
) | DSTATE_GFX_RESET_I830
);
398 POSTING_READ(D_STATE
);
400 if (IS_I830(dev
) || IS_845G(dev
)) {
401 I915_WRITE(DEBUG_RESET_I830
,
402 DEBUG_RESET_DISPLAY
|
405 POSTING_READ(DEBUG_RESET_I830
);
408 I915_WRITE(DEBUG_RESET_I830
, 0);
409 POSTING_READ(DEBUG_RESET_I830
);
414 I915_WRITE(D_STATE
, I915_READ(D_STATE
) & ~DSTATE_GFX_RESET_I830
);
415 POSTING_READ(D_STATE
);
420 static int i965_reset_complete(struct drm_device
*dev
)
423 pci_read_config_byte(dev
->pdev
, I965_GDRST
, &gdrst
);
427 static int i965_do_reset(struct drm_device
*dev
, u8 flags
)
432 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
433 * well as the reset bit (GR/bit 0). Setting the GR bit
434 * triggers the reset; when done, the hardware will clear it.
436 pci_read_config_byte(dev
->pdev
, I965_GDRST
, &gdrst
);
437 pci_write_config_byte(dev
->pdev
, I965_GDRST
, gdrst
| flags
| 0x1);
439 return wait_for(i965_reset_complete(dev
), 500);
442 static int ironlake_do_reset(struct drm_device
*dev
, u8 flags
)
444 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
445 u32 gdrst
= I915_READ(MCHBAR_MIRROR_BASE
+ ILK_GDSR
);
446 I915_WRITE(MCHBAR_MIRROR_BASE
+ ILK_GDSR
, gdrst
| flags
| 0x1);
447 return wait_for(I915_READ(MCHBAR_MIRROR_BASE
+ ILK_GDSR
) & 0x1, 500);
450 static int gen6_do_reset(struct drm_device
*dev
, u8 flags
)
452 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
454 I915_WRITE(GEN6_GDRST
, GEN6_GRDOM_FULL
);
455 return wait_for((I915_READ(GEN6_GDRST
) & GEN6_GRDOM_FULL
) == 0, 500);
459 * i965_reset - reset chip after a hang
460 * @dev: drm device to reset
461 * @flags: reset domains
463 * Reset the chip. Useful if a hang is detected. Returns zero on successful
464 * reset or otherwise an error code.
466 * Procedure is fairly simple:
467 * - reset the chip using the reset reg
468 * - re-init context state
469 * - re-init hardware status page
470 * - re-init ring buffer
471 * - re-init interrupt state
474 int i915_reset(struct drm_device
*dev
, u8 flags
)
476 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
478 * We really should only reset the display subsystem if we actually
481 bool need_display
= true;
487 if (!mutex_trylock(&dev
->struct_mutex
))
493 if (get_seconds() - dev_priv
->last_gpu_reset
< 5) {
494 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
495 } else switch (INTEL_INFO(dev
)->gen
) {
497 ret
= gen6_do_reset(dev
, flags
);
500 ret
= ironlake_do_reset(dev
, flags
);
503 ret
= i965_do_reset(dev
, flags
);
506 ret
= i8xx_do_reset(dev
, flags
);
509 dev_priv
->last_gpu_reset
= get_seconds();
511 DRM_ERROR("Failed to reset chip.\n");
512 mutex_unlock(&dev
->struct_mutex
);
516 /* Ok, now get things going again... */
519 * Everything depends on having the GTT running, so we need to start
520 * there. Fortunately we don't need to do this unless we reset the
521 * chip at a PCI level.
523 * Next we need to restore the context, but we don't use those
526 * Ring buffer needs to be re-initialized in the KMS case, or if X
527 * was running at the time of the reset (i.e. we weren't VT
530 if (drm_core_check_feature(dev
, DRIVER_MODESET
) ||
531 !dev_priv
->mm
.suspended
) {
532 dev_priv
->mm
.suspended
= 0;
534 dev_priv
->ring
[RCS
].init(&dev_priv
->ring
[RCS
]);
536 dev_priv
->ring
[VCS
].init(&dev_priv
->ring
[VCS
]);
538 dev_priv
->ring
[BCS
].init(&dev_priv
->ring
[BCS
]);
540 mutex_unlock(&dev
->struct_mutex
);
541 drm_irq_uninstall(dev
);
542 drm_irq_install(dev
);
543 mutex_lock(&dev
->struct_mutex
);
546 mutex_unlock(&dev
->struct_mutex
);
549 * Perform a full modeset as on later generations, e.g. Ironlake, we may
550 * need to retrain the display link and cannot just restore the register
554 mutex_lock(&dev
->mode_config
.mutex
);
555 drm_helper_resume_force_mode(dev
);
556 mutex_unlock(&dev
->mode_config
.mutex
);
564 i915_pci_probe(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
566 return drm_get_pci_dev(pdev
, ent
, &driver
);
570 i915_pci_remove(struct pci_dev
*pdev
)
572 struct drm_device
*dev
= pci_get_drvdata(pdev
);
577 static int i915_pm_suspend(struct device
*dev
)
579 struct pci_dev
*pdev
= to_pci_dev(dev
);
580 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
583 if (!drm_dev
|| !drm_dev
->dev_private
) {
584 dev_err(dev
, "DRM not initialized, aborting suspend.\n");
588 if (drm_dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
591 error
= i915_drm_freeze(drm_dev
);
595 pci_disable_device(pdev
);
596 pci_set_power_state(pdev
, PCI_D3hot
);
601 static int i915_pm_resume(struct device
*dev
)
603 struct pci_dev
*pdev
= to_pci_dev(dev
);
604 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
606 return i915_resume(drm_dev
);
609 static int i915_pm_freeze(struct device
*dev
)
611 struct pci_dev
*pdev
= to_pci_dev(dev
);
612 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
614 if (!drm_dev
|| !drm_dev
->dev_private
) {
615 dev_err(dev
, "DRM not initialized, aborting suspend.\n");
619 return i915_drm_freeze(drm_dev
);
622 static int i915_pm_thaw(struct device
*dev
)
624 struct pci_dev
*pdev
= to_pci_dev(dev
);
625 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
627 return i915_drm_thaw(drm_dev
);
630 static int i915_pm_poweroff(struct device
*dev
)
632 struct pci_dev
*pdev
= to_pci_dev(dev
);
633 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
635 return i915_drm_freeze(drm_dev
);
638 static const struct dev_pm_ops i915_pm_ops
= {
639 .suspend
= i915_pm_suspend
,
640 .resume
= i915_pm_resume
,
641 .freeze
= i915_pm_freeze
,
642 .thaw
= i915_pm_thaw
,
643 .poweroff
= i915_pm_poweroff
,
644 .restore
= i915_pm_resume
,
647 static struct vm_operations_struct i915_gem_vm_ops
= {
648 .fault
= i915_gem_fault
,
649 .open
= drm_gem_vm_open
,
650 .close
= drm_gem_vm_close
,
653 static struct drm_driver driver
= {
654 /* don't use mtrr's here, the Xserver or user space app should
655 * deal with them for intel hardware.
658 DRIVER_USE_AGP
| DRIVER_REQUIRE_AGP
| /* DRIVER_USE_MTRR |*/
659 DRIVER_HAVE_IRQ
| DRIVER_IRQ_SHARED
| DRIVER_GEM
,
660 .load
= i915_driver_load
,
661 .unload
= i915_driver_unload
,
662 .open
= i915_driver_open
,
663 .lastclose
= i915_driver_lastclose
,
664 .preclose
= i915_driver_preclose
,
665 .postclose
= i915_driver_postclose
,
667 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
668 .suspend
= i915_suspend
,
669 .resume
= i915_resume
,
671 .device_is_agp
= i915_driver_device_is_agp
,
672 .enable_vblank
= i915_enable_vblank
,
673 .disable_vblank
= i915_disable_vblank
,
674 .get_vblank_timestamp
= i915_get_vblank_timestamp
,
675 .get_scanout_position
= i915_get_crtc_scanoutpos
,
676 .irq_preinstall
= i915_driver_irq_preinstall
,
677 .irq_postinstall
= i915_driver_irq_postinstall
,
678 .irq_uninstall
= i915_driver_irq_uninstall
,
679 .irq_handler
= i915_driver_irq_handler
,
680 .reclaim_buffers
= drm_core_reclaim_buffers
,
681 .master_create
= i915_master_create
,
682 .master_destroy
= i915_master_destroy
,
683 #if defined(CONFIG_DEBUG_FS)
684 .debugfs_init
= i915_debugfs_init
,
685 .debugfs_cleanup
= i915_debugfs_cleanup
,
687 .gem_init_object
= i915_gem_init_object
,
688 .gem_free_object
= i915_gem_free_object
,
689 .gem_vm_ops
= &i915_gem_vm_ops
,
690 .ioctls
= i915_ioctls
,
692 .owner
= THIS_MODULE
,
694 .release
= drm_release
,
695 .unlocked_ioctl
= drm_ioctl
,
696 .mmap
= drm_gem_mmap
,
698 .fasync
= drm_fasync
,
701 .compat_ioctl
= i915_compat_ioctl
,
703 .llseek
= noop_llseek
,
708 .id_table
= pciidlist
,
709 .probe
= i915_pci_probe
,
710 .remove
= i915_pci_remove
,
711 .driver
.pm
= &i915_pm_ops
,
717 .major
= DRIVER_MAJOR
,
718 .minor
= DRIVER_MINOR
,
719 .patchlevel
= DRIVER_PATCHLEVEL
,
722 static int __init
i915_init(void)
724 if (!intel_agp_enabled
) {
725 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
729 driver
.num_ioctls
= i915_max_ioctl
;
732 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
733 * explicitly disabled with the module pararmeter.
735 * Otherwise, just follow the parameter (defaulting to off).
737 * Allow optional vga_text_mode_force boot option to override
738 * the default behavior.
740 #if defined(CONFIG_DRM_I915_KMS)
741 if (i915_modeset
!= 0)
742 driver
.driver_features
|= DRIVER_MODESET
;
744 if (i915_modeset
== 1)
745 driver
.driver_features
|= DRIVER_MODESET
;
747 #ifdef CONFIG_VGA_CONSOLE
748 if (vgacon_text_force() && i915_modeset
== -1)
749 driver
.driver_features
&= ~DRIVER_MODESET
;
752 return drm_init(&driver
);
755 static void __exit
i915_exit(void)
760 module_init(i915_init
);
761 module_exit(i915_exit
);
763 MODULE_AUTHOR(DRIVER_AUTHOR
);
764 MODULE_DESCRIPTION(DRIVER_DESC
);
765 MODULE_LICENSE("GPL and additional rights");