2 * Blackfin On-Chip MAC Driver
4 * Copyright 2004-2010 Analog Devices Inc.
6 * Enter bugs at http://blackfin.uclinux.org/
8 * Licensed under the GPL-2 or later.
11 #include <linux/init.h>
12 #include <linux/module.h>
13 #include <linux/kernel.h>
14 #include <linux/sched.h>
15 #include <linux/slab.h>
16 #include <linux/delay.h>
17 #include <linux/timer.h>
18 #include <linux/errno.h>
19 #include <linux/irq.h>
21 #include <linux/ioport.h>
22 #include <linux/crc32.h>
23 #include <linux/device.h>
24 #include <linux/spinlock.h>
25 #include <linux/mii.h>
26 #include <linux/netdevice.h>
27 #include <linux/etherdevice.h>
28 #include <linux/ethtool.h>
29 #include <linux/skbuff.h>
30 #include <linux/platform_device.h>
33 #include <linux/dma-mapping.h>
35 #include <asm/div64.h>
37 #include <asm/blackfin.h>
38 #include <asm/cacheflush.h>
39 #include <asm/portmux.h>
44 #define DRV_NAME "bfin_mac"
45 #define DRV_VERSION "1.1"
46 #define DRV_AUTHOR "Bryan Wu, Luke Yang"
47 #define DRV_DESC "Blackfin on-chip Ethernet MAC driver"
49 MODULE_AUTHOR(DRV_AUTHOR
);
50 MODULE_LICENSE("GPL");
51 MODULE_DESCRIPTION(DRV_DESC
);
52 MODULE_ALIAS("platform:bfin_mac");
54 #if defined(CONFIG_BFIN_MAC_USE_L1)
55 # define bfin_mac_alloc(dma_handle, size) l1_data_sram_zalloc(size)
56 # define bfin_mac_free(dma_handle, ptr) l1_data_sram_free(ptr)
58 # define bfin_mac_alloc(dma_handle, size) \
59 dma_alloc_coherent(NULL, size, dma_handle, GFP_KERNEL)
60 # define bfin_mac_free(dma_handle, ptr) \
61 dma_free_coherent(NULL, sizeof(*ptr), ptr, dma_handle)
64 #define PKT_BUF_SZ 1580
66 #define MAX_TIMEOUT_CNT 500
68 /* pointers to maintain transmit list */
69 static struct net_dma_desc_tx
*tx_list_head
;
70 static struct net_dma_desc_tx
*tx_list_tail
;
71 static struct net_dma_desc_rx
*rx_list_head
;
72 static struct net_dma_desc_rx
*rx_list_tail
;
73 static struct net_dma_desc_rx
*current_rx_ptr
;
74 static struct net_dma_desc_tx
*current_tx_ptr
;
75 static struct net_dma_desc_tx
*tx_desc
;
76 static struct net_dma_desc_rx
*rx_desc
;
78 static void desc_list_free(void)
80 struct net_dma_desc_rx
*r
;
81 struct net_dma_desc_tx
*t
;
83 #if !defined(CONFIG_BFIN_MAC_USE_L1)
84 dma_addr_t dma_handle
= 0;
89 for (i
= 0; i
< CONFIG_BFIN_TX_DESC_NUM
; i
++) {
92 dev_kfree_skb(t
->skb
);
98 bfin_mac_free(dma_handle
, tx_desc
);
103 for (i
= 0; i
< CONFIG_BFIN_RX_DESC_NUM
; i
++) {
106 dev_kfree_skb(r
->skb
);
112 bfin_mac_free(dma_handle
, rx_desc
);
116 static int desc_list_init(void)
119 struct sk_buff
*new_skb
;
120 #if !defined(CONFIG_BFIN_MAC_USE_L1)
122 * This dma_handle is useless in Blackfin dma_alloc_coherent().
123 * The real dma handler is the return value of dma_alloc_coherent().
125 dma_addr_t dma_handle
;
128 tx_desc
= bfin_mac_alloc(&dma_handle
,
129 sizeof(struct net_dma_desc_tx
) *
130 CONFIG_BFIN_TX_DESC_NUM
);
134 rx_desc
= bfin_mac_alloc(&dma_handle
,
135 sizeof(struct net_dma_desc_rx
) *
136 CONFIG_BFIN_RX_DESC_NUM
);
141 tx_list_head
= tx_list_tail
= tx_desc
;
143 for (i
= 0; i
< CONFIG_BFIN_TX_DESC_NUM
; i
++) {
144 struct net_dma_desc_tx
*t
= tx_desc
+ i
;
145 struct dma_descriptor
*a
= &(t
->desc_a
);
146 struct dma_descriptor
*b
= &(t
->desc_b
);
150 * read from memory WNR = 0
151 * wordsize is 32 bits
152 * 6 half words is desc size
155 a
->config
= WDSIZE_32
| NDSIZE_6
| DMAFLOW_LARGE
;
156 a
->start_addr
= (unsigned long)t
->packet
;
158 a
->next_dma_desc
= b
;
162 * write to memory WNR = 1
163 * wordsize is 32 bits
165 * 6 half words is desc size
168 b
->config
= DMAEN
| WNR
| WDSIZE_32
| NDSIZE_6
| DMAFLOW_LARGE
;
169 b
->start_addr
= (unsigned long)(&(t
->status
));
173 tx_list_tail
->desc_b
.next_dma_desc
= a
;
174 tx_list_tail
->next
= t
;
177 tx_list_tail
->next
= tx_list_head
; /* tx_list is a circle */
178 tx_list_tail
->desc_b
.next_dma_desc
= &(tx_list_head
->desc_a
);
179 current_tx_ptr
= tx_list_head
;
182 rx_list_head
= rx_list_tail
= rx_desc
;
184 for (i
= 0; i
< CONFIG_BFIN_RX_DESC_NUM
; i
++) {
185 struct net_dma_desc_rx
*r
= rx_desc
+ i
;
186 struct dma_descriptor
*a
= &(r
->desc_a
);
187 struct dma_descriptor
*b
= &(r
->desc_b
);
189 /* allocate a new skb for next time receive */
190 new_skb
= dev_alloc_skb(PKT_BUF_SZ
+ NET_IP_ALIGN
);
192 printk(KERN_NOTICE DRV_NAME
193 ": init: low on mem - packet dropped\n");
196 skb_reserve(new_skb
, NET_IP_ALIGN
);
197 /* Invidate the data cache of skb->data range when it is write back
198 * cache. It will prevent overwritting the new data from DMA
200 blackfin_dcache_invalidate_range((unsigned long)new_skb
->head
,
201 (unsigned long)new_skb
->end
);
206 * write to memory WNR = 1
207 * wordsize is 32 bits
209 * 6 half words is desc size
212 a
->config
= DMAEN
| WNR
| WDSIZE_32
| NDSIZE_6
| DMAFLOW_LARGE
;
213 /* since RXDWA is enabled */
214 a
->start_addr
= (unsigned long)new_skb
->data
- 2;
216 a
->next_dma_desc
= b
;
220 * write to memory WNR = 1
221 * wordsize is 32 bits
223 * 6 half words is desc size
226 b
->config
= DMAEN
| WNR
| WDSIZE_32
| DI_EN
|
227 NDSIZE_6
| DMAFLOW_LARGE
;
228 b
->start_addr
= (unsigned long)(&(r
->status
));
231 rx_list_tail
->desc_b
.next_dma_desc
= a
;
232 rx_list_tail
->next
= r
;
235 rx_list_tail
->next
= rx_list_head
; /* rx_list is a circle */
236 rx_list_tail
->desc_b
.next_dma_desc
= &(rx_list_head
->desc_a
);
237 current_rx_ptr
= rx_list_head
;
243 printk(KERN_ERR DRV_NAME
": kmalloc failed\n");
248 /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
253 /* Wait until the previous MDC/MDIO transaction has completed */
254 static int bfin_mdio_poll(void)
256 int timeout_cnt
= MAX_TIMEOUT_CNT
;
258 /* poll the STABUSY bit */
259 while ((bfin_read_EMAC_STAADD()) & STABUSY
) {
261 if (timeout_cnt
-- < 0) {
262 printk(KERN_ERR DRV_NAME
263 ": wait MDC/MDIO transaction to complete timeout\n");
271 /* Read an off-chip register in a PHY through the MDC/MDIO port */
272 static int bfin_mdiobus_read(struct mii_bus
*bus
, int phy_addr
, int regnum
)
276 ret
= bfin_mdio_poll();
281 bfin_write_EMAC_STAADD(SET_PHYAD((u16
) phy_addr
) |
282 SET_REGAD((u16
) regnum
) |
285 ret
= bfin_mdio_poll();
289 return (int) bfin_read_EMAC_STADAT();
292 /* Write an off-chip register in a PHY through the MDC/MDIO port */
293 static int bfin_mdiobus_write(struct mii_bus
*bus
, int phy_addr
, int regnum
,
298 ret
= bfin_mdio_poll();
302 bfin_write_EMAC_STADAT((u32
) value
);
305 bfin_write_EMAC_STAADD(SET_PHYAD((u16
) phy_addr
) |
306 SET_REGAD((u16
) regnum
) |
310 return bfin_mdio_poll();
313 static int bfin_mdiobus_reset(struct mii_bus
*bus
)
318 static void bfin_mac_adjust_link(struct net_device
*dev
)
320 struct bfin_mac_local
*lp
= netdev_priv(dev
);
321 struct phy_device
*phydev
= lp
->phydev
;
325 spin_lock_irqsave(&lp
->lock
, flags
);
327 /* Now we make sure that we can be in full duplex mode.
328 * If not, we operate in half-duplex mode. */
329 if (phydev
->duplex
!= lp
->old_duplex
) {
330 u32 opmode
= bfin_read_EMAC_OPMODE();
338 bfin_write_EMAC_OPMODE(opmode
);
339 lp
->old_duplex
= phydev
->duplex
;
342 if (phydev
->speed
!= lp
->old_speed
) {
343 if (phydev
->interface
== PHY_INTERFACE_MODE_RMII
) {
344 u32 opmode
= bfin_read_EMAC_OPMODE();
345 switch (phydev
->speed
) {
354 "%s: Ack! Speed (%d) is not 10/100!\n",
355 DRV_NAME
, phydev
->speed
);
358 bfin_write_EMAC_OPMODE(opmode
);
362 lp
->old_speed
= phydev
->speed
;
369 } else if (lp
->old_link
) {
377 u32 opmode
= bfin_read_EMAC_OPMODE();
378 phy_print_status(phydev
);
379 pr_debug("EMAC_OPMODE = 0x%08x\n", opmode
);
382 spin_unlock_irqrestore(&lp
->lock
, flags
);
386 #define MDC_CLK 2500000
388 static int mii_probe(struct net_device
*dev
, int phy_mode
)
390 struct bfin_mac_local
*lp
= netdev_priv(dev
);
391 struct phy_device
*phydev
= NULL
;
392 unsigned short sysctl
;
396 /* Enable PHY output early */
397 if (!(bfin_read_VR_CTL() & CLKBUFOE
))
398 bfin_write_VR_CTL(bfin_read_VR_CTL() | CLKBUFOE
);
401 mdc_div
= ((sclk
/ MDC_CLK
) / 2) - 1;
403 sysctl
= bfin_read_EMAC_SYSCTL();
404 sysctl
= (sysctl
& ~MDCDIV
) | SET_MDCDIV(mdc_div
);
405 bfin_write_EMAC_SYSCTL(sysctl
);
407 /* search for connected PHY device */
408 for (i
= 0; i
< PHY_MAX_ADDR
; ++i
) {
409 struct phy_device
*const tmp_phydev
= lp
->mii_bus
->phy_map
[i
];
412 continue; /* no PHY here... */
415 break; /* found it */
418 /* now we are supposed to have a proper phydev, to attach to... */
420 printk(KERN_INFO
"%s: Don't found any phy device at all\n",
425 if (phy_mode
!= PHY_INTERFACE_MODE_RMII
&&
426 phy_mode
!= PHY_INTERFACE_MODE_MII
) {
427 printk(KERN_INFO
"%s: Invalid phy interface mode\n", dev
->name
);
431 phydev
= phy_connect(dev
, dev_name(&phydev
->dev
), &bfin_mac_adjust_link
,
434 if (IS_ERR(phydev
)) {
435 printk(KERN_ERR
"%s: Could not attach to PHY\n", dev
->name
);
436 return PTR_ERR(phydev
);
439 /* mask with MAC supported features */
440 phydev
->supported
&= (SUPPORTED_10baseT_Half
441 | SUPPORTED_10baseT_Full
442 | SUPPORTED_100baseT_Half
443 | SUPPORTED_100baseT_Full
445 | SUPPORTED_Pause
| SUPPORTED_Asym_Pause
449 phydev
->advertising
= phydev
->supported
;
456 printk(KERN_INFO
"%s: attached PHY driver [%s] "
457 "(mii_bus:phy_addr=%s, irq=%d, mdc_clk=%dHz(mdc_div=%d)"
459 DRV_NAME
, phydev
->drv
->name
, dev_name(&phydev
->dev
), phydev
->irq
,
460 MDC_CLK
, mdc_div
, sclk
/1000000);
470 * interrupt routine for magic packet wakeup
472 static irqreturn_t
bfin_mac_wake_interrupt(int irq
, void *dev_id
)
478 bfin_mac_ethtool_getsettings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
480 struct bfin_mac_local
*lp
= netdev_priv(dev
);
483 return phy_ethtool_gset(lp
->phydev
, cmd
);
489 bfin_mac_ethtool_setsettings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
491 struct bfin_mac_local
*lp
= netdev_priv(dev
);
493 if (!capable(CAP_NET_ADMIN
))
497 return phy_ethtool_sset(lp
->phydev
, cmd
);
502 static void bfin_mac_ethtool_getdrvinfo(struct net_device
*dev
,
503 struct ethtool_drvinfo
*info
)
505 strcpy(info
->driver
, DRV_NAME
);
506 strcpy(info
->version
, DRV_VERSION
);
507 strcpy(info
->fw_version
, "N/A");
508 strcpy(info
->bus_info
, dev_name(&dev
->dev
));
511 static void bfin_mac_ethtool_getwol(struct net_device
*dev
,
512 struct ethtool_wolinfo
*wolinfo
)
514 struct bfin_mac_local
*lp
= netdev_priv(dev
);
516 wolinfo
->supported
= WAKE_MAGIC
;
517 wolinfo
->wolopts
= lp
->wol
;
520 static int bfin_mac_ethtool_setwol(struct net_device
*dev
,
521 struct ethtool_wolinfo
*wolinfo
)
523 struct bfin_mac_local
*lp
= netdev_priv(dev
);
526 if (wolinfo
->wolopts
& (WAKE_MAGICSECURE
|
533 lp
->wol
= wolinfo
->wolopts
;
535 if (lp
->wol
&& !lp
->irq_wake_requested
) {
536 /* register wake irq handler */
537 rc
= request_irq(IRQ_MAC_WAKEDET
, bfin_mac_wake_interrupt
,
538 IRQF_DISABLED
, "EMAC_WAKE", dev
);
541 lp
->irq_wake_requested
= true;
544 if (!lp
->wol
&& lp
->irq_wake_requested
) {
545 free_irq(IRQ_MAC_WAKEDET
, dev
);
546 lp
->irq_wake_requested
= false;
549 /* Make sure the PHY driver doesn't suspend */
550 device_init_wakeup(&dev
->dev
, lp
->wol
);
555 static const struct ethtool_ops bfin_mac_ethtool_ops
= {
556 .get_settings
= bfin_mac_ethtool_getsettings
,
557 .set_settings
= bfin_mac_ethtool_setsettings
,
558 .get_link
= ethtool_op_get_link
,
559 .get_drvinfo
= bfin_mac_ethtool_getdrvinfo
,
560 .get_wol
= bfin_mac_ethtool_getwol
,
561 .set_wol
= bfin_mac_ethtool_setwol
,
564 /**************************************************************************/
565 void setup_system_regs(struct net_device
*dev
)
567 struct bfin_mac_local
*lp
= netdev_priv(dev
);
569 unsigned short sysctl
;
572 * Odd word alignment for Receive Frame DMA word
573 * Configure checksum support and rcve frame word alignment
575 sysctl
= bfin_read_EMAC_SYSCTL();
577 * check if interrupt is requested for any PHY,
578 * enable PHY interrupt only if needed
580 for (i
= 0; i
< PHY_MAX_ADDR
; ++i
)
581 if (lp
->mii_bus
->irq
[i
] != PHY_POLL
)
583 if (i
< PHY_MAX_ADDR
)
586 #if defined(BFIN_MAC_CSUM_OFFLOAD)
591 bfin_write_EMAC_SYSCTL(sysctl
);
593 bfin_write_EMAC_MMC_CTL(RSTC
| CROLL
);
595 /* Initialize the TX DMA channel registers */
596 bfin_write_DMA2_X_COUNT(0);
597 bfin_write_DMA2_X_MODIFY(4);
598 bfin_write_DMA2_Y_COUNT(0);
599 bfin_write_DMA2_Y_MODIFY(0);
601 /* Initialize the RX DMA channel registers */
602 bfin_write_DMA1_X_COUNT(0);
603 bfin_write_DMA1_X_MODIFY(4);
604 bfin_write_DMA1_Y_COUNT(0);
605 bfin_write_DMA1_Y_MODIFY(0);
608 static void setup_mac_addr(u8
*mac_addr
)
610 u32 addr_low
= le32_to_cpu(*(__le32
*) & mac_addr
[0]);
611 u16 addr_hi
= le16_to_cpu(*(__le16
*) & mac_addr
[4]);
613 /* this depends on a little-endian machine */
614 bfin_write_EMAC_ADDRLO(addr_low
);
615 bfin_write_EMAC_ADDRHI(addr_hi
);
618 static int bfin_mac_set_mac_address(struct net_device
*dev
, void *p
)
620 struct sockaddr
*addr
= p
;
621 if (netif_running(dev
))
623 memcpy(dev
->dev_addr
, addr
->sa_data
, dev
->addr_len
);
624 setup_mac_addr(dev
->dev_addr
);
628 #ifdef CONFIG_BFIN_MAC_USE_HWSTAMP
629 #define bfin_mac_hwtstamp_is_none(cfg) ((cfg) == HWTSTAMP_FILTER_NONE)
631 static int bfin_mac_hwtstamp_ioctl(struct net_device
*netdev
,
632 struct ifreq
*ifr
, int cmd
)
634 struct hwtstamp_config config
;
635 struct bfin_mac_local
*lp
= netdev_priv(netdev
);
637 u32 ptpfv1
, ptpfv2
, ptpfv3
, ptpfoff
;
639 if (copy_from_user(&config
, ifr
->ifr_data
, sizeof(config
)))
642 pr_debug("%s config flag:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
643 __func__
, config
.flags
, config
.tx_type
, config
.rx_filter
);
645 /* reserved for future extensions */
649 if ((config
.tx_type
!= HWTSTAMP_TX_OFF
) &&
650 (config
.tx_type
!= HWTSTAMP_TX_ON
))
653 ptpctl
= bfin_read_EMAC_PTP_CTL();
655 switch (config
.rx_filter
) {
656 case HWTSTAMP_FILTER_NONE
:
658 * Dont allow any timestamping
661 bfin_write_EMAC_PTP_FV3(ptpfv3
);
663 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT
:
664 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC
:
665 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ
:
667 * Clear the five comparison mask bits (bits[12:8]) in EMAC_PTP_CTL)
668 * to enable all the field matches.
671 bfin_write_EMAC_PTP_CTL(ptpctl
);
673 * Keep the default values of the EMAC_PTP_FOFF register.
675 ptpfoff
= 0x4A24170C;
676 bfin_write_EMAC_PTP_FOFF(ptpfoff
);
678 * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
682 bfin_write_EMAC_PTP_FV1(ptpfv1
);
684 bfin_write_EMAC_PTP_FV2(ptpfv2
);
686 * The default value (0xFFFC) allows the timestamping of both
687 * received Sync messages and Delay_Req messages.
690 bfin_write_EMAC_PTP_FV3(ptpfv3
);
692 config
.rx_filter
= HWTSTAMP_FILTER_PTP_V1_L4_EVENT
;
694 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT
:
695 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC
:
696 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ
:
697 /* Clear all five comparison mask bits (bits[12:8]) in the
698 * EMAC_PTP_CTL register to enable all the field matches.
701 bfin_write_EMAC_PTP_CTL(ptpctl
);
703 * Keep the default values of the EMAC_PTP_FOFF register, except set
704 * the PTPCOF field to 0x2A.
706 ptpfoff
= 0x2A24170C;
707 bfin_write_EMAC_PTP_FOFF(ptpfoff
);
709 * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
713 bfin_write_EMAC_PTP_FV1(ptpfv1
);
715 bfin_write_EMAC_PTP_FV2(ptpfv2
);
717 * To allow the timestamping of Pdelay_Req and Pdelay_Resp, set
718 * the value to 0xFFF0.
721 bfin_write_EMAC_PTP_FV3(ptpfv3
);
723 config
.rx_filter
= HWTSTAMP_FILTER_PTP_V2_L4_EVENT
;
725 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT
:
726 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC
:
727 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ
:
729 * Clear bits 8 and 12 of the EMAC_PTP_CTL register to enable only the
730 * EFTM and PTPCM field comparison.
733 bfin_write_EMAC_PTP_CTL(ptpctl
);
735 * Keep the default values of all the fields of the EMAC_PTP_FOFF
736 * register, except set the PTPCOF field to 0x0E.
738 ptpfoff
= 0x0E24170C;
739 bfin_write_EMAC_PTP_FOFF(ptpfoff
);
741 * Program bits [15:0] of the EMAC_PTP_FV1 register to 0x88F7, which
742 * corresponds to PTP messages on the MAC layer.
745 bfin_write_EMAC_PTP_FV1(ptpfv1
);
747 bfin_write_EMAC_PTP_FV2(ptpfv2
);
749 * To allow the timestamping of Pdelay_Req and Pdelay_Resp
750 * messages, set the value to 0xFFF0.
753 bfin_write_EMAC_PTP_FV3(ptpfv3
);
755 config
.rx_filter
= HWTSTAMP_FILTER_PTP_V2_L2_EVENT
;
761 if (config
.tx_type
== HWTSTAMP_TX_OFF
&&
762 bfin_mac_hwtstamp_is_none(config
.rx_filter
)) {
764 bfin_write_EMAC_PTP_CTL(ptpctl
);
769 bfin_write_EMAC_PTP_CTL(ptpctl
);
772 * clear any existing timestamp
774 bfin_read_EMAC_PTP_RXSNAPLO();
775 bfin_read_EMAC_PTP_RXSNAPHI();
777 bfin_read_EMAC_PTP_TXSNAPLO();
778 bfin_read_EMAC_PTP_TXSNAPHI();
781 * Set registers so that rollover occurs soon to test this.
783 bfin_write_EMAC_PTP_TIMELO(0x00000000);
784 bfin_write_EMAC_PTP_TIMEHI(0xFF800000);
788 lp
->compare
.last_update
= 0;
789 timecounter_init(&lp
->clock
,
791 ktime_to_ns(ktime_get_real()));
792 timecompare_update(&lp
->compare
, 0);
795 lp
->stamp_cfg
= config
;
796 return copy_to_user(ifr
->ifr_data
, &config
, sizeof(config
)) ?
800 static void bfin_dump_hwtamp(char *s
, ktime_t
*hw
, ktime_t
*ts
, struct timecompare
*cmp
)
802 ktime_t sys
= ktime_get_real();
804 pr_debug("%s %s hardware:%d,%d transform system:%d,%d system:%d,%d, cmp:%lld, %lld\n",
805 __func__
, s
, hw
->tv
.sec
, hw
->tv
.nsec
, ts
->tv
.sec
, ts
->tv
.nsec
, sys
.tv
.sec
,
806 sys
.tv
.nsec
, cmp
->offset
, cmp
->skew
);
809 static void bfin_tx_hwtstamp(struct net_device
*netdev
, struct sk_buff
*skb
)
811 struct bfin_mac_local
*lp
= netdev_priv(netdev
);
813 if (skb_shinfo(skb
)->tx_flags
& SKBTX_HW_TSTAMP
) {
814 int timeout_cnt
= MAX_TIMEOUT_CNT
;
816 /* When doing time stamping, keep the connection to the socket
819 skb_shinfo(skb
)->tx_flags
|= SKBTX_IN_PROGRESS
;
822 * The timestamping is done at the EMAC module's MII/RMII interface
823 * when the module sees the Start of Frame of an event message packet. This
824 * interface is the closest possible place to the physical Ethernet transmission
825 * medium, providing the best timing accuracy.
827 while ((!(bfin_read_EMAC_PTP_ISTAT() & TXTL
)) && (--timeout_cnt
))
829 if (timeout_cnt
== 0)
830 printk(KERN_ERR DRV_NAME
831 ": fails to timestamp the TX packet\n");
833 struct skb_shared_hwtstamps shhwtstamps
;
837 regval
= bfin_read_EMAC_PTP_TXSNAPLO();
838 regval
|= (u64
)bfin_read_EMAC_PTP_TXSNAPHI() << 32;
839 memset(&shhwtstamps
, 0, sizeof(shhwtstamps
));
840 ns
= timecounter_cyc2time(&lp
->clock
,
842 timecompare_update(&lp
->compare
, ns
);
843 shhwtstamps
.hwtstamp
= ns_to_ktime(ns
);
844 shhwtstamps
.syststamp
=
845 timecompare_transform(&lp
->compare
, ns
);
846 skb_tstamp_tx(skb
, &shhwtstamps
);
848 bfin_dump_hwtamp("TX", &shhwtstamps
.hwtstamp
, &shhwtstamps
.syststamp
, &lp
->compare
);
853 static void bfin_rx_hwtstamp(struct net_device
*netdev
, struct sk_buff
*skb
)
855 struct bfin_mac_local
*lp
= netdev_priv(netdev
);
858 struct skb_shared_hwtstamps
*shhwtstamps
;
860 if (bfin_mac_hwtstamp_is_none(lp
->stamp_cfg
.rx_filter
))
863 valid
= bfin_read_EMAC_PTP_ISTAT() & RXEL
;
867 shhwtstamps
= skb_hwtstamps(skb
);
869 regval
= bfin_read_EMAC_PTP_RXSNAPLO();
870 regval
|= (u64
)bfin_read_EMAC_PTP_RXSNAPHI() << 32;
871 ns
= timecounter_cyc2time(&lp
->clock
, regval
);
872 timecompare_update(&lp
->compare
, ns
);
873 memset(shhwtstamps
, 0, sizeof(*shhwtstamps
));
874 shhwtstamps
->hwtstamp
= ns_to_ktime(ns
);
875 shhwtstamps
->syststamp
= timecompare_transform(&lp
->compare
, ns
);
877 bfin_dump_hwtamp("RX", &shhwtstamps
->hwtstamp
, &shhwtstamps
->syststamp
, &lp
->compare
);
881 * bfin_read_clock - read raw cycle counter (to be used by time counter)
883 static cycle_t
bfin_read_clock(const struct cyclecounter
*tc
)
887 stamp
= bfin_read_EMAC_PTP_TIMELO();
888 stamp
|= (u64
)bfin_read_EMAC_PTP_TIMEHI() << 32ULL;
893 #define PTP_CLK 25000000
895 static void bfin_mac_hwtstamp_init(struct net_device
*netdev
)
897 struct bfin_mac_local
*lp
= netdev_priv(netdev
);
900 /* Initialize hardware timer */
901 append
= PTP_CLK
* (1ULL << 32);
902 do_div(append
, get_sclk());
903 bfin_write_EMAC_PTP_ADDEND((u32
)append
);
905 memset(&lp
->cycles
, 0, sizeof(lp
->cycles
));
906 lp
->cycles
.read
= bfin_read_clock
;
907 lp
->cycles
.mask
= CLOCKSOURCE_MASK(64);
908 lp
->cycles
.mult
= 1000000000 / PTP_CLK
;
909 lp
->cycles
.shift
= 0;
911 /* Synchronize our NIC clock against system wall clock */
912 memset(&lp
->compare
, 0, sizeof(lp
->compare
));
913 lp
->compare
.source
= &lp
->clock
;
914 lp
->compare
.target
= ktime_get_real
;
915 lp
->compare
.num_samples
= 10;
917 /* Initialize hwstamp config */
918 lp
->stamp_cfg
.rx_filter
= HWTSTAMP_FILTER_NONE
;
919 lp
->stamp_cfg
.tx_type
= HWTSTAMP_TX_OFF
;
923 # define bfin_mac_hwtstamp_is_none(cfg) 0
924 # define bfin_mac_hwtstamp_init(dev)
925 # define bfin_mac_hwtstamp_ioctl(dev, ifr, cmd) (-EOPNOTSUPP)
926 # define bfin_rx_hwtstamp(dev, skb)
927 # define bfin_tx_hwtstamp(dev, skb)
930 static inline void _tx_reclaim_skb(void)
933 tx_list_head
->desc_a
.config
&= ~DMAEN
;
934 tx_list_head
->status
.status_word
= 0;
935 if (tx_list_head
->skb
) {
936 dev_kfree_skb(tx_list_head
->skb
);
937 tx_list_head
->skb
= NULL
;
939 tx_list_head
= tx_list_head
->next
;
941 } while (tx_list_head
->status
.status_word
!= 0);
944 static void tx_reclaim_skb(struct bfin_mac_local
*lp
)
946 int timeout_cnt
= MAX_TIMEOUT_CNT
;
948 if (tx_list_head
->status
.status_word
!= 0)
951 if (current_tx_ptr
->next
== tx_list_head
) {
952 while (tx_list_head
->status
.status_word
== 0) {
953 /* slow down polling to avoid too many queue stop. */
955 /* reclaim skb if DMA is not running. */
956 if (!(bfin_read_DMA2_IRQ_STATUS() & DMA_RUN
))
958 if (timeout_cnt
-- < 0)
962 if (timeout_cnt
>= 0)
965 netif_stop_queue(lp
->ndev
);
968 if (current_tx_ptr
->next
!= tx_list_head
&&
969 netif_queue_stopped(lp
->ndev
))
970 netif_wake_queue(lp
->ndev
);
972 if (tx_list_head
!= current_tx_ptr
) {
973 /* shorten the timer interval if tx queue is stopped */
974 if (netif_queue_stopped(lp
->ndev
))
975 lp
->tx_reclaim_timer
.expires
=
976 jiffies
+ (TX_RECLAIM_JIFFIES
>> 4);
978 lp
->tx_reclaim_timer
.expires
=
979 jiffies
+ TX_RECLAIM_JIFFIES
;
981 mod_timer(&lp
->tx_reclaim_timer
,
982 lp
->tx_reclaim_timer
.expires
);
988 static void tx_reclaim_skb_timeout(unsigned long lp
)
990 tx_reclaim_skb((struct bfin_mac_local
*)lp
);
993 static int bfin_mac_hard_start_xmit(struct sk_buff
*skb
,
994 struct net_device
*dev
)
996 struct bfin_mac_local
*lp
= netdev_priv(dev
);
998 u32 data_align
= (unsigned long)(skb
->data
) & 0x3;
1000 current_tx_ptr
->skb
= skb
;
1002 if (data_align
== 0x2) {
1003 /* move skb->data to current_tx_ptr payload */
1004 data
= (u16
*)(skb
->data
) - 1;
1005 *data
= (u16
)(skb
->len
);
1007 * When transmitting an Ethernet packet, the PTP_TSYNC module requires
1008 * a DMA_Length_Word field associated with the packet. The lower 12 bits
1009 * of this field are the length of the packet payload in bytes and the higher
1010 * 4 bits are the timestamping enable field.
1012 if (skb_shinfo(skb
)->tx_flags
& SKBTX_HW_TSTAMP
)
1015 current_tx_ptr
->desc_a
.start_addr
= (u32
)data
;
1016 /* this is important! */
1017 blackfin_dcache_flush_range((u32
)data
,
1018 (u32
)((u8
*)data
+ skb
->len
+ 4));
1020 *((u16
*)(current_tx_ptr
->packet
)) = (u16
)(skb
->len
);
1021 /* enable timestamping for the sent packet */
1022 if (skb_shinfo(skb
)->tx_flags
& SKBTX_HW_TSTAMP
)
1023 *((u16
*)(current_tx_ptr
->packet
)) |= 0x1000;
1024 memcpy((u8
*)(current_tx_ptr
->packet
+ 2), skb
->data
,
1026 current_tx_ptr
->desc_a
.start_addr
=
1027 (u32
)current_tx_ptr
->packet
;
1028 blackfin_dcache_flush_range(
1029 (u32
)current_tx_ptr
->packet
,
1030 (u32
)(current_tx_ptr
->packet
+ skb
->len
+ 2));
1033 /* make sure the internal data buffers in the core are drained
1034 * so that the DMA descriptors are completely written when the
1035 * DMA engine goes to fetch them below
1039 /* always clear status buffer before start tx dma */
1040 current_tx_ptr
->status
.status_word
= 0;
1042 /* enable this packet's dma */
1043 current_tx_ptr
->desc_a
.config
|= DMAEN
;
1045 /* tx dma is running, just return */
1046 if (bfin_read_DMA2_IRQ_STATUS() & DMA_RUN
)
1049 /* tx dma is not running */
1050 bfin_write_DMA2_NEXT_DESC_PTR(&(current_tx_ptr
->desc_a
));
1051 /* dma enabled, read from memory, size is 6 */
1052 bfin_write_DMA2_CONFIG(current_tx_ptr
->desc_a
.config
);
1053 /* Turn on the EMAC tx */
1054 bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE
);
1057 bfin_tx_hwtstamp(dev
, skb
);
1059 current_tx_ptr
= current_tx_ptr
->next
;
1060 dev
->stats
.tx_packets
++;
1061 dev
->stats
.tx_bytes
+= (skb
->len
);
1065 return NETDEV_TX_OK
;
1068 #define IP_HEADER_OFF 0
1069 #define RX_ERROR_MASK (RX_LONG | RX_ALIGN | RX_CRC | RX_LEN | \
1070 RX_FRAG | RX_ADDR | RX_DMAO | RX_PHY | RX_LATE | RX_RANGE)
1072 static void bfin_mac_rx(struct net_device
*dev
)
1074 struct sk_buff
*skb
, *new_skb
;
1076 struct bfin_mac_local
*lp __maybe_unused
= netdev_priv(dev
);
1077 #if defined(BFIN_MAC_CSUM_OFFLOAD)
1079 unsigned char fcs
[ETH_FCS_LEN
+ 1];
1082 /* check if frame status word reports an error condition
1083 * we which case we simply drop the packet
1085 if (current_rx_ptr
->status
.status_word
& RX_ERROR_MASK
) {
1086 printk(KERN_NOTICE DRV_NAME
1087 ": rx: receive error - packet dropped\n");
1088 dev
->stats
.rx_dropped
++;
1092 /* allocate a new skb for next time receive */
1093 skb
= current_rx_ptr
->skb
;
1095 new_skb
= dev_alloc_skb(PKT_BUF_SZ
+ NET_IP_ALIGN
);
1097 printk(KERN_NOTICE DRV_NAME
1098 ": rx: low on mem - packet dropped\n");
1099 dev
->stats
.rx_dropped
++;
1102 /* reserve 2 bytes for RXDWA padding */
1103 skb_reserve(new_skb
, NET_IP_ALIGN
);
1104 /* Invidate the data cache of skb->data range when it is write back
1105 * cache. It will prevent overwritting the new data from DMA
1107 blackfin_dcache_invalidate_range((unsigned long)new_skb
->head
,
1108 (unsigned long)new_skb
->end
);
1110 current_rx_ptr
->skb
= new_skb
;
1111 current_rx_ptr
->desc_a
.start_addr
= (unsigned long)new_skb
->data
- 2;
1113 len
= (unsigned short)((current_rx_ptr
->status
.status_word
) & RX_FRLEN
);
1114 /* Deduce Ethernet FCS length from Ethernet payload length */
1118 skb
->protocol
= eth_type_trans(skb
, dev
);
1120 bfin_rx_hwtstamp(dev
, skb
);
1122 #if defined(BFIN_MAC_CSUM_OFFLOAD)
1123 /* Checksum offloading only works for IPv4 packets with the standard IP header
1124 * length of 20 bytes, because the blackfin MAC checksum calculation is
1125 * based on that assumption. We must NOT use the calculated checksum if our
1126 * IP version or header break that assumption.
1128 if (skb
->data
[IP_HEADER_OFF
] == 0x45) {
1129 skb
->csum
= current_rx_ptr
->status
.ip_payload_csum
;
1131 * Deduce Ethernet FCS from hardware generated IP payload checksum.
1132 * IP checksum is based on 16-bit one's complement algorithm.
1133 * To deduce a value from checksum is equal to add its inversion.
1134 * If the IP payload len is odd, the inversed FCS should also
1135 * begin from odd address and leave first byte zero.
1139 for (i
= 0; i
< ETH_FCS_LEN
; i
++)
1140 fcs
[i
+ 1] = ~skb
->data
[skb
->len
+ i
];
1141 skb
->csum
= csum_partial(fcs
, ETH_FCS_LEN
+ 1, skb
->csum
);
1143 for (i
= 0; i
< ETH_FCS_LEN
; i
++)
1144 fcs
[i
] = ~skb
->data
[skb
->len
+ i
];
1145 skb
->csum
= csum_partial(fcs
, ETH_FCS_LEN
, skb
->csum
);
1147 skb
->ip_summed
= CHECKSUM_COMPLETE
;
1152 dev
->stats
.rx_packets
++;
1153 dev
->stats
.rx_bytes
+= len
;
1155 current_rx_ptr
->status
.status_word
= 0x00000000;
1156 current_rx_ptr
= current_rx_ptr
->next
;
1159 /* interrupt routine to handle rx and error signal */
1160 static irqreturn_t
bfin_mac_interrupt(int irq
, void *dev_id
)
1162 struct net_device
*dev
= dev_id
;
1166 if (current_rx_ptr
->status
.status_word
== 0) {
1167 /* no more new packet received */
1169 if (current_rx_ptr
->next
->status
.status_word
!= 0) {
1170 current_rx_ptr
= current_rx_ptr
->next
;
1174 bfin_write_DMA1_IRQ_STATUS(bfin_read_DMA1_IRQ_STATUS() |
1175 DMA_DONE
| DMA_ERR
);
1182 goto get_one_packet
;
1185 #ifdef CONFIG_NET_POLL_CONTROLLER
1186 static void bfin_mac_poll(struct net_device
*dev
)
1188 struct bfin_mac_local
*lp
= netdev_priv(dev
);
1190 disable_irq(IRQ_MAC_RX
);
1191 bfin_mac_interrupt(IRQ_MAC_RX
, dev
);
1193 enable_irq(IRQ_MAC_RX
);
1195 #endif /* CONFIG_NET_POLL_CONTROLLER */
1197 static void bfin_mac_disable(void)
1199 unsigned int opmode
;
1201 opmode
= bfin_read_EMAC_OPMODE();
1204 /* Turn off the EMAC */
1205 bfin_write_EMAC_OPMODE(opmode
);
1209 * Enable Interrupts, Receive, and Transmit
1211 static int bfin_mac_enable(struct phy_device
*phydev
)
1216 pr_debug("%s: %s\n", DRV_NAME
, __func__
);
1219 bfin_write_DMA1_NEXT_DESC_PTR(&(rx_list_head
->desc_a
));
1220 bfin_write_DMA1_CONFIG(rx_list_head
->desc_a
.config
);
1223 ret
= bfin_mdio_poll();
1227 /* We enable only RX here */
1228 /* ASTP : Enable Automatic Pad Stripping
1229 PR : Promiscuous Mode for test
1230 PSF : Receive frames with total length less than 64 bytes.
1231 FDMODE : Full Duplex Mode
1232 LB : Internal Loopback for test
1233 RE : Receiver Enable */
1234 opmode
= bfin_read_EMAC_OPMODE();
1235 if (opmode
& FDMODE
)
1238 opmode
|= DRO
| DC
| PSF
;
1241 if (phydev
->interface
== PHY_INTERFACE_MODE_RMII
) {
1242 opmode
|= RMII
; /* For Now only 100MBit are supported */
1243 #if (defined(CONFIG_BF537) || defined(CONFIG_BF536)) && CONFIG_BF_REV_0_2
1248 /* Turn on the EMAC rx */
1249 bfin_write_EMAC_OPMODE(opmode
);
1254 /* Our watchdog timed out. Called by the networking layer */
1255 static void bfin_mac_timeout(struct net_device
*dev
)
1257 struct bfin_mac_local
*lp
= netdev_priv(dev
);
1259 pr_debug("%s: %s\n", dev
->name
, __func__
);
1263 del_timer(&lp
->tx_reclaim_timer
);
1265 /* reset tx queue and free skb */
1266 while (tx_list_head
!= current_tx_ptr
) {
1267 tx_list_head
->desc_a
.config
&= ~DMAEN
;
1268 tx_list_head
->status
.status_word
= 0;
1269 if (tx_list_head
->skb
) {
1270 dev_kfree_skb(tx_list_head
->skb
);
1271 tx_list_head
->skb
= NULL
;
1273 tx_list_head
= tx_list_head
->next
;
1276 if (netif_queue_stopped(lp
->ndev
))
1277 netif_wake_queue(lp
->ndev
);
1279 bfin_mac_enable(lp
->phydev
);
1281 /* We can accept TX packets again */
1282 dev
->trans_start
= jiffies
; /* prevent tx timeout */
1283 netif_wake_queue(dev
);
1286 static void bfin_mac_multicast_hash(struct net_device
*dev
)
1288 u32 emac_hashhi
, emac_hashlo
;
1289 struct netdev_hw_addr
*ha
;
1293 emac_hashhi
= emac_hashlo
= 0;
1295 netdev_for_each_mc_addr(ha
, dev
) {
1298 /* skip non-multicast addresses */
1302 crc
= ether_crc(ETH_ALEN
, addrs
);
1306 emac_hashhi
|= 1 << (crc
& 0x1f);
1308 emac_hashlo
|= 1 << (crc
& 0x1f);
1311 bfin_write_EMAC_HASHHI(emac_hashhi
);
1312 bfin_write_EMAC_HASHLO(emac_hashlo
);
1316 * This routine will, depending on the values passed to it,
1317 * either make it accept multicast packets, go into
1318 * promiscuous mode (for TCPDUMP and cousins) or accept
1319 * a select set of multicast packets
1321 static void bfin_mac_set_multicast_list(struct net_device
*dev
)
1325 if (dev
->flags
& IFF_PROMISC
) {
1326 printk(KERN_INFO
"%s: set to promisc mode\n", dev
->name
);
1327 sysctl
= bfin_read_EMAC_OPMODE();
1329 bfin_write_EMAC_OPMODE(sysctl
);
1330 } else if (dev
->flags
& IFF_ALLMULTI
) {
1331 /* accept all multicast */
1332 sysctl
= bfin_read_EMAC_OPMODE();
1334 bfin_write_EMAC_OPMODE(sysctl
);
1335 } else if (!netdev_mc_empty(dev
)) {
1336 /* set up multicast hash table */
1337 sysctl
= bfin_read_EMAC_OPMODE();
1339 bfin_write_EMAC_OPMODE(sysctl
);
1340 bfin_mac_multicast_hash(dev
);
1342 /* clear promisc or multicast mode */
1343 sysctl
= bfin_read_EMAC_OPMODE();
1344 sysctl
&= ~(RAF
| PAM
);
1345 bfin_write_EMAC_OPMODE(sysctl
);
1349 static int bfin_mac_ioctl(struct net_device
*netdev
, struct ifreq
*ifr
, int cmd
)
1351 struct bfin_mac_local
*lp
= netdev_priv(netdev
);
1353 if (!netif_running(netdev
))
1358 return bfin_mac_hwtstamp_ioctl(netdev
, ifr
, cmd
);
1361 return phy_mii_ioctl(lp
->phydev
, ifr
, cmd
);
1368 * this puts the device in an inactive state
1370 static void bfin_mac_shutdown(struct net_device
*dev
)
1372 /* Turn off the EMAC */
1373 bfin_write_EMAC_OPMODE(0x00000000);
1374 /* Turn off the EMAC RX DMA */
1375 bfin_write_DMA1_CONFIG(0x0000);
1376 bfin_write_DMA2_CONFIG(0x0000);
1380 * Open and Initialize the interface
1382 * Set up everything, reset the card, etc..
1384 static int bfin_mac_open(struct net_device
*dev
)
1386 struct bfin_mac_local
*lp
= netdev_priv(dev
);
1388 pr_debug("%s: %s\n", dev
->name
, __func__
);
1391 * Check that the address is valid. If its not, refuse
1392 * to bring the device up. The user must specify an
1393 * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
1395 if (!is_valid_ether_addr(dev
->dev_addr
)) {
1396 printk(KERN_WARNING DRV_NAME
": no valid ethernet hw addr\n");
1400 /* initial rx and tx list */
1401 ret
= desc_list_init();
1405 phy_start(lp
->phydev
);
1406 phy_write(lp
->phydev
, MII_BMCR
, BMCR_RESET
);
1407 setup_system_regs(dev
);
1408 setup_mac_addr(dev
->dev_addr
);
1411 ret
= bfin_mac_enable(lp
->phydev
);
1414 pr_debug("hardware init finished\n");
1416 netif_start_queue(dev
);
1417 netif_carrier_on(dev
);
1423 * this makes the board clean up everything that it can
1424 * and not talk to the outside world. Caused by
1425 * an 'ifconfig ethX down'
1427 static int bfin_mac_close(struct net_device
*dev
)
1429 struct bfin_mac_local
*lp
= netdev_priv(dev
);
1430 pr_debug("%s: %s\n", dev
->name
, __func__
);
1432 netif_stop_queue(dev
);
1433 netif_carrier_off(dev
);
1435 phy_stop(lp
->phydev
);
1436 phy_write(lp
->phydev
, MII_BMCR
, BMCR_PDOWN
);
1438 /* clear everything */
1439 bfin_mac_shutdown(dev
);
1441 /* free the rx/tx buffers */
1447 static const struct net_device_ops bfin_mac_netdev_ops
= {
1448 .ndo_open
= bfin_mac_open
,
1449 .ndo_stop
= bfin_mac_close
,
1450 .ndo_start_xmit
= bfin_mac_hard_start_xmit
,
1451 .ndo_set_mac_address
= bfin_mac_set_mac_address
,
1452 .ndo_tx_timeout
= bfin_mac_timeout
,
1453 .ndo_set_multicast_list
= bfin_mac_set_multicast_list
,
1454 .ndo_do_ioctl
= bfin_mac_ioctl
,
1455 .ndo_validate_addr
= eth_validate_addr
,
1456 .ndo_change_mtu
= eth_change_mtu
,
1457 #ifdef CONFIG_NET_POLL_CONTROLLER
1458 .ndo_poll_controller
= bfin_mac_poll
,
1462 static int __devinit
bfin_mac_probe(struct platform_device
*pdev
)
1464 struct net_device
*ndev
;
1465 struct bfin_mac_local
*lp
;
1466 struct platform_device
*pd
;
1467 struct bfin_mii_bus_platform_data
*mii_bus_data
;
1470 ndev
= alloc_etherdev(sizeof(struct bfin_mac_local
));
1472 dev_err(&pdev
->dev
, "Cannot allocate net device!\n");
1476 SET_NETDEV_DEV(ndev
, &pdev
->dev
);
1477 platform_set_drvdata(pdev
, ndev
);
1478 lp
= netdev_priv(ndev
);
1481 /* Grab the MAC address in the MAC */
1482 *(__le32
*) (&(ndev
->dev_addr
[0])) = cpu_to_le32(bfin_read_EMAC_ADDRLO());
1483 *(__le16
*) (&(ndev
->dev_addr
[4])) = cpu_to_le16((u16
) bfin_read_EMAC_ADDRHI());
1486 /*todo: how to proble? which is revision_register */
1487 bfin_write_EMAC_ADDRLO(0x12345678);
1488 if (bfin_read_EMAC_ADDRLO() != 0x12345678) {
1489 dev_err(&pdev
->dev
, "Cannot detect Blackfin on-chip ethernet MAC controller!\n");
1491 goto out_err_probe_mac
;
1496 * Is it valid? (Did bootloader initialize it?)
1497 * Grab the MAC from the board somehow
1498 * this is done in the arch/blackfin/mach-bfxxx/boards/eth_mac.c
1500 if (!is_valid_ether_addr(ndev
->dev_addr
))
1501 bfin_get_ether_addr(ndev
->dev_addr
);
1503 /* If still not valid, get a random one */
1504 if (!is_valid_ether_addr(ndev
->dev_addr
))
1505 random_ether_addr(ndev
->dev_addr
);
1507 setup_mac_addr(ndev
->dev_addr
);
1509 if (!pdev
->dev
.platform_data
) {
1510 dev_err(&pdev
->dev
, "Cannot get platform device bfin_mii_bus!\n");
1512 goto out_err_probe_mac
;
1514 pd
= pdev
->dev
.platform_data
;
1515 lp
->mii_bus
= platform_get_drvdata(pd
);
1517 dev_err(&pdev
->dev
, "Cannot get mii_bus!\n");
1519 goto out_err_probe_mac
;
1521 lp
->mii_bus
->priv
= ndev
;
1522 mii_bus_data
= pd
->dev
.platform_data
;
1524 rc
= mii_probe(ndev
, mii_bus_data
->phy_mode
);
1526 dev_err(&pdev
->dev
, "MII Probe failed!\n");
1527 goto out_err_mii_probe
;
1530 /* Fill in the fields of the device structure with ethernet values. */
1533 ndev
->netdev_ops
= &bfin_mac_netdev_ops
;
1534 ndev
->ethtool_ops
= &bfin_mac_ethtool_ops
;
1536 init_timer(&lp
->tx_reclaim_timer
);
1537 lp
->tx_reclaim_timer
.data
= (unsigned long)lp
;
1538 lp
->tx_reclaim_timer
.function
= tx_reclaim_skb_timeout
;
1540 spin_lock_init(&lp
->lock
);
1542 /* now, enable interrupts */
1543 /* register irq handler */
1544 rc
= request_irq(IRQ_MAC_RX
, bfin_mac_interrupt
,
1545 IRQF_DISABLED
, "EMAC_RX", ndev
);
1547 dev_err(&pdev
->dev
, "Cannot request Blackfin MAC RX IRQ!\n");
1549 goto out_err_request_irq
;
1552 rc
= register_netdev(ndev
);
1554 dev_err(&pdev
->dev
, "Cannot register net device!\n");
1555 goto out_err_reg_ndev
;
1558 bfin_mac_hwtstamp_init(ndev
);
1560 /* now, print out the card info, in a short format.. */
1561 dev_info(&pdev
->dev
, "%s, Version %s\n", DRV_DESC
, DRV_VERSION
);
1566 free_irq(IRQ_MAC_RX
, ndev
);
1567 out_err_request_irq
:
1569 mdiobus_unregister(lp
->mii_bus
);
1570 mdiobus_free(lp
->mii_bus
);
1572 platform_set_drvdata(pdev
, NULL
);
1578 static int __devexit
bfin_mac_remove(struct platform_device
*pdev
)
1580 struct net_device
*ndev
= platform_get_drvdata(pdev
);
1581 struct bfin_mac_local
*lp
= netdev_priv(ndev
);
1583 platform_set_drvdata(pdev
, NULL
);
1585 lp
->mii_bus
->priv
= NULL
;
1587 unregister_netdev(ndev
);
1589 free_irq(IRQ_MAC_RX
, ndev
);
1597 static int bfin_mac_suspend(struct platform_device
*pdev
, pm_message_t mesg
)
1599 struct net_device
*net_dev
= platform_get_drvdata(pdev
);
1600 struct bfin_mac_local
*lp
= netdev_priv(net_dev
);
1603 bfin_write_EMAC_OPMODE((bfin_read_EMAC_OPMODE() & ~TE
) | RE
);
1604 bfin_write_EMAC_WKUP_CTL(MPKE
);
1605 enable_irq_wake(IRQ_MAC_WAKEDET
);
1607 if (netif_running(net_dev
))
1608 bfin_mac_close(net_dev
);
1614 static int bfin_mac_resume(struct platform_device
*pdev
)
1616 struct net_device
*net_dev
= platform_get_drvdata(pdev
);
1617 struct bfin_mac_local
*lp
= netdev_priv(net_dev
);
1620 bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE
);
1621 bfin_write_EMAC_WKUP_CTL(0);
1622 disable_irq_wake(IRQ_MAC_WAKEDET
);
1624 if (netif_running(net_dev
))
1625 bfin_mac_open(net_dev
);
1631 #define bfin_mac_suspend NULL
1632 #define bfin_mac_resume NULL
1633 #endif /* CONFIG_PM */
1635 static int __devinit
bfin_mii_bus_probe(struct platform_device
*pdev
)
1637 struct mii_bus
*miibus
;
1638 struct bfin_mii_bus_platform_data
*mii_bus_pd
;
1639 const unsigned short *pin_req
;
1642 mii_bus_pd
= dev_get_platdata(&pdev
->dev
);
1644 dev_err(&pdev
->dev
, "No peripherals in platform data!\n");
1649 * We are setting up a network card,
1650 * so set the GPIO pins to Ethernet mode
1652 pin_req
= mii_bus_pd
->mac_peripherals
;
1653 rc
= peripheral_request_list(pin_req
, DRV_NAME
);
1655 dev_err(&pdev
->dev
, "Requesting peripherals failed!\n");
1660 miibus
= mdiobus_alloc();
1663 miibus
->read
= bfin_mdiobus_read
;
1664 miibus
->write
= bfin_mdiobus_write
;
1665 miibus
->reset
= bfin_mdiobus_reset
;
1667 miibus
->parent
= &pdev
->dev
;
1668 miibus
->name
= "bfin_mii_bus";
1669 miibus
->phy_mask
= mii_bus_pd
->phy_mask
;
1671 snprintf(miibus
->id
, MII_BUS_ID_SIZE
, "0");
1672 miibus
->irq
= kmalloc(sizeof(int)*PHY_MAX_ADDR
, GFP_KERNEL
);
1674 goto out_err_irq_alloc
;
1676 for (i
= rc
; i
< PHY_MAX_ADDR
; ++i
)
1677 miibus
->irq
[i
] = PHY_POLL
;
1679 rc
= clamp(mii_bus_pd
->phydev_number
, 0, PHY_MAX_ADDR
);
1680 if (rc
!= mii_bus_pd
->phydev_number
)
1681 dev_err(&pdev
->dev
, "Invalid number (%i) of phydevs\n",
1682 mii_bus_pd
->phydev_number
);
1683 for (i
= 0; i
< rc
; ++i
) {
1684 unsigned short phyaddr
= mii_bus_pd
->phydev_data
[i
].addr
;
1685 if (phyaddr
< PHY_MAX_ADDR
)
1686 miibus
->irq
[phyaddr
] = mii_bus_pd
->phydev_data
[i
].irq
;
1689 "Invalid PHY address %i for phydev %i\n",
1693 rc
= mdiobus_register(miibus
);
1695 dev_err(&pdev
->dev
, "Cannot register MDIO bus!\n");
1696 goto out_err_mdiobus_register
;
1699 platform_set_drvdata(pdev
, miibus
);
1702 out_err_mdiobus_register
:
1705 mdiobus_free(miibus
);
1707 peripheral_free_list(pin_req
);
1712 static int __devexit
bfin_mii_bus_remove(struct platform_device
*pdev
)
1714 struct mii_bus
*miibus
= platform_get_drvdata(pdev
);
1715 struct bfin_mii_bus_platform_data
*mii_bus_pd
=
1716 dev_get_platdata(&pdev
->dev
);
1718 platform_set_drvdata(pdev
, NULL
);
1719 mdiobus_unregister(miibus
);
1721 mdiobus_free(miibus
);
1722 peripheral_free_list(mii_bus_pd
->mac_peripherals
);
1727 static struct platform_driver bfin_mii_bus_driver
= {
1728 .probe
= bfin_mii_bus_probe
,
1729 .remove
= __devexit_p(bfin_mii_bus_remove
),
1731 .name
= "bfin_mii_bus",
1732 .owner
= THIS_MODULE
,
1736 static struct platform_driver bfin_mac_driver
= {
1737 .probe
= bfin_mac_probe
,
1738 .remove
= __devexit_p(bfin_mac_remove
),
1739 .resume
= bfin_mac_resume
,
1740 .suspend
= bfin_mac_suspend
,
1743 .owner
= THIS_MODULE
,
1747 static int __init
bfin_mac_init(void)
1750 ret
= platform_driver_register(&bfin_mii_bus_driver
);
1752 return platform_driver_register(&bfin_mac_driver
);
1756 module_init(bfin_mac_init
);
1758 static void __exit
bfin_mac_cleanup(void)
1760 platform_driver_unregister(&bfin_mac_driver
);
1761 platform_driver_unregister(&bfin_mii_bus_driver
);
1764 module_exit(bfin_mac_cleanup
);