2 * linux/drivers/video/arkfb.c -- Frame buffer device driver for ARK 2000PV
3 * with ICS 5342 dac (it is easy to add support for different dacs).
5 * Copyright (c) 2007 Ondrej Zajicek <santiago@crfreenet.org>
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
11 * Code is based on s3fb
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/errno.h>
17 #include <linux/string.h>
19 #include <linux/tty.h>
20 #include <linux/slab.h>
21 #include <linux/delay.h>
23 #include <linux/svga.h>
24 #include <linux/init.h>
25 #include <linux/pci.h>
26 #include <linux/console.h> /* Why should fb driver call console functions? because acquire_console_sem() */
27 #include <video/vga.h>
38 struct vgastate state
;
39 struct mutex open_lock
;
40 unsigned int ref_count
;
41 u32 pseudo_palette
[16];
45 /* ------------------------------------------------------------------------- */
48 static const struct svga_fb_format arkfb_formats
[] = {
49 { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
50 FB_TYPE_TEXT
, FB_AUX_TEXT_SVGA_STEP4
, FB_VISUAL_PSEUDOCOLOR
, 8, 8},
51 { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
52 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
53 { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
54 FB_TYPE_INTERLEAVED_PLANES
, 1, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
55 { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
56 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_PSEUDOCOLOR
, 8, 8},
57 {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
58 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 4, 4},
59 {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
60 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 4, 4},
61 {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
62 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 8, 8},
63 {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
64 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 2, 2},
69 /* CRT timing register sets */
71 static const struct vga_regset ark_h_total_regs
[] = {{0x00, 0, 7}, {0x41, 7, 7}, VGA_REGSET_END
};
72 static const struct vga_regset ark_h_display_regs
[] = {{0x01, 0, 7}, {0x41, 6, 6}, VGA_REGSET_END
};
73 static const struct vga_regset ark_h_blank_start_regs
[] = {{0x02, 0, 7}, {0x41, 5, 5}, VGA_REGSET_END
};
74 static const struct vga_regset ark_h_blank_end_regs
[] = {{0x03, 0, 4}, {0x05, 7, 7 }, VGA_REGSET_END
};
75 static const struct vga_regset ark_h_sync_start_regs
[] = {{0x04, 0, 7}, {0x41, 4, 4}, VGA_REGSET_END
};
76 static const struct vga_regset ark_h_sync_end_regs
[] = {{0x05, 0, 4}, VGA_REGSET_END
};
78 static const struct vga_regset ark_v_total_regs
[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x40, 7, 7}, VGA_REGSET_END
};
79 static const struct vga_regset ark_v_display_regs
[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x40, 6, 6}, VGA_REGSET_END
};
80 static const struct vga_regset ark_v_blank_start_regs
[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x40, 5, 5}, VGA_REGSET_END
};
81 // const struct vga_regset ark_v_blank_end_regs[] = {{0x16, 0, 6}, VGA_REGSET_END};
82 static const struct vga_regset ark_v_blank_end_regs
[] = {{0x16, 0, 7}, VGA_REGSET_END
};
83 static const struct vga_regset ark_v_sync_start_regs
[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x40, 4, 4}, VGA_REGSET_END
};
84 static const struct vga_regset ark_v_sync_end_regs
[] = {{0x11, 0, 3}, VGA_REGSET_END
};
86 static const struct vga_regset ark_line_compare_regs
[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, VGA_REGSET_END
};
87 static const struct vga_regset ark_start_address_regs
[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x40, 0, 2}, VGA_REGSET_END
};
88 static const struct vga_regset ark_offset_regs
[] = {{0x13, 0, 7}, {0x41, 3, 3}, VGA_REGSET_END
};
90 static const struct svga_timing_regs ark_timing_regs
= {
91 ark_h_total_regs
, ark_h_display_regs
, ark_h_blank_start_regs
,
92 ark_h_blank_end_regs
, ark_h_sync_start_regs
, ark_h_sync_end_regs
,
93 ark_v_total_regs
, ark_v_display_regs
, ark_v_blank_start_regs
,
94 ark_v_blank_end_regs
, ark_v_sync_start_regs
, ark_v_sync_end_regs
,
98 /* ------------------------------------------------------------------------- */
101 /* Module parameters */
103 static char *mode_option __devinitdata
= "640x480-8@60";
109 MODULE_AUTHOR("(c) 2007 Ondrej Zajicek <santiago@crfreenet.org>");
110 MODULE_LICENSE("GPL");
111 MODULE_DESCRIPTION("fbdev driver for ARK 2000PV");
113 module_param(mode_option
, charp
, 0444);
114 MODULE_PARM_DESC(mode_option
, "Default video mode ('640x480-8@60', etc)");
115 module_param_named(mode
, mode_option
, charp
, 0444);
116 MODULE_PARM_DESC(mode
, "Default video mode ('640x480-8@60', etc) (deprecated)");
119 module_param(mtrr
, int, 0444);
120 MODULE_PARM_DESC(mtrr
, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
123 static int threshold
= 4;
125 module_param(threshold
, int, 0644);
126 MODULE_PARM_DESC(threshold
, "FIFO threshold");
129 /* ------------------------------------------------------------------------- */
132 static void arkfb_settile(struct fb_info
*info
, struct fb_tilemap
*map
)
134 const u8
*font
= map
->data
;
135 u8 __iomem
*fb
= (u8 __iomem
*)info
->screen_base
;
138 if ((map
->width
!= 8) || (map
->height
!= 16) ||
139 (map
->depth
!= 1) || (map
->length
!= 256)) {
140 printk(KERN_ERR
"fb%d: unsupported font parameters: width %d, "
141 "height %d, depth %d, length %d\n", info
->node
,
142 map
->width
, map
->height
, map
->depth
, map
->length
);
147 for (c
= 0; c
< map
->length
; c
++) {
148 for (i
= 0; i
< map
->height
; i
++) {
149 fb_writeb(font
[i
], &fb
[i
* 4]);
150 fb_writeb(font
[i
], &fb
[i
* 4 + (128 * 8)]);
161 static struct fb_tile_ops arkfb_tile_ops
= {
162 .fb_settile
= arkfb_settile
,
163 .fb_tilecopy
= svga_tilecopy
,
164 .fb_tilefill
= svga_tilefill
,
165 .fb_tileblit
= svga_tileblit
,
166 .fb_tilecursor
= svga_tilecursor
,
167 .fb_get_tilemax
= svga_get_tilemax
,
171 /* ------------------------------------------------------------------------- */
174 /* image data is MSB-first, fb structure is MSB-first too */
175 static inline u32
expand_color(u32 c
)
177 return ((c
& 1) | ((c
& 2) << 7) | ((c
& 4) << 14) | ((c
& 8) << 21)) * 0xFF;
180 /* arkfb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
181 static void arkfb_iplan_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
183 u32 fg
= expand_color(image
->fg_color
);
184 u32 bg
= expand_color(image
->bg_color
);
185 const u8
*src1
, *src
;
192 dst1
= info
->screen_base
+ (image
->dy
* info
->fix
.line_length
)
193 + ((image
->dx
/ 8) * 4);
195 for (y
= 0; y
< image
->height
; y
++) {
197 dst
= (u32 __iomem
*) dst1
;
198 for (x
= 0; x
< image
->width
; x
+= 8) {
199 val
= *(src
++) * 0x01010101;
200 val
= (val
& fg
) | (~val
& bg
);
201 fb_writel(val
, dst
++);
203 src1
+= image
->width
/ 8;
204 dst1
+= info
->fix
.line_length
;
209 /* arkfb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
210 static void arkfb_iplan_fillrect(struct fb_info
*info
, const struct fb_fillrect
*rect
)
212 u32 fg
= expand_color(rect
->color
);
217 dst1
= info
->screen_base
+ (rect
->dy
* info
->fix
.line_length
)
218 + ((rect
->dx
/ 8) * 4);
220 for (y
= 0; y
< rect
->height
; y
++) {
221 dst
= (u32 __iomem
*) dst1
;
222 for (x
= 0; x
< rect
->width
; x
+= 8) {
223 fb_writel(fg
, dst
++);
225 dst1
+= info
->fix
.line_length
;
231 /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
232 static inline u32
expand_pixel(u32 c
)
234 return (((c
& 1) << 24) | ((c
& 2) << 27) | ((c
& 4) << 14) | ((c
& 8) << 17) |
235 ((c
& 16) << 4) | ((c
& 32) << 7) | ((c
& 64) >> 6) | ((c
& 128) >> 3)) * 0xF;
238 /* arkfb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
239 static void arkfb_cfb4_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
241 u32 fg
= image
->fg_color
* 0x11111111;
242 u32 bg
= image
->bg_color
* 0x11111111;
243 const u8
*src1
, *src
;
250 dst1
= info
->screen_base
+ (image
->dy
* info
->fix
.line_length
)
251 + ((image
->dx
/ 8) * 4);
253 for (y
= 0; y
< image
->height
; y
++) {
255 dst
= (u32 __iomem
*) dst1
;
256 for (x
= 0; x
< image
->width
; x
+= 8) {
257 val
= expand_pixel(*(src
++));
258 val
= (val
& fg
) | (~val
& bg
);
259 fb_writel(val
, dst
++);
261 src1
+= image
->width
/ 8;
262 dst1
+= info
->fix
.line_length
;
267 static void arkfb_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
269 if ((info
->var
.bits_per_pixel
== 4) && (image
->depth
== 1)
270 && ((image
->width
% 8) == 0) && ((image
->dx
% 8) == 0)) {
271 if (info
->fix
.type
== FB_TYPE_INTERLEAVED_PLANES
)
272 arkfb_iplan_imageblit(info
, image
);
274 arkfb_cfb4_imageblit(info
, image
);
276 cfb_imageblit(info
, image
);
279 static void arkfb_fillrect(struct fb_info
*info
, const struct fb_fillrect
*rect
)
281 if ((info
->var
.bits_per_pixel
== 4)
282 && ((rect
->width
% 8) == 0) && ((rect
->dx
% 8) == 0)
283 && (info
->fix
.type
== FB_TYPE_INTERLEAVED_PLANES
))
284 arkfb_iplan_fillrect(info
, rect
);
286 cfb_fillrect(info
, rect
);
290 /* ------------------------------------------------------------------------- */
309 int (*dac_get_mode
)(struct dac_info
*info
);
310 int (*dac_set_mode
)(struct dac_info
*info
, int mode
);
311 int (*dac_get_freq
)(struct dac_info
*info
, int channel
);
312 int (*dac_set_freq
)(struct dac_info
*info
, int channel
, u32 freq
);
313 void (*dac_release
)(struct dac_info
*info
);
316 typedef void (*dac_read_regs_t
)(void *data
, u8
*code
, int count
);
317 typedef void (*dac_write_regs_t
)(void *data
, u8
*code
, int count
);
321 struct dac_ops
*dacops
;
322 dac_read_regs_t dac_read_regs
;
323 dac_write_regs_t dac_write_regs
;
328 static inline u8
dac_read_reg(struct dac_info
*info
, u8 reg
)
330 u8 code
[2] = {reg
, 0};
331 info
->dac_read_regs(info
->data
, code
, 1);
335 static inline void dac_read_regs(struct dac_info
*info
, u8
*code
, int count
)
337 info
->dac_read_regs(info
->data
, code
, count
);
340 static inline void dac_write_reg(struct dac_info
*info
, u8 reg
, u8 val
)
342 u8 code
[2] = {reg
, val
};
343 info
->dac_write_regs(info
->data
, code
, 1);
346 static inline void dac_write_regs(struct dac_info
*info
, u8
*code
, int count
)
348 info
->dac_write_regs(info
->data
, code
, count
);
351 static inline int dac_set_mode(struct dac_info
*info
, int mode
)
353 return info
->dacops
->dac_set_mode(info
, mode
);
356 static inline int dac_set_freq(struct dac_info
*info
, int channel
, u32 freq
)
358 return info
->dacops
->dac_set_freq(info
, channel
, freq
);
361 static inline void dac_release(struct dac_info
*info
)
363 info
->dacops
->dac_release(info
);
367 /* ------------------------------------------------------------------------- */
378 #define DAC_PAR(info) ((struct ics5342_info *) info)
380 /* LSB is set to distinguish unused slots */
381 static const u8 ics5342_mode_table
[DAC_MAX
] = {
382 [DAC_PSEUDO8_8
] = 0x01, [DAC_RGB1555_8
] = 0x21, [DAC_RGB0565_8
] = 0x61,
383 [DAC_RGB0888_8
] = 0x41, [DAC_PSEUDO8_16
] = 0x11, [DAC_RGB1555_16
] = 0x31,
384 [DAC_RGB0565_16
] = 0x51, [DAC_RGB0888_16
] = 0x91, [DAC_RGB8888_16
] = 0x71
387 static int ics5342_set_mode(struct dac_info
*info
, int mode
)
394 code
= ics5342_mode_table
[mode
];
399 dac_write_reg(info
, 6, code
& 0xF0);
400 DAC_PAR(info
)->mode
= mode
;
405 static const struct svga_pll ics5342_pll
= {3, 129, 3, 33, 0, 3,
406 60000, 250000, 14318};
408 /* pd4 - allow only posdivider 4 (r=2) */
409 static const struct svga_pll ics5342_pll_pd4
= {3, 129, 3, 33, 2, 2,
410 60000, 335000, 14318};
412 /* 270 MHz should be upper bound for VCO clock according to specs,
413 but that is too restrictive in pd4 case */
415 static int ics5342_set_freq(struct dac_info
*info
, int channel
, u32 freq
)
419 /* only postdivider 4 (r=2) is valid in mode DAC_PSEUDO8_16 */
420 int rv
= svga_compute_pll((DAC_PAR(info
)->mode
== DAC_PSEUDO8_16
)
421 ? &ics5342_pll_pd4
: &ics5342_pll
,
422 freq
, &m
, &n
, &r
, 0);
427 u8 code
[6] = {4, 3, 5, m
-2, 5, (n
-2) | (r
<< 5)};
428 dac_write_regs(info
, code
, 3);
433 static void ics5342_release(struct dac_info
*info
)
435 ics5342_set_mode(info
, DAC_PSEUDO8_8
);
439 static struct dac_ops ics5342_ops
= {
440 .dac_set_mode
= ics5342_set_mode
,
441 .dac_set_freq
= ics5342_set_freq
,
442 .dac_release
= ics5342_release
446 static struct dac_info
* ics5342_init(dac_read_regs_t drr
, dac_write_regs_t dwr
, void *data
)
448 struct dac_info
*info
= kzalloc(sizeof(struct ics5342_info
), GFP_KERNEL
);
453 info
->dacops
= &ics5342_ops
;
454 info
->dac_read_regs
= drr
;
455 info
->dac_write_regs
= dwr
;
457 DAC_PAR(info
)->mode
= DAC_PSEUDO8_8
; /* estimation */
462 /* ------------------------------------------------------------------------- */
465 static unsigned short dac_regs
[4] = {0x3c8, 0x3c9, 0x3c6, 0x3c7};
467 static void ark_dac_read_regs(void *data
, u8
*code
, int count
)
469 u8 regval
= vga_rseq(NULL
, 0x1C);
473 vga_wseq(NULL
, 0x1C, regval
| (code
[0] & 4 ? 0x80 : 0));
474 code
[1] = vga_r(NULL
, dac_regs
[code
[0] & 3]);
479 vga_wseq(NULL
, 0x1C, regval
);
482 static void ark_dac_write_regs(void *data
, u8
*code
, int count
)
484 u8 regval
= vga_rseq(NULL
, 0x1C);
488 vga_wseq(NULL
, 0x1C, regval
| (code
[0] & 4 ? 0x80 : 0));
489 vga_w(NULL
, dac_regs
[code
[0] & 3], code
[1]);
494 vga_wseq(NULL
, 0x1C, regval
);
498 static void ark_set_pixclock(struct fb_info
*info
, u32 pixclock
)
500 struct arkfb_info
*par
= info
->par
;
503 int rv
= dac_set_freq(par
->dac
, 0, 1000000000 / pixclock
);
505 printk(KERN_ERR
"fb%d: cannot set requested pixclock, keeping old value\n", info
->node
);
509 /* Set VGA misc register */
510 regval
= vga_r(NULL
, VGA_MIS_R
);
511 vga_w(NULL
, VGA_MIS_W
, regval
| VGA_MIS_ENB_PLL_LOAD
);
515 /* Open framebuffer */
517 static int arkfb_open(struct fb_info
*info
, int user
)
519 struct arkfb_info
*par
= info
->par
;
521 mutex_lock(&(par
->open_lock
));
522 if (par
->ref_count
== 0) {
523 memset(&(par
->state
), 0, sizeof(struct vgastate
));
524 par
->state
.flags
= VGA_SAVE_MODE
| VGA_SAVE_FONTS
| VGA_SAVE_CMAP
;
525 par
->state
.num_crtc
= 0x60;
526 par
->state
.num_seq
= 0x30;
527 save_vga(&(par
->state
));
531 mutex_unlock(&(par
->open_lock
));
536 /* Close framebuffer */
538 static int arkfb_release(struct fb_info
*info
, int user
)
540 struct arkfb_info
*par
= info
->par
;
542 mutex_lock(&(par
->open_lock
));
543 if (par
->ref_count
== 0) {
544 mutex_unlock(&(par
->open_lock
));
548 if (par
->ref_count
== 1) {
549 restore_vga(&(par
->state
));
550 dac_set_mode(par
->dac
, DAC_PSEUDO8_8
);
554 mutex_unlock(&(par
->open_lock
));
559 /* Validate passed in var */
561 static int arkfb_check_var(struct fb_var_screeninfo
*var
, struct fb_info
*info
)
565 /* Find appropriate format */
566 rv
= svga_match_format (arkfb_formats
, var
, NULL
);
569 printk(KERN_ERR
"fb%d: unsupported mode requested\n", info
->node
);
573 /* Do not allow to have real resoulution larger than virtual */
574 if (var
->xres
> var
->xres_virtual
)
575 var
->xres_virtual
= var
->xres
;
577 if (var
->yres
> var
->yres_virtual
)
578 var
->yres_virtual
= var
->yres
;
580 /* Round up xres_virtual to have proper alignment of lines */
581 step
= arkfb_formats
[rv
].xresstep
- 1;
582 var
->xres_virtual
= (var
->xres_virtual
+step
) & ~step
;
585 /* Check whether have enough memory */
586 mem
= ((var
->bits_per_pixel
* var
->xres_virtual
) >> 3) * var
->yres_virtual
;
587 if (mem
> info
->screen_size
)
589 printk(KERN_ERR
"fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n", info
->node
, mem
>> 10, (unsigned int) (info
->screen_size
>> 10));
593 rv
= svga_check_timings (&ark_timing_regs
, var
, info
->node
);
596 printk(KERN_ERR
"fb%d: invalid timings requested\n", info
->node
);
600 /* Interlaced mode is broken */
601 if (var
->vmode
& FB_VMODE_INTERLACED
)
607 /* Set video mode from par */
609 static int arkfb_set_par(struct fb_info
*info
)
611 struct arkfb_info
*par
= info
->par
;
612 u32 value
, mode
, hmul
, hdiv
, offset_value
, screen_size
;
613 u32 bpp
= info
->var
.bits_per_pixel
;
617 info
->fix
.ypanstep
= 1;
618 info
->fix
.line_length
= (info
->var
.xres_virtual
* bpp
) / 8;
620 info
->flags
&= ~FBINFO_MISC_TILEBLITTING
;
621 info
->tileops
= NULL
;
623 /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
624 info
->pixmap
.blit_x
= (bpp
== 4) ? (1 << (8 - 1)) : (~(u32
)0);
625 info
->pixmap
.blit_y
= ~(u32
)0;
627 offset_value
= (info
->var
.xres_virtual
* bpp
) / 64;
628 screen_size
= info
->var
.yres_virtual
* info
->fix
.line_length
;
630 info
->fix
.ypanstep
= 16;
631 info
->fix
.line_length
= 0;
633 info
->flags
|= FBINFO_MISC_TILEBLITTING
;
634 info
->tileops
= &arkfb_tile_ops
;
636 /* supports 8x16 tiles only */
637 info
->pixmap
.blit_x
= 1 << (8 - 1);
638 info
->pixmap
.blit_y
= 1 << (16 - 1);
640 offset_value
= info
->var
.xres_virtual
/ 16;
641 screen_size
= (info
->var
.xres_virtual
* info
->var
.yres_virtual
) / 64;
644 info
->var
.xoffset
= 0;
645 info
->var
.yoffset
= 0;
646 info
->var
.activate
= FB_ACTIVATE_NOW
;
648 /* Unlock registers */
649 svga_wcrt_mask(0x11, 0x00, 0x80);
651 /* Blank screen and turn off sync */
652 svga_wseq_mask(0x01, 0x20, 0x20);
653 svga_wcrt_mask(0x17, 0x00, 0x80);
655 /* Set default values */
656 svga_set_default_gfx_regs();
657 svga_set_default_atc_regs();
658 svga_set_default_seq_regs();
659 svga_set_default_crt_regs();
660 svga_wcrt_multi(ark_line_compare_regs
, 0xFFFFFFFF);
661 svga_wcrt_multi(ark_start_address_regs
, 0);
663 /* ARK specific initialization */
664 svga_wseq_mask(0x10, 0x1F, 0x1F); /* enable linear framebuffer and full memory access */
665 svga_wseq_mask(0x12, 0x03, 0x03); /* 4 MB linear framebuffer size */
667 vga_wseq(NULL
, 0x13, info
->fix
.smem_start
>> 16);
668 vga_wseq(NULL
, 0x14, info
->fix
.smem_start
>> 24);
669 vga_wseq(NULL
, 0x15, 0);
670 vga_wseq(NULL
, 0x16, 0);
672 /* Set the FIFO threshold register */
673 /* It is fascinating way to store 5-bit value in 8-bit register */
674 regval
= 0x10 | ((threshold
& 0x0E) >> 1) | (threshold
& 0x01) << 7 | (threshold
& 0x10) << 1;
675 vga_wseq(NULL
, 0x18, regval
);
677 /* Set the offset register */
678 pr_debug("fb%d: offset register : %d\n", info
->node
, offset_value
);
679 svga_wcrt_multi(ark_offset_regs
, offset_value
);
681 /* fix for hi-res textmode */
682 svga_wcrt_mask(0x40, 0x08, 0x08);
684 if (info
->var
.vmode
& FB_VMODE_DOUBLE
)
685 svga_wcrt_mask(0x09, 0x80, 0x80);
687 svga_wcrt_mask(0x09, 0x00, 0x80);
689 if (info
->var
.vmode
& FB_VMODE_INTERLACED
)
690 svga_wcrt_mask(0x44, 0x04, 0x04);
692 svga_wcrt_mask(0x44, 0x00, 0x04);
696 mode
= svga_match_format(arkfb_formats
, &(info
->var
), &(info
->fix
));
698 /* Set mode-specific register values */
701 pr_debug("fb%d: text mode\n", info
->node
);
702 svga_set_textmode_vga_regs();
704 vga_wseq(NULL
, 0x11, 0x10); /* basic VGA mode */
705 svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
706 dac_set_mode(par
->dac
, DAC_PSEUDO8_8
);
710 pr_debug("fb%d: 4 bit pseudocolor\n", info
->node
);
711 vga_wgfx(NULL
, VGA_GFX_MODE
, 0x40);
713 vga_wseq(NULL
, 0x11, 0x10); /* basic VGA mode */
714 svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
715 dac_set_mode(par
->dac
, DAC_PSEUDO8_8
);
718 pr_debug("fb%d: 4 bit pseudocolor, planar\n", info
->node
);
720 vga_wseq(NULL
, 0x11, 0x10); /* basic VGA mode */
721 svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
722 dac_set_mode(par
->dac
, DAC_PSEUDO8_8
);
725 pr_debug("fb%d: 8 bit pseudocolor\n", info
->node
);
727 vga_wseq(NULL
, 0x11, 0x16); /* 8bpp accel mode */
729 if (info
->var
.pixclock
> 20000) {
730 pr_debug("fb%d: not using multiplex\n", info
->node
);
731 svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
732 dac_set_mode(par
->dac
, DAC_PSEUDO8_8
);
734 pr_debug("fb%d: using multiplex\n", info
->node
);
735 svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
736 dac_set_mode(par
->dac
, DAC_PSEUDO8_16
);
741 pr_debug("fb%d: 5/5/5 truecolor\n", info
->node
);
743 vga_wseq(NULL
, 0x11, 0x1A); /* 16bpp accel mode */
744 svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
745 dac_set_mode(par
->dac
, DAC_RGB1555_16
);
748 pr_debug("fb%d: 5/6/5 truecolor\n", info
->node
);
750 vga_wseq(NULL
, 0x11, 0x1A); /* 16bpp accel mode */
751 svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
752 dac_set_mode(par
->dac
, DAC_RGB0565_16
);
755 pr_debug("fb%d: 8/8/8 truecolor\n", info
->node
);
757 vga_wseq(NULL
, 0x11, 0x16); /* 8bpp accel mode ??? */
758 svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
759 dac_set_mode(par
->dac
, DAC_RGB0888_16
);
764 pr_debug("fb%d: 8/8/8/8 truecolor\n", info
->node
);
766 vga_wseq(NULL
, 0x11, 0x1E); /* 32bpp accel mode */
767 svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
768 dac_set_mode(par
->dac
, DAC_RGB8888_16
);
772 printk(KERN_ERR
"fb%d: unsupported mode - bug\n", info
->node
);
776 ark_set_pixclock(info
, (hdiv
* info
->var
.pixclock
) / hmul
);
777 svga_set_timings(&ark_timing_regs
, &(info
->var
), hmul
, hdiv
,
778 (info
->var
.vmode
& FB_VMODE_DOUBLE
) ? 2 : 1,
779 (info
->var
.vmode
& FB_VMODE_INTERLACED
) ? 2 : 1,
782 /* Set interlaced mode start/end register */
783 value
= info
->var
.xres
+ info
->var
.left_margin
+ info
->var
.right_margin
+ info
->var
.hsync_len
;
784 value
= ((value
* hmul
/ hdiv
) / 8) - 5;
785 vga_wcrt(NULL
, 0x42, (value
+ 1) / 2);
787 memset_io(info
->screen_base
, 0x00, screen_size
);
788 /* Device and screen back on */
789 svga_wcrt_mask(0x17, 0x80, 0x80);
790 svga_wseq_mask(0x01, 0x00, 0x20);
795 /* Set a colour register */
797 static int arkfb_setcolreg(u_int regno
, u_int red
, u_int green
, u_int blue
,
798 u_int transp
, struct fb_info
*fb
)
800 switch (fb
->var
.bits_per_pixel
) {
806 if ((fb
->var
.bits_per_pixel
== 4) &&
807 (fb
->var
.nonstd
== 0)) {
808 outb(0xF0, VGA_PEL_MSK
);
809 outb(regno
*16, VGA_PEL_IW
);
811 outb(0x0F, VGA_PEL_MSK
);
812 outb(regno
, VGA_PEL_IW
);
814 outb(red
>> 10, VGA_PEL_D
);
815 outb(green
>> 10, VGA_PEL_D
);
816 outb(blue
>> 10, VGA_PEL_D
);
822 outb(0xFF, VGA_PEL_MSK
);
823 outb(regno
, VGA_PEL_IW
);
824 outb(red
>> 10, VGA_PEL_D
);
825 outb(green
>> 10, VGA_PEL_D
);
826 outb(blue
>> 10, VGA_PEL_D
);
832 if (fb
->var
.green
.length
== 5)
833 ((u32
*)fb
->pseudo_palette
)[regno
] = ((red
& 0xF800) >> 1) |
834 ((green
& 0xF800) >> 6) | ((blue
& 0xF800) >> 11);
835 else if (fb
->var
.green
.length
== 6)
836 ((u32
*)fb
->pseudo_palette
)[regno
] = (red
& 0xF800) |
837 ((green
& 0xFC00) >> 5) | ((blue
& 0xF800) >> 11);
846 ((u32
*)fb
->pseudo_palette
)[regno
] = ((red
& 0xFF00) << 8) |
847 (green
& 0xFF00) | ((blue
& 0xFF00) >> 8);
856 /* Set the display blanking state */
858 static int arkfb_blank(int blank_mode
, struct fb_info
*info
)
860 switch (blank_mode
) {
861 case FB_BLANK_UNBLANK
:
862 pr_debug("fb%d: unblank\n", info
->node
);
863 svga_wseq_mask(0x01, 0x00, 0x20);
864 svga_wcrt_mask(0x17, 0x80, 0x80);
866 case FB_BLANK_NORMAL
:
867 pr_debug("fb%d: blank\n", info
->node
);
868 svga_wseq_mask(0x01, 0x20, 0x20);
869 svga_wcrt_mask(0x17, 0x80, 0x80);
871 case FB_BLANK_POWERDOWN
:
872 case FB_BLANK_HSYNC_SUSPEND
:
873 case FB_BLANK_VSYNC_SUSPEND
:
874 pr_debug("fb%d: sync down\n", info
->node
);
875 svga_wseq_mask(0x01, 0x20, 0x20);
876 svga_wcrt_mask(0x17, 0x00, 0x80);
883 /* Pan the display */
885 static int arkfb_pan_display(struct fb_var_screeninfo
*var
, struct fb_info
*info
)
889 /* Calculate the offset */
890 if (var
->bits_per_pixel
== 0) {
891 offset
= (var
->yoffset
/ 16) * (var
->xres_virtual
/ 2) + (var
->xoffset
/ 2);
892 offset
= offset
>> 2;
894 offset
= (var
->yoffset
* info
->fix
.line_length
) +
895 (var
->xoffset
* var
->bits_per_pixel
/ 8);
896 offset
= offset
>> ((var
->bits_per_pixel
== 4) ? 2 : 3);
900 svga_wcrt_multi(ark_start_address_regs
, offset
);
906 /* ------------------------------------------------------------------------- */
909 /* Frame buffer operations */
911 static struct fb_ops arkfb_ops
= {
912 .owner
= THIS_MODULE
,
913 .fb_open
= arkfb_open
,
914 .fb_release
= arkfb_release
,
915 .fb_check_var
= arkfb_check_var
,
916 .fb_set_par
= arkfb_set_par
,
917 .fb_setcolreg
= arkfb_setcolreg
,
918 .fb_blank
= arkfb_blank
,
919 .fb_pan_display
= arkfb_pan_display
,
920 .fb_fillrect
= arkfb_fillrect
,
921 .fb_copyarea
= cfb_copyarea
,
922 .fb_imageblit
= arkfb_imageblit
,
923 .fb_get_caps
= svga_get_caps
,
927 /* ------------------------------------------------------------------------- */
931 static int __devinit
ark_pci_probe(struct pci_dev
*dev
, const struct pci_device_id
*id
)
933 struct fb_info
*info
;
934 struct arkfb_info
*par
;
938 /* Ignore secondary VGA device because there is no VGA arbitration */
939 if (! svga_primary_device(dev
)) {
940 dev_info(&(dev
->dev
), "ignoring secondary device\n");
944 /* Allocate and fill driver data structure */
945 info
= framebuffer_alloc(sizeof(struct arkfb_info
), &(dev
->dev
));
947 dev_err(&(dev
->dev
), "cannot allocate memory\n");
952 mutex_init(&par
->open_lock
);
954 info
->flags
= FBINFO_PARTIAL_PAN_OK
| FBINFO_HWACCEL_YPAN
;
955 info
->fbops
= &arkfb_ops
;
957 /* Prepare PCI device */
958 rc
= pci_enable_device(dev
);
960 dev_err(info
->device
, "cannot enable PCI device\n");
961 goto err_enable_device
;
964 rc
= pci_request_regions(dev
, "arkfb");
966 dev_err(info
->device
, "cannot reserve framebuffer region\n");
967 goto err_request_regions
;
970 par
->dac
= ics5342_init(ark_dac_read_regs
, ark_dac_write_regs
, info
);
973 dev_err(info
->device
, "RAMDAC initialization failed\n");
977 info
->fix
.smem_start
= pci_resource_start(dev
, 0);
978 info
->fix
.smem_len
= pci_resource_len(dev
, 0);
980 /* Map physical IO memory address into kernel space */
981 info
->screen_base
= pci_iomap(dev
, 0, 0);
982 if (! info
->screen_base
) {
984 dev_err(info
->device
, "iomap for framebuffer failed\n");
988 /* FIXME get memsize */
989 regval
= vga_rseq(NULL
, 0x10);
990 info
->screen_size
= (1 << (regval
>> 6)) << 20;
991 info
->fix
.smem_len
= info
->screen_size
;
993 strcpy(info
->fix
.id
, "ARK 2000PV");
994 info
->fix
.mmio_start
= 0;
995 info
->fix
.mmio_len
= 0;
996 info
->fix
.type
= FB_TYPE_PACKED_PIXELS
;
997 info
->fix
.visual
= FB_VISUAL_PSEUDOCOLOR
;
998 info
->fix
.ypanstep
= 0;
999 info
->fix
.accel
= FB_ACCEL_NONE
;
1000 info
->pseudo_palette
= (void*) (par
->pseudo_palette
);
1002 /* Prepare startup mode */
1003 rc
= fb_find_mode(&(info
->var
), info
, mode_option
, NULL
, 0, NULL
, 8);
1004 if (! ((rc
== 1) || (rc
== 2))) {
1006 dev_err(info
->device
, "mode %s not found\n", mode_option
);
1010 rc
= fb_alloc_cmap(&info
->cmap
, 256, 0);
1012 dev_err(info
->device
, "cannot allocate colormap\n");
1013 goto err_alloc_cmap
;
1016 rc
= register_framebuffer(info
);
1018 dev_err(info
->device
, "cannot register framebugger\n");
1022 printk(KERN_INFO
"fb%d: %s on %s, %d MB RAM\n", info
->node
, info
->fix
.id
,
1023 pci_name(dev
), info
->fix
.smem_len
>> 20);
1025 /* Record a reference to the driver data */
1026 pci_set_drvdata(dev
, info
);
1031 par
->mtrr_reg
= mtrr_add(info
->fix
.smem_start
, info
->fix
.smem_len
, MTRR_TYPE_WRCOMB
, 1);
1037 /* Error handling */
1039 fb_dealloc_cmap(&info
->cmap
);
1042 pci_iounmap(dev
, info
->screen_base
);
1044 dac_release(par
->dac
);
1046 pci_release_regions(dev
);
1047 err_request_regions
:
1048 /* pci_disable_device(dev); */
1050 framebuffer_release(info
);
1056 static void __devexit
ark_pci_remove(struct pci_dev
*dev
)
1058 struct fb_info
*info
= pci_get_drvdata(dev
);
1061 struct arkfb_info
*par
= info
->par
;
1064 if (par
->mtrr_reg
>= 0) {
1065 mtrr_del(par
->mtrr_reg
, 0, 0);
1070 dac_release(par
->dac
);
1071 unregister_framebuffer(info
);
1072 fb_dealloc_cmap(&info
->cmap
);
1074 pci_iounmap(dev
, info
->screen_base
);
1075 pci_release_regions(dev
);
1076 /* pci_disable_device(dev); */
1078 pci_set_drvdata(dev
, NULL
);
1079 framebuffer_release(info
);
1087 static int ark_pci_suspend (struct pci_dev
* dev
, pm_message_t state
)
1089 struct fb_info
*info
= pci_get_drvdata(dev
);
1090 struct arkfb_info
*par
= info
->par
;
1092 dev_info(info
->device
, "suspend\n");
1094 acquire_console_sem();
1095 mutex_lock(&(par
->open_lock
));
1097 if ((state
.event
== PM_EVENT_FREEZE
) || (par
->ref_count
== 0)) {
1098 mutex_unlock(&(par
->open_lock
));
1099 release_console_sem();
1103 fb_set_suspend(info
, 1);
1105 pci_save_state(dev
);
1106 pci_disable_device(dev
);
1107 pci_set_power_state(dev
, pci_choose_state(dev
, state
));
1109 mutex_unlock(&(par
->open_lock
));
1110 release_console_sem();
1118 static int ark_pci_resume (struct pci_dev
* dev
)
1120 struct fb_info
*info
= pci_get_drvdata(dev
);
1121 struct arkfb_info
*par
= info
->par
;
1123 dev_info(info
->device
, "resume\n");
1125 acquire_console_sem();
1126 mutex_lock(&(par
->open_lock
));
1128 if (par
->ref_count
== 0)
1131 pci_set_power_state(dev
, PCI_D0
);
1132 pci_restore_state(dev
);
1134 if (pci_enable_device(dev
))
1137 pci_set_master(dev
);
1139 arkfb_set_par(info
);
1140 fb_set_suspend(info
, 0);
1143 mutex_unlock(&(par
->open_lock
));
1144 release_console_sem();
1148 #define ark_pci_suspend NULL
1149 #define ark_pci_resume NULL
1150 #endif /* CONFIG_PM */
1152 /* List of boards that we are trying to support */
1154 static struct pci_device_id ark_devices
[] __devinitdata
= {
1155 {PCI_DEVICE(0xEDD8, 0xA099)},
1156 {0, 0, 0, 0, 0, 0, 0}
1160 MODULE_DEVICE_TABLE(pci
, ark_devices
);
1162 static struct pci_driver arkfb_pci_driver
= {
1164 .id_table
= ark_devices
,
1165 .probe
= ark_pci_probe
,
1166 .remove
= __devexit_p(ark_pci_remove
),
1167 .suspend
= ark_pci_suspend
,
1168 .resume
= ark_pci_resume
,
1173 static void __exit
arkfb_cleanup(void)
1175 pr_debug("arkfb: cleaning up\n");
1176 pci_unregister_driver(&arkfb_pci_driver
);
1179 /* Driver Initialisation */
1181 static int __init
arkfb_init(void)
1185 char *option
= NULL
;
1187 if (fb_get_options("arkfb", &option
))
1190 if (option
&& *option
)
1191 mode_option
= option
;
1194 pr_debug("arkfb: initializing\n");
1195 return pci_register_driver(&arkfb_pci_driver
);
1198 module_init(arkfb_init
);
1199 module_exit(arkfb_cleanup
);