2 * arch/arm/mach-spear3xx/spear320.c
4 * SPEAr320 machine source file
6 * Copyright (C) 2009 ST Microelectronics
7 * Viresh Kumar<viresh.kumar@st.com>
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
14 #include <linux/ptrace.h>
16 #include <plat/shirq.h>
17 #include <mach/generic.h>
18 #include <mach/hardware.h>
20 /* pad multiplexing support */
21 /* muxing registers */
22 #define PAD_MUX_CONFIG_REG 0x0C
23 #define MODE_CONFIG_REG 0x10
26 #define AUTO_NET_SMII_MODE (1 << 0)
27 #define AUTO_NET_MII_MODE (1 << 1)
28 #define AUTO_EXP_MODE (1 << 2)
29 #define SMALL_PRINTERS_MODE (1 << 3)
32 struct pmx_mode spear320_auto_net_smii_mode
= {
33 .id
= AUTO_NET_SMII_MODE
,
34 .name
= "Automation Networking SMII Mode",
38 struct pmx_mode spear320_auto_net_mii_mode
= {
39 .id
= AUTO_NET_MII_MODE
,
40 .name
= "Automation Networking MII Mode",
44 struct pmx_mode spear320_auto_exp_mode
= {
46 .name
= "Automation Expanded Mode",
50 struct pmx_mode spear320_small_printers_mode
= {
51 .id
= SMALL_PRINTERS_MODE
,
52 .name
= "Small Printers Mode",
57 static struct pmx_dev_mode pmx_clcd_modes
[] = {
59 .ids
= AUTO_NET_SMII_MODE
,
64 struct pmx_dev spear320_pmx_clcd
= {
66 .modes
= pmx_clcd_modes
,
67 .mode_count
= ARRAY_SIZE(pmx_clcd_modes
),
71 static struct pmx_dev_mode pmx_emi_modes
[] = {
74 .mask
= PMX_TIMER_1_2_MASK
| PMX_TIMER_3_4_MASK
,
78 struct pmx_dev spear320_pmx_emi
= {
80 .modes
= pmx_emi_modes
,
81 .mode_count
= ARRAY_SIZE(pmx_emi_modes
),
85 static struct pmx_dev_mode pmx_fsmc_modes
[] = {
92 struct pmx_dev spear320_pmx_fsmc
= {
94 .modes
= pmx_fsmc_modes
,
95 .mode_count
= ARRAY_SIZE(pmx_fsmc_modes
),
99 static struct pmx_dev_mode pmx_spp_modes
[] = {
101 .ids
= SMALL_PRINTERS_MODE
,
106 struct pmx_dev spear320_pmx_spp
= {
108 .modes
= pmx_spp_modes
,
109 .mode_count
= ARRAY_SIZE(pmx_spp_modes
),
113 static struct pmx_dev_mode pmx_sdhci_modes
[] = {
115 .ids
= AUTO_NET_SMII_MODE
| AUTO_NET_MII_MODE
|
117 .mask
= PMX_TIMER_1_2_MASK
| PMX_TIMER_3_4_MASK
,
121 struct pmx_dev spear320_pmx_sdhci
= {
123 .modes
= pmx_sdhci_modes
,
124 .mode_count
= ARRAY_SIZE(pmx_sdhci_modes
),
128 static struct pmx_dev_mode pmx_i2s_modes
[] = {
130 .ids
= AUTO_NET_SMII_MODE
| AUTO_NET_MII_MODE
,
131 .mask
= PMX_UART0_MODEM_MASK
,
135 struct pmx_dev spear320_pmx_i2s
= {
137 .modes
= pmx_i2s_modes
,
138 .mode_count
= ARRAY_SIZE(pmx_i2s_modes
),
142 static struct pmx_dev_mode pmx_uart1_modes
[] = {
145 .mask
= PMX_GPIO_PIN0_MASK
| PMX_GPIO_PIN1_MASK
,
149 struct pmx_dev spear320_pmx_uart1
= {
151 .modes
= pmx_uart1_modes
,
152 .mode_count
= ARRAY_SIZE(pmx_uart1_modes
),
156 static struct pmx_dev_mode pmx_uart1_modem_modes
[] = {
158 .ids
= AUTO_EXP_MODE
,
159 .mask
= PMX_TIMER_1_2_MASK
| PMX_TIMER_3_4_MASK
|
162 .ids
= SMALL_PRINTERS_MODE
,
163 .mask
= PMX_GPIO_PIN3_MASK
| PMX_GPIO_PIN4_MASK
|
164 PMX_GPIO_PIN5_MASK
| PMX_SSP_CS_MASK
,
168 struct pmx_dev spear320_pmx_uart1_modem
= {
169 .name
= "uart1_modem",
170 .modes
= pmx_uart1_modem_modes
,
171 .mode_count
= ARRAY_SIZE(pmx_uart1_modem_modes
),
175 static struct pmx_dev_mode pmx_uart2_modes
[] = {
178 .mask
= PMX_FIRDA_MASK
,
182 struct pmx_dev spear320_pmx_uart2
= {
184 .modes
= pmx_uart2_modes
,
185 .mode_count
= ARRAY_SIZE(pmx_uart2_modes
),
189 static struct pmx_dev_mode pmx_touchscreen_modes
[] = {
191 .ids
= AUTO_NET_SMII_MODE
,
192 .mask
= PMX_SSP_CS_MASK
,
196 struct pmx_dev spear320_pmx_touchscreen
= {
197 .name
= "touchscreen",
198 .modes
= pmx_touchscreen_modes
,
199 .mode_count
= ARRAY_SIZE(pmx_touchscreen_modes
),
203 static struct pmx_dev_mode pmx_can_modes
[] = {
205 .ids
= AUTO_NET_SMII_MODE
| AUTO_NET_MII_MODE
| AUTO_EXP_MODE
,
206 .mask
= PMX_GPIO_PIN2_MASK
| PMX_GPIO_PIN3_MASK
|
207 PMX_GPIO_PIN4_MASK
| PMX_GPIO_PIN5_MASK
,
211 struct pmx_dev spear320_pmx_can
= {
213 .modes
= pmx_can_modes
,
214 .mode_count
= ARRAY_SIZE(pmx_can_modes
),
218 static struct pmx_dev_mode pmx_sdhci_led_modes
[] = {
220 .ids
= AUTO_NET_SMII_MODE
| AUTO_NET_MII_MODE
,
221 .mask
= PMX_SSP_CS_MASK
,
225 struct pmx_dev spear320_pmx_sdhci_led
= {
227 .modes
= pmx_sdhci_led_modes
,
228 .mode_count
= ARRAY_SIZE(pmx_sdhci_led_modes
),
232 static struct pmx_dev_mode pmx_pwm0_modes
[] = {
234 .ids
= AUTO_NET_SMII_MODE
| AUTO_NET_MII_MODE
,
235 .mask
= PMX_UART0_MODEM_MASK
,
237 .ids
= AUTO_EXP_MODE
| SMALL_PRINTERS_MODE
,
238 .mask
= PMX_MII_MASK
,
242 struct pmx_dev spear320_pmx_pwm0
= {
244 .modes
= pmx_pwm0_modes
,
245 .mode_count
= ARRAY_SIZE(pmx_pwm0_modes
),
249 static struct pmx_dev_mode pmx_pwm1_modes
[] = {
251 .ids
= AUTO_NET_SMII_MODE
| AUTO_NET_MII_MODE
,
252 .mask
= PMX_UART0_MODEM_MASK
,
254 .ids
= AUTO_EXP_MODE
| SMALL_PRINTERS_MODE
,
255 .mask
= PMX_MII_MASK
,
259 struct pmx_dev spear320_pmx_pwm1
= {
261 .modes
= pmx_pwm1_modes
,
262 .mode_count
= ARRAY_SIZE(pmx_pwm1_modes
),
266 static struct pmx_dev_mode pmx_pwm2_modes
[] = {
268 .ids
= AUTO_NET_SMII_MODE
| AUTO_NET_MII_MODE
,
269 .mask
= PMX_SSP_CS_MASK
,
271 .ids
= AUTO_EXP_MODE
| SMALL_PRINTERS_MODE
,
272 .mask
= PMX_MII_MASK
,
276 struct pmx_dev spear320_pmx_pwm2
= {
278 .modes
= pmx_pwm2_modes
,
279 .mode_count
= ARRAY_SIZE(pmx_pwm2_modes
),
283 static struct pmx_dev_mode pmx_pwm3_modes
[] = {
285 .ids
= AUTO_EXP_MODE
| SMALL_PRINTERS_MODE
| AUTO_NET_SMII_MODE
,
286 .mask
= PMX_MII_MASK
,
290 struct pmx_dev spear320_pmx_pwm3
= {
292 .modes
= pmx_pwm3_modes
,
293 .mode_count
= ARRAY_SIZE(pmx_pwm3_modes
),
297 static struct pmx_dev_mode pmx_ssp1_modes
[] = {
299 .ids
= SMALL_PRINTERS_MODE
| AUTO_NET_SMII_MODE
,
300 .mask
= PMX_MII_MASK
,
304 struct pmx_dev spear320_pmx_ssp1
= {
306 .modes
= pmx_ssp1_modes
,
307 .mode_count
= ARRAY_SIZE(pmx_ssp1_modes
),
311 static struct pmx_dev_mode pmx_ssp2_modes
[] = {
313 .ids
= AUTO_NET_SMII_MODE
,
314 .mask
= PMX_MII_MASK
,
318 struct pmx_dev spear320_pmx_ssp2
= {
320 .modes
= pmx_ssp2_modes
,
321 .mode_count
= ARRAY_SIZE(pmx_ssp2_modes
),
325 static struct pmx_dev_mode pmx_mii1_modes
[] = {
327 .ids
= AUTO_NET_MII_MODE
,
332 struct pmx_dev spear320_pmx_mii1
= {
334 .modes
= pmx_mii1_modes
,
335 .mode_count
= ARRAY_SIZE(pmx_mii1_modes
),
339 static struct pmx_dev_mode pmx_smii0_modes
[] = {
341 .ids
= AUTO_NET_SMII_MODE
| AUTO_EXP_MODE
| SMALL_PRINTERS_MODE
,
342 .mask
= PMX_MII_MASK
,
346 struct pmx_dev spear320_pmx_smii0
= {
348 .modes
= pmx_smii0_modes
,
349 .mode_count
= ARRAY_SIZE(pmx_smii0_modes
),
353 static struct pmx_dev_mode pmx_smii1_modes
[] = {
355 .ids
= AUTO_NET_SMII_MODE
| SMALL_PRINTERS_MODE
,
356 .mask
= PMX_MII_MASK
,
360 struct pmx_dev spear320_pmx_smii1
= {
362 .modes
= pmx_smii1_modes
,
363 .mode_count
= ARRAY_SIZE(pmx_smii1_modes
),
367 static struct pmx_dev_mode pmx_i2c1_modes
[] = {
369 .ids
= AUTO_EXP_MODE
,
374 struct pmx_dev spear320_pmx_i2c1
= {
376 .modes
= pmx_i2c1_modes
,
377 .mode_count
= ARRAY_SIZE(pmx_i2c1_modes
),
381 /* pmx driver structure */
382 static struct pmx_driver pmx_driver
= {
383 .mode_reg
= {.offset
= MODE_CONFIG_REG
, .mask
= 0x00000007},
384 .mux_reg
= {.offset
= PAD_MUX_CONFIG_REG
, .mask
= 0x00007fff},
387 /* spear3xx shared irq */
388 static struct shirq_dev_config shirq_ras1_config
[] = {
390 .virq
= SPEAR320_VIRQ_EMI
,
391 .status_mask
= SPEAR320_EMI_IRQ_MASK
,
392 .clear_mask
= SPEAR320_EMI_IRQ_MASK
,
394 .virq
= SPEAR320_VIRQ_CLCD
,
395 .status_mask
= SPEAR320_CLCD_IRQ_MASK
,
396 .clear_mask
= SPEAR320_CLCD_IRQ_MASK
,
398 .virq
= SPEAR320_VIRQ_SPP
,
399 .status_mask
= SPEAR320_SPP_IRQ_MASK
,
400 .clear_mask
= SPEAR320_SPP_IRQ_MASK
,
404 static struct spear_shirq shirq_ras1
= {
405 .irq
= SPEAR3XX_IRQ_GEN_RAS_1
,
406 .dev_config
= shirq_ras1_config
,
407 .dev_count
= ARRAY_SIZE(shirq_ras1_config
),
410 .status_reg
= SPEAR320_INT_STS_MASK_REG
,
411 .status_reg_mask
= SPEAR320_SHIRQ_RAS1_MASK
,
412 .clear_reg
= SPEAR320_INT_CLR_MASK_REG
,
417 static struct shirq_dev_config shirq_ras3_config
[] = {
419 .virq
= SPEAR320_VIRQ_PLGPIO
,
420 .enb_mask
= SPEAR320_GPIO_IRQ_MASK
,
421 .status_mask
= SPEAR320_GPIO_IRQ_MASK
,
422 .clear_mask
= SPEAR320_GPIO_IRQ_MASK
,
424 .virq
= SPEAR320_VIRQ_I2S_PLAY
,
425 .enb_mask
= SPEAR320_I2S_PLAY_IRQ_MASK
,
426 .status_mask
= SPEAR320_I2S_PLAY_IRQ_MASK
,
427 .clear_mask
= SPEAR320_I2S_PLAY_IRQ_MASK
,
429 .virq
= SPEAR320_VIRQ_I2S_REC
,
430 .enb_mask
= SPEAR320_I2S_REC_IRQ_MASK
,
431 .status_mask
= SPEAR320_I2S_REC_IRQ_MASK
,
432 .clear_mask
= SPEAR320_I2S_REC_IRQ_MASK
,
436 static struct spear_shirq shirq_ras3
= {
437 .irq
= SPEAR3XX_IRQ_GEN_RAS_3
,
438 .dev_config
= shirq_ras3_config
,
439 .dev_count
= ARRAY_SIZE(shirq_ras3_config
),
441 .enb_reg
= SPEAR320_INT_ENB_MASK_REG
,
443 .status_reg
= SPEAR320_INT_STS_MASK_REG
,
444 .status_reg_mask
= SPEAR320_SHIRQ_RAS3_MASK
,
445 .clear_reg
= SPEAR320_INT_CLR_MASK_REG
,
450 static struct shirq_dev_config shirq_intrcomm_ras_config
[] = {
452 .virq
= SPEAR320_VIRQ_CANU
,
453 .status_mask
= SPEAR320_CAN_U_IRQ_MASK
,
454 .clear_mask
= SPEAR320_CAN_U_IRQ_MASK
,
456 .virq
= SPEAR320_VIRQ_CANL
,
457 .status_mask
= SPEAR320_CAN_L_IRQ_MASK
,
458 .clear_mask
= SPEAR320_CAN_L_IRQ_MASK
,
460 .virq
= SPEAR320_VIRQ_UART1
,
461 .status_mask
= SPEAR320_UART1_IRQ_MASK
,
462 .clear_mask
= SPEAR320_UART1_IRQ_MASK
,
464 .virq
= SPEAR320_VIRQ_UART2
,
465 .status_mask
= SPEAR320_UART2_IRQ_MASK
,
466 .clear_mask
= SPEAR320_UART2_IRQ_MASK
,
468 .virq
= SPEAR320_VIRQ_SSP1
,
469 .status_mask
= SPEAR320_SSP1_IRQ_MASK
,
470 .clear_mask
= SPEAR320_SSP1_IRQ_MASK
,
472 .virq
= SPEAR320_VIRQ_SSP2
,
473 .status_mask
= SPEAR320_SSP2_IRQ_MASK
,
474 .clear_mask
= SPEAR320_SSP2_IRQ_MASK
,
476 .virq
= SPEAR320_VIRQ_SMII0
,
477 .status_mask
= SPEAR320_SMII0_IRQ_MASK
,
478 .clear_mask
= SPEAR320_SMII0_IRQ_MASK
,
480 .virq
= SPEAR320_VIRQ_MII1_SMII1
,
481 .status_mask
= SPEAR320_MII1_SMII1_IRQ_MASK
,
482 .clear_mask
= SPEAR320_MII1_SMII1_IRQ_MASK
,
484 .virq
= SPEAR320_VIRQ_WAKEUP_SMII0
,
485 .status_mask
= SPEAR320_WAKEUP_SMII0_IRQ_MASK
,
486 .clear_mask
= SPEAR320_WAKEUP_SMII0_IRQ_MASK
,
488 .virq
= SPEAR320_VIRQ_WAKEUP_MII1_SMII1
,
489 .status_mask
= SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK
,
490 .clear_mask
= SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK
,
492 .virq
= SPEAR320_VIRQ_I2C1
,
493 .status_mask
= SPEAR320_I2C1_IRQ_MASK
,
494 .clear_mask
= SPEAR320_I2C1_IRQ_MASK
,
498 static struct spear_shirq shirq_intrcomm_ras
= {
499 .irq
= SPEAR3XX_IRQ_INTRCOMM_RAS_ARM
,
500 .dev_config
= shirq_intrcomm_ras_config
,
501 .dev_count
= ARRAY_SIZE(shirq_intrcomm_ras_config
),
504 .status_reg
= SPEAR320_INT_STS_MASK_REG
,
505 .status_reg_mask
= SPEAR320_SHIRQ_INTRCOMM_RAS_MASK
,
506 .clear_reg
= SPEAR320_INT_CLR_MASK_REG
,
511 /* Add spear320 specific devices here */
513 /* spear320 routines */
514 void __init
spear320_init(struct pmx_mode
*pmx_mode
, struct pmx_dev
**pmx_devs
,
520 /* call spear3xx family common init function */
523 /* shared irq registration */
524 base
= ioremap(SPEAR320_SOC_CONFIG_BASE
, SZ_4K
);
527 shirq_ras1
.regs
.base
= base
;
528 ret
= spear_shirq_register(&shirq_ras1
);
530 printk(KERN_ERR
"Error registering Shared IRQ 1\n");
533 shirq_ras3
.regs
.base
= base
;
534 ret
= spear_shirq_register(&shirq_ras3
);
536 printk(KERN_ERR
"Error registering Shared IRQ 3\n");
539 shirq_intrcomm_ras
.regs
.base
= base
;
540 ret
= spear_shirq_register(&shirq_intrcomm_ras
);
542 printk(KERN_ERR
"Error registering Shared IRQ 4\n");
545 /* pmx initialization */
546 pmx_driver
.base
= base
;
547 pmx_driver
.mode
= pmx_mode
;
548 pmx_driver
.devs
= pmx_devs
;
549 pmx_driver
.devs_count
= pmx_dev_count
;
551 ret
= pmx_register(&pmx_driver
);
553 printk(KERN_ERR
"padmux: registeration failed. err no: %d\n",