2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/seq_file.h>
29 #include <linux/firmware.h>
30 #include <linux/platform_device.h>
32 #include "radeon_drm.h"
34 #include "radeon_mode.h"
39 #define PFP_UCODE_SIZE 576
40 #define PM4_UCODE_SIZE 1792
41 #define RLC_UCODE_SIZE 768
42 #define R700_PFP_UCODE_SIZE 848
43 #define R700_PM4_UCODE_SIZE 1360
44 #define R700_RLC_UCODE_SIZE 1024
47 MODULE_FIRMWARE("radeon/R600_pfp.bin");
48 MODULE_FIRMWARE("radeon/R600_me.bin");
49 MODULE_FIRMWARE("radeon/RV610_pfp.bin");
50 MODULE_FIRMWARE("radeon/RV610_me.bin");
51 MODULE_FIRMWARE("radeon/RV630_pfp.bin");
52 MODULE_FIRMWARE("radeon/RV630_me.bin");
53 MODULE_FIRMWARE("radeon/RV620_pfp.bin");
54 MODULE_FIRMWARE("radeon/RV620_me.bin");
55 MODULE_FIRMWARE("radeon/RV635_pfp.bin");
56 MODULE_FIRMWARE("radeon/RV635_me.bin");
57 MODULE_FIRMWARE("radeon/RV670_pfp.bin");
58 MODULE_FIRMWARE("radeon/RV670_me.bin");
59 MODULE_FIRMWARE("radeon/RS780_pfp.bin");
60 MODULE_FIRMWARE("radeon/RS780_me.bin");
61 MODULE_FIRMWARE("radeon/RV770_pfp.bin");
62 MODULE_FIRMWARE("radeon/RV770_me.bin");
63 MODULE_FIRMWARE("radeon/RV730_pfp.bin");
64 MODULE_FIRMWARE("radeon/RV730_me.bin");
65 MODULE_FIRMWARE("radeon/RV710_pfp.bin");
66 MODULE_FIRMWARE("radeon/RV710_me.bin");
67 MODULE_FIRMWARE("radeon/R600_rlc.bin");
68 MODULE_FIRMWARE("radeon/R700_rlc.bin");
70 int r600_debugfs_mc_info_init(struct radeon_device
*rdev
);
72 /* r600,rv610,rv630,rv620,rv635,rv670 */
73 int r600_mc_wait_for_idle(struct radeon_device
*rdev
);
74 void r600_gpu_init(struct radeon_device
*rdev
);
75 void r600_fini(struct radeon_device
*rdev
);
77 /* hpd for digital panel detect/disconnect */
78 bool r600_hpd_sense(struct radeon_device
*rdev
, enum radeon_hpd_id hpd
)
80 bool connected
= false;
82 if (ASIC_IS_DCE3(rdev
)) {
85 if (RREG32(DC_HPD1_INT_STATUS
) & DC_HPDx_SENSE
)
89 if (RREG32(DC_HPD2_INT_STATUS
) & DC_HPDx_SENSE
)
93 if (RREG32(DC_HPD3_INT_STATUS
) & DC_HPDx_SENSE
)
97 if (RREG32(DC_HPD4_INT_STATUS
) & DC_HPDx_SENSE
)
102 if (RREG32(DC_HPD5_INT_STATUS
) & DC_HPDx_SENSE
)
106 if (RREG32(DC_HPD6_INT_STATUS
) & DC_HPDx_SENSE
)
115 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS
) & DC_HOT_PLUG_DETECTx_SENSE
)
119 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS
) & DC_HOT_PLUG_DETECTx_SENSE
)
123 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS
) & DC_HOT_PLUG_DETECTx_SENSE
)
133 void r600_hpd_set_polarity(struct radeon_device
*rdev
,
134 enum radeon_hpd_id hpd
)
137 bool connected
= r600_hpd_sense(rdev
, hpd
);
139 if (ASIC_IS_DCE3(rdev
)) {
142 tmp
= RREG32(DC_HPD1_INT_CONTROL
);
144 tmp
&= ~DC_HPDx_INT_POLARITY
;
146 tmp
|= DC_HPDx_INT_POLARITY
;
147 WREG32(DC_HPD1_INT_CONTROL
, tmp
);
150 tmp
= RREG32(DC_HPD2_INT_CONTROL
);
152 tmp
&= ~DC_HPDx_INT_POLARITY
;
154 tmp
|= DC_HPDx_INT_POLARITY
;
155 WREG32(DC_HPD2_INT_CONTROL
, tmp
);
158 tmp
= RREG32(DC_HPD3_INT_CONTROL
);
160 tmp
&= ~DC_HPDx_INT_POLARITY
;
162 tmp
|= DC_HPDx_INT_POLARITY
;
163 WREG32(DC_HPD3_INT_CONTROL
, tmp
);
166 tmp
= RREG32(DC_HPD4_INT_CONTROL
);
168 tmp
&= ~DC_HPDx_INT_POLARITY
;
170 tmp
|= DC_HPDx_INT_POLARITY
;
171 WREG32(DC_HPD4_INT_CONTROL
, tmp
);
174 tmp
= RREG32(DC_HPD5_INT_CONTROL
);
176 tmp
&= ~DC_HPDx_INT_POLARITY
;
178 tmp
|= DC_HPDx_INT_POLARITY
;
179 WREG32(DC_HPD5_INT_CONTROL
, tmp
);
183 tmp
= RREG32(DC_HPD6_INT_CONTROL
);
185 tmp
&= ~DC_HPDx_INT_POLARITY
;
187 tmp
|= DC_HPDx_INT_POLARITY
;
188 WREG32(DC_HPD6_INT_CONTROL
, tmp
);
196 tmp
= RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
);
198 tmp
&= ~DC_HOT_PLUG_DETECTx_INT_POLARITY
;
200 tmp
|= DC_HOT_PLUG_DETECTx_INT_POLARITY
;
201 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
, tmp
);
204 tmp
= RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
);
206 tmp
&= ~DC_HOT_PLUG_DETECTx_INT_POLARITY
;
208 tmp
|= DC_HOT_PLUG_DETECTx_INT_POLARITY
;
209 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
, tmp
);
212 tmp
= RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
);
214 tmp
&= ~DC_HOT_PLUG_DETECTx_INT_POLARITY
;
216 tmp
|= DC_HOT_PLUG_DETECTx_INT_POLARITY
;
217 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
, tmp
);
225 void r600_hpd_init(struct radeon_device
*rdev
)
227 struct drm_device
*dev
= rdev
->ddev
;
228 struct drm_connector
*connector
;
230 if (ASIC_IS_DCE3(rdev
)) {
231 u32 tmp
= DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
232 if (ASIC_IS_DCE32(rdev
))
235 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
236 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
237 switch (radeon_connector
->hpd
.hpd
) {
239 WREG32(DC_HPD1_CONTROL
, tmp
);
240 rdev
->irq
.hpd
[0] = true;
243 WREG32(DC_HPD2_CONTROL
, tmp
);
244 rdev
->irq
.hpd
[1] = true;
247 WREG32(DC_HPD3_CONTROL
, tmp
);
248 rdev
->irq
.hpd
[2] = true;
251 WREG32(DC_HPD4_CONTROL
, tmp
);
252 rdev
->irq
.hpd
[3] = true;
256 WREG32(DC_HPD5_CONTROL
, tmp
);
257 rdev
->irq
.hpd
[4] = true;
260 WREG32(DC_HPD6_CONTROL
, tmp
);
261 rdev
->irq
.hpd
[5] = true;
268 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
269 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
270 switch (radeon_connector
->hpd
.hpd
) {
272 WREG32(DC_HOT_PLUG_DETECT1_CONTROL
, DC_HOT_PLUG_DETECTx_EN
);
273 rdev
->irq
.hpd
[0] = true;
276 WREG32(DC_HOT_PLUG_DETECT2_CONTROL
, DC_HOT_PLUG_DETECTx_EN
);
277 rdev
->irq
.hpd
[1] = true;
280 WREG32(DC_HOT_PLUG_DETECT3_CONTROL
, DC_HOT_PLUG_DETECTx_EN
);
281 rdev
->irq
.hpd
[2] = true;
288 if (rdev
->irq
.installed
)
292 void r600_hpd_fini(struct radeon_device
*rdev
)
294 struct drm_device
*dev
= rdev
->ddev
;
295 struct drm_connector
*connector
;
297 if (ASIC_IS_DCE3(rdev
)) {
298 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
299 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
300 switch (radeon_connector
->hpd
.hpd
) {
302 WREG32(DC_HPD1_CONTROL
, 0);
303 rdev
->irq
.hpd
[0] = false;
306 WREG32(DC_HPD2_CONTROL
, 0);
307 rdev
->irq
.hpd
[1] = false;
310 WREG32(DC_HPD3_CONTROL
, 0);
311 rdev
->irq
.hpd
[2] = false;
314 WREG32(DC_HPD4_CONTROL
, 0);
315 rdev
->irq
.hpd
[3] = false;
319 WREG32(DC_HPD5_CONTROL
, 0);
320 rdev
->irq
.hpd
[4] = false;
323 WREG32(DC_HPD6_CONTROL
, 0);
324 rdev
->irq
.hpd
[5] = false;
331 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
332 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
333 switch (radeon_connector
->hpd
.hpd
) {
335 WREG32(DC_HOT_PLUG_DETECT1_CONTROL
, 0);
336 rdev
->irq
.hpd
[0] = false;
339 WREG32(DC_HOT_PLUG_DETECT2_CONTROL
, 0);
340 rdev
->irq
.hpd
[1] = false;
343 WREG32(DC_HOT_PLUG_DETECT3_CONTROL
, 0);
344 rdev
->irq
.hpd
[2] = false;
356 int r600_gart_clear_page(struct radeon_device
*rdev
, int i
)
358 void __iomem
*ptr
= (void *)rdev
->gart
.table
.vram
.ptr
;
361 if (i
< 0 || i
> rdev
->gart
.num_gpu_pages
)
364 writeq(pte
, ((void __iomem
*)ptr
) + (i
* 8));
368 void r600_pcie_gart_tlb_flush(struct radeon_device
*rdev
)
373 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR
, rdev
->mc
.gtt_start
>> 12);
374 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR
, (rdev
->mc
.gtt_end
- 1) >> 12);
375 WREG32(VM_CONTEXT0_REQUEST_RESPONSE
, REQUEST_TYPE(1));
376 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
378 tmp
= RREG32(VM_CONTEXT0_REQUEST_RESPONSE
);
379 tmp
= (tmp
& RESPONSE_TYPE_MASK
) >> RESPONSE_TYPE_SHIFT
;
381 printk(KERN_WARNING
"[drm] r600 flush TLB failed\n");
391 int r600_pcie_gart_init(struct radeon_device
*rdev
)
395 if (rdev
->gart
.table
.vram
.robj
) {
396 WARN(1, "R600 PCIE GART already initialized.\n");
399 /* Initialize common gart structure */
400 r
= radeon_gart_init(rdev
);
403 rdev
->gart
.table_size
= rdev
->gart
.num_gpu_pages
* 8;
404 return radeon_gart_table_vram_alloc(rdev
);
407 int r600_pcie_gart_enable(struct radeon_device
*rdev
)
412 if (rdev
->gart
.table
.vram
.robj
== NULL
) {
413 dev_err(rdev
->dev
, "No VRAM object for PCIE GART.\n");
416 r
= radeon_gart_table_vram_pin(rdev
);
421 WREG32(VM_L2_CNTL
, ENABLE_L2_CACHE
| ENABLE_L2_FRAGMENT_PROCESSING
|
422 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE
|
423 EFFECTIVE_L2_QUEUE_SIZE(7));
424 WREG32(VM_L2_CNTL2
, 0);
425 WREG32(VM_L2_CNTL3
, BANK_SELECT_0(0) | BANK_SELECT_1(1));
426 /* Setup TLB control */
427 tmp
= ENABLE_L1_TLB
| ENABLE_L1_FRAGMENT_PROCESSING
|
428 SYSTEM_ACCESS_MODE_NOT_IN_SYS
|
429 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
430 ENABLE_WAIT_L2_QUERY
;
431 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL
, tmp
);
432 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL
, tmp
);
433 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL
, tmp
| ENABLE_L1_STRICT_ORDERING
);
434 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL
, tmp
);
435 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL
, tmp
);
436 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL
, tmp
);
437 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL
, tmp
);
438 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL
, tmp
);
439 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL
, tmp
);
440 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL
, tmp
);
441 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL
, tmp
);
442 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL
, tmp
);
443 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL
, tmp
| ENABLE_SEMAPHORE_MODE
);
444 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL
, tmp
| ENABLE_SEMAPHORE_MODE
);
445 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR
, rdev
->mc
.gtt_start
>> 12);
446 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR
, rdev
->mc
.gtt_end
>> 12);
447 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR
, rdev
->gart
.table_addr
>> 12);
448 WREG32(VM_CONTEXT0_CNTL
, ENABLE_CONTEXT
| PAGE_TABLE_DEPTH(0) |
449 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT
);
450 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR
,
451 (u32
)(rdev
->dummy_page
.addr
>> 12));
452 for (i
= 1; i
< 7; i
++)
453 WREG32(VM_CONTEXT0_CNTL
+ (i
* 4), 0);
455 r600_pcie_gart_tlb_flush(rdev
);
456 rdev
->gart
.ready
= true;
460 void r600_pcie_gart_disable(struct radeon_device
*rdev
)
465 /* Disable all tables */
466 for (i
= 0; i
< 7; i
++)
467 WREG32(VM_CONTEXT0_CNTL
+ (i
* 4), 0);
469 /* Disable L2 cache */
470 WREG32(VM_L2_CNTL
, ENABLE_L2_FRAGMENT_PROCESSING
|
471 EFFECTIVE_L2_QUEUE_SIZE(7));
472 WREG32(VM_L2_CNTL3
, BANK_SELECT_0(0) | BANK_SELECT_1(1));
473 /* Setup L1 TLB control */
474 tmp
= EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
475 ENABLE_WAIT_L2_QUERY
;
476 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL
, tmp
);
477 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL
, tmp
);
478 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL
, tmp
);
479 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL
, tmp
);
480 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL
, tmp
);
481 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL
, tmp
);
482 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL
, tmp
);
483 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL
, tmp
);
484 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL
, tmp
);
485 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL
, tmp
);
486 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL
, tmp
);
487 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL
, tmp
);
488 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL
, tmp
);
489 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL
, tmp
);
490 if (rdev
->gart
.table
.vram
.robj
) {
491 r
= radeon_bo_reserve(rdev
->gart
.table
.vram
.robj
, false);
492 if (likely(r
== 0)) {
493 radeon_bo_kunmap(rdev
->gart
.table
.vram
.robj
);
494 radeon_bo_unpin(rdev
->gart
.table
.vram
.robj
);
495 radeon_bo_unreserve(rdev
->gart
.table
.vram
.robj
);
500 void r600_pcie_gart_fini(struct radeon_device
*rdev
)
502 r600_pcie_gart_disable(rdev
);
503 radeon_gart_table_vram_free(rdev
);
504 radeon_gart_fini(rdev
);
507 void r600_agp_enable(struct radeon_device
*rdev
)
513 WREG32(VM_L2_CNTL
, ENABLE_L2_CACHE
| ENABLE_L2_FRAGMENT_PROCESSING
|
514 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE
|
515 EFFECTIVE_L2_QUEUE_SIZE(7));
516 WREG32(VM_L2_CNTL2
, 0);
517 WREG32(VM_L2_CNTL3
, BANK_SELECT_0(0) | BANK_SELECT_1(1));
518 /* Setup TLB control */
519 tmp
= ENABLE_L1_TLB
| ENABLE_L1_FRAGMENT_PROCESSING
|
520 SYSTEM_ACCESS_MODE_NOT_IN_SYS
|
521 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
522 ENABLE_WAIT_L2_QUERY
;
523 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL
, tmp
);
524 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL
, tmp
);
525 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL
, tmp
| ENABLE_L1_STRICT_ORDERING
);
526 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL
, tmp
);
527 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL
, tmp
);
528 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL
, tmp
);
529 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL
, tmp
);
530 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL
, tmp
);
531 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL
, tmp
);
532 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL
, tmp
);
533 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL
, tmp
);
534 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL
, tmp
);
535 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL
, tmp
| ENABLE_SEMAPHORE_MODE
);
536 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL
, tmp
| ENABLE_SEMAPHORE_MODE
);
537 for (i
= 0; i
< 7; i
++)
538 WREG32(VM_CONTEXT0_CNTL
+ (i
* 4), 0);
541 int r600_mc_wait_for_idle(struct radeon_device
*rdev
)
546 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
548 tmp
= RREG32(R_000E50_SRBM_STATUS
) & 0x3F00;
556 static void r600_mc_program(struct radeon_device
*rdev
)
558 struct rv515_mc_save save
;
563 for (i
= 0, j
= 0; i
< 32; i
++, j
+= 0x18) {
564 WREG32((0x2c14 + j
), 0x00000000);
565 WREG32((0x2c18 + j
), 0x00000000);
566 WREG32((0x2c1c + j
), 0x00000000);
567 WREG32((0x2c20 + j
), 0x00000000);
568 WREG32((0x2c24 + j
), 0x00000000);
570 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL
, 0);
572 rv515_mc_stop(rdev
, &save
);
573 if (r600_mc_wait_for_idle(rdev
)) {
574 dev_warn(rdev
->dev
, "Wait for MC idle timedout !\n");
576 /* Lockout access through VGA aperture (doesn't exist before R600) */
577 WREG32(VGA_HDP_CONTROL
, VGA_MEMORY_DISABLE
);
578 /* Update configuration */
579 if (rdev
->flags
& RADEON_IS_AGP
) {
580 if (rdev
->mc
.vram_start
< rdev
->mc
.gtt_start
) {
581 /* VRAM before AGP */
582 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR
,
583 rdev
->mc
.vram_start
>> 12);
584 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR
,
585 rdev
->mc
.gtt_end
>> 12);
588 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR
,
589 rdev
->mc
.gtt_start
>> 12);
590 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR
,
591 rdev
->mc
.vram_end
>> 12);
594 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR
, rdev
->mc
.vram_start
>> 12);
595 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR
, rdev
->mc
.vram_end
>> 12);
597 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR
, 0);
598 tmp
= ((rdev
->mc
.vram_end
>> 24) & 0xFFFF) << 16;
599 tmp
|= ((rdev
->mc
.vram_start
>> 24) & 0xFFFF);
600 WREG32(MC_VM_FB_LOCATION
, tmp
);
601 WREG32(HDP_NONSURFACE_BASE
, (rdev
->mc
.vram_start
>> 8));
602 WREG32(HDP_NONSURFACE_INFO
, (2 << 7));
603 WREG32(HDP_NONSURFACE_SIZE
, rdev
->mc
.mc_vram_size
| 0x3FF);
604 if (rdev
->flags
& RADEON_IS_AGP
) {
605 WREG32(MC_VM_AGP_TOP
, rdev
->mc
.gtt_end
>> 22);
606 WREG32(MC_VM_AGP_BOT
, rdev
->mc
.gtt_start
>> 22);
607 WREG32(MC_VM_AGP_BASE
, rdev
->mc
.agp_base
>> 22);
609 WREG32(MC_VM_AGP_BASE
, 0);
610 WREG32(MC_VM_AGP_TOP
, 0x0FFFFFFF);
611 WREG32(MC_VM_AGP_BOT
, 0x0FFFFFFF);
613 if (r600_mc_wait_for_idle(rdev
)) {
614 dev_warn(rdev
->dev
, "Wait for MC idle timedout !\n");
616 rv515_mc_resume(rdev
, &save
);
617 /* we need to own VRAM, so turn off the VGA renderer here
618 * to stop it overwriting our objects */
619 rv515_vga_render_disable(rdev
);
622 int r600_mc_init(struct radeon_device
*rdev
)
626 int chansize
, numchan
;
628 /* Get VRAM informations */
629 rdev
->mc
.vram_is_ddr
= true;
630 tmp
= RREG32(RAMCFG
);
631 if (tmp
& CHANSIZE_OVERRIDE
) {
633 } else if (tmp
& CHANSIZE_MASK
) {
639 switch ((tmp
& NOOFCHAN_MASK
) >> NOOFCHAN_SHIFT
) {
654 rdev
->mc
.vram_width
= numchan
* chansize
;
655 /* Could aper size report 0 ? */
656 rdev
->mc
.aper_base
= drm_get_resource_start(rdev
->ddev
, 0);
657 rdev
->mc
.aper_size
= drm_get_resource_len(rdev
->ddev
, 0);
658 /* Setup GPU memory space */
659 rdev
->mc
.mc_vram_size
= RREG32(CONFIG_MEMSIZE
);
660 rdev
->mc
.real_vram_size
= RREG32(CONFIG_MEMSIZE
);
662 if (rdev
->mc
.mc_vram_size
> rdev
->mc
.aper_size
)
663 rdev
->mc
.mc_vram_size
= rdev
->mc
.aper_size
;
665 if (rdev
->mc
.real_vram_size
> rdev
->mc
.aper_size
)
666 rdev
->mc
.real_vram_size
= rdev
->mc
.aper_size
;
668 if (rdev
->flags
& RADEON_IS_AGP
) {
669 /* gtt_size is setup by radeon_agp_init */
670 rdev
->mc
.gtt_location
= rdev
->mc
.agp_base
;
671 tmp
= 0xFFFFFFFFUL
- rdev
->mc
.agp_base
- rdev
->mc
.gtt_size
;
672 /* Try to put vram before or after AGP because we
673 * we want SYSTEM_APERTURE to cover both VRAM and
674 * AGP so that GPU can catch out of VRAM/AGP access
676 if (rdev
->mc
.gtt_location
> rdev
->mc
.mc_vram_size
) {
677 /* Enought place before */
678 rdev
->mc
.vram_location
= rdev
->mc
.gtt_location
-
679 rdev
->mc
.mc_vram_size
;
680 } else if (tmp
> rdev
->mc
.mc_vram_size
) {
681 /* Enought place after */
682 rdev
->mc
.vram_location
= rdev
->mc
.gtt_location
+
685 /* Try to setup VRAM then AGP might not
686 * not work on some card
688 rdev
->mc
.vram_location
= 0x00000000UL
;
689 rdev
->mc
.gtt_location
= rdev
->mc
.mc_vram_size
;
692 rdev
->mc
.gtt_size
= radeon_gart_size
* 1024 * 1024;
693 rdev
->mc
.vram_location
= (RREG32(MC_VM_FB_LOCATION
) &
695 tmp
= rdev
->mc
.vram_location
+ rdev
->mc
.mc_vram_size
;
696 if ((0xFFFFFFFFUL
- tmp
) >= rdev
->mc
.gtt_size
) {
697 /* Enough place after vram */
698 rdev
->mc
.gtt_location
= tmp
;
699 } else if (rdev
->mc
.vram_location
>= rdev
->mc
.gtt_size
) {
700 /* Enough place before vram */
701 rdev
->mc
.gtt_location
= 0;
703 /* Not enough place after or before shrink
706 if (rdev
->mc
.vram_location
> (0xFFFFFFFFUL
- tmp
)) {
707 rdev
->mc
.gtt_location
= 0;
708 rdev
->mc
.gtt_size
= rdev
->mc
.vram_location
;
710 rdev
->mc
.gtt_location
= tmp
;
711 rdev
->mc
.gtt_size
= 0xFFFFFFFFUL
- tmp
;
714 rdev
->mc
.gtt_location
= rdev
->mc
.mc_vram_size
;
716 rdev
->mc
.vram_start
= rdev
->mc
.vram_location
;
717 rdev
->mc
.vram_end
= rdev
->mc
.vram_location
+ rdev
->mc
.mc_vram_size
- 1;
718 rdev
->mc
.gtt_start
= rdev
->mc
.gtt_location
;
719 rdev
->mc
.gtt_end
= rdev
->mc
.gtt_location
+ rdev
->mc
.gtt_size
- 1;
720 /* FIXME: we should enforce default clock in case GPU is not in
723 a
.full
= rfixed_const(100);
724 rdev
->pm
.sclk
.full
= rfixed_const(rdev
->clock
.default_sclk
);
725 rdev
->pm
.sclk
.full
= rfixed_div(rdev
->pm
.sclk
, a
);
727 if (rdev
->flags
& RADEON_IS_IGP
)
728 rdev
->mc
.igp_sideport_enabled
= radeon_atombios_sideport_present(rdev
);
733 /* We doesn't check that the GPU really needs a reset we simply do the
734 * reset, it's up to the caller to determine if the GPU needs one. We
735 * might add an helper function to check that.
737 int r600_gpu_soft_reset(struct radeon_device
*rdev
)
739 struct rv515_mc_save save
;
740 u32 grbm_busy_mask
= S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
741 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
742 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
743 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
744 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
745 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
746 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
747 S_008010_GUI_ACTIVE(1);
748 u32 grbm2_busy_mask
= S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
749 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
750 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
751 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
752 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
753 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
754 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
755 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
759 dev_info(rdev
->dev
, "GPU softreset \n");
760 dev_info(rdev
->dev
, " R_008010_GRBM_STATUS=0x%08X\n",
761 RREG32(R_008010_GRBM_STATUS
));
762 dev_info(rdev
->dev
, " R_008014_GRBM_STATUS2=0x%08X\n",
763 RREG32(R_008014_GRBM_STATUS2
));
764 dev_info(rdev
->dev
, " R_000E50_SRBM_STATUS=0x%08X\n",
765 RREG32(R_000E50_SRBM_STATUS
));
766 rv515_mc_stop(rdev
, &save
);
767 if (r600_mc_wait_for_idle(rdev
)) {
768 dev_warn(rdev
->dev
, "Wait for MC idle timedout !\n");
770 /* Disable CP parsing/prefetching */
771 WREG32(R_0086D8_CP_ME_CNTL
, S_0086D8_CP_ME_HALT(0xff));
772 /* Check if any of the rendering block is busy and reset it */
773 if ((RREG32(R_008010_GRBM_STATUS
) & grbm_busy_mask
) ||
774 (RREG32(R_008014_GRBM_STATUS2
) & grbm2_busy_mask
)) {
775 tmp
= S_008020_SOFT_RESET_CR(1) |
776 S_008020_SOFT_RESET_DB(1) |
777 S_008020_SOFT_RESET_CB(1) |
778 S_008020_SOFT_RESET_PA(1) |
779 S_008020_SOFT_RESET_SC(1) |
780 S_008020_SOFT_RESET_SMX(1) |
781 S_008020_SOFT_RESET_SPI(1) |
782 S_008020_SOFT_RESET_SX(1) |
783 S_008020_SOFT_RESET_SH(1) |
784 S_008020_SOFT_RESET_TC(1) |
785 S_008020_SOFT_RESET_TA(1) |
786 S_008020_SOFT_RESET_VC(1) |
787 S_008020_SOFT_RESET_VGT(1);
788 dev_info(rdev
->dev
, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp
);
789 WREG32(R_008020_GRBM_SOFT_RESET
, tmp
);
790 (void)RREG32(R_008020_GRBM_SOFT_RESET
);
792 WREG32(R_008020_GRBM_SOFT_RESET
, 0);
793 (void)RREG32(R_008020_GRBM_SOFT_RESET
);
795 /* Reset CP (we always reset CP) */
796 tmp
= S_008020_SOFT_RESET_CP(1);
797 dev_info(rdev
->dev
, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp
);
798 WREG32(R_008020_GRBM_SOFT_RESET
, tmp
);
799 (void)RREG32(R_008020_GRBM_SOFT_RESET
);
801 WREG32(R_008020_GRBM_SOFT_RESET
, 0);
802 (void)RREG32(R_008020_GRBM_SOFT_RESET
);
803 /* Reset others GPU block if necessary */
804 if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
805 srbm_reset
|= S_000E60_SOFT_RESET_RLC(1);
806 if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS
)))
807 srbm_reset
|= S_000E60_SOFT_RESET_GRBM(1);
808 if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS
)))
809 srbm_reset
|= S_000E60_SOFT_RESET_IH(1);
810 if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
811 srbm_reset
|= S_000E60_SOFT_RESET_VMC(1);
812 if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
813 srbm_reset
|= S_000E60_SOFT_RESET_MC(1);
814 if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
815 srbm_reset
|= S_000E60_SOFT_RESET_MC(1);
816 if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
817 srbm_reset
|= S_000E60_SOFT_RESET_MC(1);
818 if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
819 srbm_reset
|= S_000E60_SOFT_RESET_MC(1);
820 if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
821 srbm_reset
|= S_000E60_SOFT_RESET_MC(1);
822 if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
823 srbm_reset
|= S_000E60_SOFT_RESET_RLC(1);
824 if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
825 srbm_reset
|= S_000E60_SOFT_RESET_SEM(1);
826 if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS
)))
827 srbm_reset
|= S_000E60_SOFT_RESET_BIF(1);
828 dev_info(rdev
->dev
, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset
);
829 WREG32(R_000E60_SRBM_SOFT_RESET
, srbm_reset
);
830 (void)RREG32(R_000E60_SRBM_SOFT_RESET
);
832 WREG32(R_000E60_SRBM_SOFT_RESET
, 0);
833 (void)RREG32(R_000E60_SRBM_SOFT_RESET
);
834 WREG32(R_000E60_SRBM_SOFT_RESET
, srbm_reset
);
835 (void)RREG32(R_000E60_SRBM_SOFT_RESET
);
837 WREG32(R_000E60_SRBM_SOFT_RESET
, 0);
838 (void)RREG32(R_000E60_SRBM_SOFT_RESET
);
839 /* Wait a little for things to settle down */
841 dev_info(rdev
->dev
, " R_008010_GRBM_STATUS=0x%08X\n",
842 RREG32(R_008010_GRBM_STATUS
));
843 dev_info(rdev
->dev
, " R_008014_GRBM_STATUS2=0x%08X\n",
844 RREG32(R_008014_GRBM_STATUS2
));
845 dev_info(rdev
->dev
, " R_000E50_SRBM_STATUS=0x%08X\n",
846 RREG32(R_000E50_SRBM_STATUS
));
847 /* After reset we need to reinit the asic as GPU often endup in an
850 atom_asic_init(rdev
->mode_info
.atom_context
);
851 rv515_mc_resume(rdev
, &save
);
855 int r600_gpu_reset(struct radeon_device
*rdev
)
857 return r600_gpu_soft_reset(rdev
);
860 static u32
r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes
,
862 u32 backend_disable_mask
)
865 u32 enabled_backends_mask
;
866 u32 enabled_backends_count
;
868 u32 swizzle_pipe
[R6XX_MAX_PIPES
];
872 if (num_tile_pipes
> R6XX_MAX_PIPES
)
873 num_tile_pipes
= R6XX_MAX_PIPES
;
874 if (num_tile_pipes
< 1)
876 if (num_backends
> R6XX_MAX_BACKENDS
)
877 num_backends
= R6XX_MAX_BACKENDS
;
878 if (num_backends
< 1)
881 enabled_backends_mask
= 0;
882 enabled_backends_count
= 0;
883 for (i
= 0; i
< R6XX_MAX_BACKENDS
; ++i
) {
884 if (((backend_disable_mask
>> i
) & 1) == 0) {
885 enabled_backends_mask
|= (1 << i
);
886 ++enabled_backends_count
;
888 if (enabled_backends_count
== num_backends
)
892 if (enabled_backends_count
== 0) {
893 enabled_backends_mask
= 1;
894 enabled_backends_count
= 1;
897 if (enabled_backends_count
!= num_backends
)
898 num_backends
= enabled_backends_count
;
900 memset((uint8_t *)&swizzle_pipe
[0], 0, sizeof(u32
) * R6XX_MAX_PIPES
);
901 switch (num_tile_pipes
) {
957 for (cur_pipe
= 0; cur_pipe
< num_tile_pipes
; ++cur_pipe
) {
958 while (((1 << cur_backend
) & enabled_backends_mask
) == 0)
959 cur_backend
= (cur_backend
+ 1) % R6XX_MAX_BACKENDS
;
961 backend_map
|= (u32
)(((cur_backend
& 3) << (swizzle_pipe
[cur_pipe
] * 2)));
963 cur_backend
= (cur_backend
+ 1) % R6XX_MAX_BACKENDS
;
969 int r600_count_pipe_bits(uint32_t val
)
973 for (i
= 0; i
< 32; i
++) {
980 void r600_gpu_init(struct radeon_device
*rdev
)
987 u32 sq_gpr_resource_mgmt_1
= 0;
988 u32 sq_gpr_resource_mgmt_2
= 0;
989 u32 sq_thread_resource_mgmt
= 0;
990 u32 sq_stack_resource_mgmt_1
= 0;
991 u32 sq_stack_resource_mgmt_2
= 0;
993 /* FIXME: implement */
994 switch (rdev
->family
) {
996 rdev
->config
.r600
.max_pipes
= 4;
997 rdev
->config
.r600
.max_tile_pipes
= 8;
998 rdev
->config
.r600
.max_simds
= 4;
999 rdev
->config
.r600
.max_backends
= 4;
1000 rdev
->config
.r600
.max_gprs
= 256;
1001 rdev
->config
.r600
.max_threads
= 192;
1002 rdev
->config
.r600
.max_stack_entries
= 256;
1003 rdev
->config
.r600
.max_hw_contexts
= 8;
1004 rdev
->config
.r600
.max_gs_threads
= 16;
1005 rdev
->config
.r600
.sx_max_export_size
= 128;
1006 rdev
->config
.r600
.sx_max_export_pos_size
= 16;
1007 rdev
->config
.r600
.sx_max_export_smx_size
= 128;
1008 rdev
->config
.r600
.sq_num_cf_insts
= 2;
1012 rdev
->config
.r600
.max_pipes
= 2;
1013 rdev
->config
.r600
.max_tile_pipes
= 2;
1014 rdev
->config
.r600
.max_simds
= 3;
1015 rdev
->config
.r600
.max_backends
= 1;
1016 rdev
->config
.r600
.max_gprs
= 128;
1017 rdev
->config
.r600
.max_threads
= 192;
1018 rdev
->config
.r600
.max_stack_entries
= 128;
1019 rdev
->config
.r600
.max_hw_contexts
= 8;
1020 rdev
->config
.r600
.max_gs_threads
= 4;
1021 rdev
->config
.r600
.sx_max_export_size
= 128;
1022 rdev
->config
.r600
.sx_max_export_pos_size
= 16;
1023 rdev
->config
.r600
.sx_max_export_smx_size
= 128;
1024 rdev
->config
.r600
.sq_num_cf_insts
= 2;
1030 rdev
->config
.r600
.max_pipes
= 1;
1031 rdev
->config
.r600
.max_tile_pipes
= 1;
1032 rdev
->config
.r600
.max_simds
= 2;
1033 rdev
->config
.r600
.max_backends
= 1;
1034 rdev
->config
.r600
.max_gprs
= 128;
1035 rdev
->config
.r600
.max_threads
= 192;
1036 rdev
->config
.r600
.max_stack_entries
= 128;
1037 rdev
->config
.r600
.max_hw_contexts
= 4;
1038 rdev
->config
.r600
.max_gs_threads
= 4;
1039 rdev
->config
.r600
.sx_max_export_size
= 128;
1040 rdev
->config
.r600
.sx_max_export_pos_size
= 16;
1041 rdev
->config
.r600
.sx_max_export_smx_size
= 128;
1042 rdev
->config
.r600
.sq_num_cf_insts
= 1;
1045 rdev
->config
.r600
.max_pipes
= 4;
1046 rdev
->config
.r600
.max_tile_pipes
= 4;
1047 rdev
->config
.r600
.max_simds
= 4;
1048 rdev
->config
.r600
.max_backends
= 4;
1049 rdev
->config
.r600
.max_gprs
= 192;
1050 rdev
->config
.r600
.max_threads
= 192;
1051 rdev
->config
.r600
.max_stack_entries
= 256;
1052 rdev
->config
.r600
.max_hw_contexts
= 8;
1053 rdev
->config
.r600
.max_gs_threads
= 16;
1054 rdev
->config
.r600
.sx_max_export_size
= 128;
1055 rdev
->config
.r600
.sx_max_export_pos_size
= 16;
1056 rdev
->config
.r600
.sx_max_export_smx_size
= 128;
1057 rdev
->config
.r600
.sq_num_cf_insts
= 2;
1063 /* Initialize HDP */
1064 for (i
= 0, j
= 0; i
< 32; i
++, j
+= 0x18) {
1065 WREG32((0x2c14 + j
), 0x00000000);
1066 WREG32((0x2c18 + j
), 0x00000000);
1067 WREG32((0x2c1c + j
), 0x00000000);
1068 WREG32((0x2c20 + j
), 0x00000000);
1069 WREG32((0x2c24 + j
), 0x00000000);
1072 WREG32(GRBM_CNTL
, GRBM_READ_TIMEOUT(0xff));
1076 ramcfg
= RREG32(RAMCFG
);
1077 switch (rdev
->config
.r600
.max_tile_pipes
) {
1079 tiling_config
|= PIPE_TILING(0);
1082 tiling_config
|= PIPE_TILING(1);
1085 tiling_config
|= PIPE_TILING(2);
1088 tiling_config
|= PIPE_TILING(3);
1093 tiling_config
|= BANK_TILING((ramcfg
& NOOFBANK_MASK
) >> NOOFBANK_SHIFT
);
1094 tiling_config
|= GROUP_SIZE(0);
1095 tmp
= (ramcfg
& NOOFROWS_MASK
) >> NOOFROWS_SHIFT
;
1097 tiling_config
|= ROW_TILING(3);
1098 tiling_config
|= SAMPLE_SPLIT(3);
1100 tiling_config
|= ROW_TILING(tmp
);
1101 tiling_config
|= SAMPLE_SPLIT(tmp
);
1103 tiling_config
|= BANK_SWAPS(1);
1104 tmp
= r600_get_tile_pipe_to_backend_map(rdev
->config
.r600
.max_tile_pipes
,
1105 rdev
->config
.r600
.max_backends
,
1106 (0xff << rdev
->config
.r600
.max_backends
) & 0xff);
1107 tiling_config
|= BACKEND_MAP(tmp
);
1108 WREG32(GB_TILING_CONFIG
, tiling_config
);
1109 WREG32(DCP_TILING_CONFIG
, tiling_config
& 0xffff);
1110 WREG32(HDP_TILING_CONFIG
, tiling_config
& 0xffff);
1112 tmp
= BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK
<< rdev
->config
.r600
.max_backends
) & R6XX_MAX_BACKENDS_MASK
);
1113 WREG32(CC_RB_BACKEND_DISABLE
, tmp
);
1116 tmp
= INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK
<< rdev
->config
.r600
.max_pipes
) & R6XX_MAX_PIPES_MASK
);
1117 tmp
|= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK
<< rdev
->config
.r600
.max_simds
) & R6XX_MAX_SIMDS_MASK
);
1118 WREG32(CC_GC_SHADER_PIPE_CONFIG
, tmp
);
1119 WREG32(GC_USER_SHADER_PIPE_CONFIG
, tmp
);
1121 tmp
= R6XX_MAX_BACKENDS
- r600_count_pipe_bits(tmp
& INACTIVE_QD_PIPES_MASK
);
1122 WREG32(VGT_OUT_DEALLOC_CNTL
, (tmp
* 4) & DEALLOC_DIST_MASK
);
1123 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL
, ((tmp
* 4) - 2) & VTX_REUSE_DEPTH_MASK
);
1125 /* Setup some CP states */
1126 WREG32(CP_QUEUE_THRESHOLDS
, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1127 WREG32(CP_MEQ_THRESHOLDS
, (MEQ_END(0x40) | ROQ_END(0x40)));
1129 WREG32(TA_CNTL_AUX
, (DISABLE_CUBE_ANISO
| SYNC_GRADIENT
|
1130 SYNC_WALKER
| SYNC_ALIGNER
));
1131 /* Setup various GPU states */
1132 if (rdev
->family
== CHIP_RV670
)
1133 WREG32(ARB_GDEC_RD_CNTL
, 0x00000021);
1135 tmp
= RREG32(SX_DEBUG_1
);
1136 tmp
|= SMX_EVENT_RELEASE
;
1137 if ((rdev
->family
> CHIP_R600
))
1138 tmp
|= ENABLE_NEW_SMX_ADDRESS
;
1139 WREG32(SX_DEBUG_1
, tmp
);
1141 if (((rdev
->family
) == CHIP_R600
) ||
1142 ((rdev
->family
) == CHIP_RV630
) ||
1143 ((rdev
->family
) == CHIP_RV610
) ||
1144 ((rdev
->family
) == CHIP_RV620
) ||
1145 ((rdev
->family
) == CHIP_RS780
) ||
1146 ((rdev
->family
) == CHIP_RS880
)) {
1147 WREG32(DB_DEBUG
, PREZ_MUST_WAIT_FOR_POSTZ_DONE
);
1149 WREG32(DB_DEBUG
, 0);
1151 WREG32(DB_WATERMARKS
, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1152 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1154 WREG32(PA_SC_MULTI_CHIP_CNTL
, 0);
1155 WREG32(VGT_NUM_INSTANCES
, 0);
1157 WREG32(SPI_CONFIG_CNTL
, GPR_WRITE_PRIORITY(0));
1158 WREG32(SPI_CONFIG_CNTL_1
, VTX_DONE_DELAY(0));
1160 tmp
= RREG32(SQ_MS_FIFO_SIZES
);
1161 if (((rdev
->family
) == CHIP_RV610
) ||
1162 ((rdev
->family
) == CHIP_RV620
) ||
1163 ((rdev
->family
) == CHIP_RS780
) ||
1164 ((rdev
->family
) == CHIP_RS880
)) {
1165 tmp
= (CACHE_FIFO_SIZE(0xa) |
1166 FETCH_FIFO_HIWATER(0xa) |
1167 DONE_FIFO_HIWATER(0xe0) |
1168 ALU_UPDATE_FIFO_HIWATER(0x8));
1169 } else if (((rdev
->family
) == CHIP_R600
) ||
1170 ((rdev
->family
) == CHIP_RV630
)) {
1171 tmp
&= ~DONE_FIFO_HIWATER(0xff);
1172 tmp
|= DONE_FIFO_HIWATER(0x4);
1174 WREG32(SQ_MS_FIFO_SIZES
, tmp
);
1176 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1177 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1179 sq_config
= RREG32(SQ_CONFIG
);
1180 sq_config
&= ~(PS_PRIO(3) |
1184 sq_config
|= (DX9_CONSTS
|
1191 if ((rdev
->family
) == CHIP_R600
) {
1192 sq_gpr_resource_mgmt_1
= (NUM_PS_GPRS(124) |
1194 NUM_CLAUSE_TEMP_GPRS(4));
1195 sq_gpr_resource_mgmt_2
= (NUM_GS_GPRS(0) |
1197 sq_thread_resource_mgmt
= (NUM_PS_THREADS(136) |
1198 NUM_VS_THREADS(48) |
1201 sq_stack_resource_mgmt_1
= (NUM_PS_STACK_ENTRIES(128) |
1202 NUM_VS_STACK_ENTRIES(128));
1203 sq_stack_resource_mgmt_2
= (NUM_GS_STACK_ENTRIES(0) |
1204 NUM_ES_STACK_ENTRIES(0));
1205 } else if (((rdev
->family
) == CHIP_RV610
) ||
1206 ((rdev
->family
) == CHIP_RV620
) ||
1207 ((rdev
->family
) == CHIP_RS780
) ||
1208 ((rdev
->family
) == CHIP_RS880
)) {
1209 /* no vertex cache */
1210 sq_config
&= ~VC_ENABLE
;
1212 sq_gpr_resource_mgmt_1
= (NUM_PS_GPRS(44) |
1214 NUM_CLAUSE_TEMP_GPRS(2));
1215 sq_gpr_resource_mgmt_2
= (NUM_GS_GPRS(17) |
1217 sq_thread_resource_mgmt
= (NUM_PS_THREADS(79) |
1218 NUM_VS_THREADS(78) |
1220 NUM_ES_THREADS(31));
1221 sq_stack_resource_mgmt_1
= (NUM_PS_STACK_ENTRIES(40) |
1222 NUM_VS_STACK_ENTRIES(40));
1223 sq_stack_resource_mgmt_2
= (NUM_GS_STACK_ENTRIES(32) |
1224 NUM_ES_STACK_ENTRIES(16));
1225 } else if (((rdev
->family
) == CHIP_RV630
) ||
1226 ((rdev
->family
) == CHIP_RV635
)) {
1227 sq_gpr_resource_mgmt_1
= (NUM_PS_GPRS(44) |
1229 NUM_CLAUSE_TEMP_GPRS(2));
1230 sq_gpr_resource_mgmt_2
= (NUM_GS_GPRS(18) |
1232 sq_thread_resource_mgmt
= (NUM_PS_THREADS(79) |
1233 NUM_VS_THREADS(78) |
1235 NUM_ES_THREADS(31));
1236 sq_stack_resource_mgmt_1
= (NUM_PS_STACK_ENTRIES(40) |
1237 NUM_VS_STACK_ENTRIES(40));
1238 sq_stack_resource_mgmt_2
= (NUM_GS_STACK_ENTRIES(32) |
1239 NUM_ES_STACK_ENTRIES(16));
1240 } else if ((rdev
->family
) == CHIP_RV670
) {
1241 sq_gpr_resource_mgmt_1
= (NUM_PS_GPRS(44) |
1243 NUM_CLAUSE_TEMP_GPRS(2));
1244 sq_gpr_resource_mgmt_2
= (NUM_GS_GPRS(17) |
1246 sq_thread_resource_mgmt
= (NUM_PS_THREADS(79) |
1247 NUM_VS_THREADS(78) |
1249 NUM_ES_THREADS(31));
1250 sq_stack_resource_mgmt_1
= (NUM_PS_STACK_ENTRIES(64) |
1251 NUM_VS_STACK_ENTRIES(64));
1252 sq_stack_resource_mgmt_2
= (NUM_GS_STACK_ENTRIES(64) |
1253 NUM_ES_STACK_ENTRIES(64));
1256 WREG32(SQ_CONFIG
, sq_config
);
1257 WREG32(SQ_GPR_RESOURCE_MGMT_1
, sq_gpr_resource_mgmt_1
);
1258 WREG32(SQ_GPR_RESOURCE_MGMT_2
, sq_gpr_resource_mgmt_2
);
1259 WREG32(SQ_THREAD_RESOURCE_MGMT
, sq_thread_resource_mgmt
);
1260 WREG32(SQ_STACK_RESOURCE_MGMT_1
, sq_stack_resource_mgmt_1
);
1261 WREG32(SQ_STACK_RESOURCE_MGMT_2
, sq_stack_resource_mgmt_2
);
1263 if (((rdev
->family
) == CHIP_RV610
) ||
1264 ((rdev
->family
) == CHIP_RV620
) ||
1265 ((rdev
->family
) == CHIP_RS780
) ||
1266 ((rdev
->family
) == CHIP_RS880
)) {
1267 WREG32(VGT_CACHE_INVALIDATION
, CACHE_INVALIDATION(TC_ONLY
));
1269 WREG32(VGT_CACHE_INVALIDATION
, CACHE_INVALIDATION(VC_AND_TC
));
1272 /* More default values. 2D/3D driver should adjust as needed */
1273 WREG32(PA_SC_AA_SAMPLE_LOCS_2S
, (S0_X(0xc) | S0_Y(0x4) |
1274 S1_X(0x4) | S1_Y(0xc)));
1275 WREG32(PA_SC_AA_SAMPLE_LOCS_4S
, (S0_X(0xe) | S0_Y(0xe) |
1276 S1_X(0x2) | S1_Y(0x2) |
1277 S2_X(0xa) | S2_Y(0x6) |
1278 S3_X(0x6) | S3_Y(0xa)));
1279 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0
, (S0_X(0xe) | S0_Y(0xb) |
1280 S1_X(0x4) | S1_Y(0xc) |
1281 S2_X(0x1) | S2_Y(0x6) |
1282 S3_X(0xa) | S3_Y(0xe)));
1283 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1
, (S4_X(0x6) | S4_Y(0x1) |
1284 S5_X(0x0) | S5_Y(0x0) |
1285 S6_X(0xb) | S6_Y(0x4) |
1286 S7_X(0x7) | S7_Y(0x8)));
1288 WREG32(VGT_STRMOUT_EN
, 0);
1289 tmp
= rdev
->config
.r600
.max_pipes
* 16;
1290 switch (rdev
->family
) {
1306 WREG32(VGT_ES_PER_GS
, 128);
1307 WREG32(VGT_GS_PER_ES
, tmp
);
1308 WREG32(VGT_GS_PER_VS
, 2);
1309 WREG32(VGT_GS_VERTEX_REUSE
, 16);
1311 /* more default values. 2D/3D driver should adjust as needed */
1312 WREG32(PA_SC_LINE_STIPPLE_STATE
, 0);
1313 WREG32(VGT_STRMOUT_EN
, 0);
1315 WREG32(PA_SC_MODE_CNTL
, 0);
1316 WREG32(PA_SC_AA_CONFIG
, 0);
1317 WREG32(PA_SC_LINE_STIPPLE
, 0);
1318 WREG32(SPI_INPUT_Z
, 0);
1319 WREG32(SPI_PS_IN_CONTROL_0
, NUM_INTERP(2));
1320 WREG32(CB_COLOR7_FRAG
, 0);
1322 /* Clear render buffer base addresses */
1323 WREG32(CB_COLOR0_BASE
, 0);
1324 WREG32(CB_COLOR1_BASE
, 0);
1325 WREG32(CB_COLOR2_BASE
, 0);
1326 WREG32(CB_COLOR3_BASE
, 0);
1327 WREG32(CB_COLOR4_BASE
, 0);
1328 WREG32(CB_COLOR5_BASE
, 0);
1329 WREG32(CB_COLOR6_BASE
, 0);
1330 WREG32(CB_COLOR7_BASE
, 0);
1331 WREG32(CB_COLOR7_FRAG
, 0);
1333 switch (rdev
->family
) {
1338 tmp
= TC_L2_SIZE(8);
1342 tmp
= TC_L2_SIZE(4);
1345 tmp
= TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT
;
1348 tmp
= TC_L2_SIZE(0);
1351 WREG32(TC_CNTL
, tmp
);
1353 tmp
= RREG32(HDP_HOST_PATH_CNTL
);
1354 WREG32(HDP_HOST_PATH_CNTL
, tmp
);
1356 tmp
= RREG32(ARB_POP
);
1357 tmp
|= ENABLE_TC128
;
1358 WREG32(ARB_POP
, tmp
);
1360 WREG32(PA_SC_MULTI_CHIP_CNTL
, 0);
1361 WREG32(PA_CL_ENHANCE
, (CLIP_VTX_REORDER_ENA
|
1363 WREG32(PA_SC_ENHANCE
, FORCE_EOV_MAX_CLK_CNT(4095));
1368 * Indirect registers accessor
1370 u32
r600_pciep_rreg(struct radeon_device
*rdev
, u32 reg
)
1374 WREG32(PCIE_PORT_INDEX
, ((reg
) & 0xff));
1375 (void)RREG32(PCIE_PORT_INDEX
);
1376 r
= RREG32(PCIE_PORT_DATA
);
1380 void r600_pciep_wreg(struct radeon_device
*rdev
, u32 reg
, u32 v
)
1382 WREG32(PCIE_PORT_INDEX
, ((reg
) & 0xff));
1383 (void)RREG32(PCIE_PORT_INDEX
);
1384 WREG32(PCIE_PORT_DATA
, (v
));
1385 (void)RREG32(PCIE_PORT_DATA
);
1391 void r600_cp_stop(struct radeon_device
*rdev
)
1393 WREG32(R_0086D8_CP_ME_CNTL
, S_0086D8_CP_ME_HALT(1));
1396 int r600_init_microcode(struct radeon_device
*rdev
)
1398 struct platform_device
*pdev
;
1399 const char *chip_name
;
1400 const char *rlc_chip_name
;
1401 size_t pfp_req_size
, me_req_size
, rlc_req_size
;
1407 pdev
= platform_device_register_simple("radeon_cp", 0, NULL
, 0);
1410 printk(KERN_ERR
"radeon_cp: Failed to register firmware\n");
1414 switch (rdev
->family
) {
1417 rlc_chip_name
= "R600";
1420 chip_name
= "RV610";
1421 rlc_chip_name
= "R600";
1424 chip_name
= "RV630";
1425 rlc_chip_name
= "R600";
1428 chip_name
= "RV620";
1429 rlc_chip_name
= "R600";
1432 chip_name
= "RV635";
1433 rlc_chip_name
= "R600";
1436 chip_name
= "RV670";
1437 rlc_chip_name
= "R600";
1441 chip_name
= "RS780";
1442 rlc_chip_name
= "R600";
1445 chip_name
= "RV770";
1446 rlc_chip_name
= "R700";
1450 chip_name
= "RV730";
1451 rlc_chip_name
= "R700";
1454 chip_name
= "RV710";
1455 rlc_chip_name
= "R700";
1460 if (rdev
->family
>= CHIP_RV770
) {
1461 pfp_req_size
= R700_PFP_UCODE_SIZE
* 4;
1462 me_req_size
= R700_PM4_UCODE_SIZE
* 4;
1463 rlc_req_size
= R700_RLC_UCODE_SIZE
* 4;
1465 pfp_req_size
= PFP_UCODE_SIZE
* 4;
1466 me_req_size
= PM4_UCODE_SIZE
* 12;
1467 rlc_req_size
= RLC_UCODE_SIZE
* 4;
1470 DRM_INFO("Loading %s Microcode\n", chip_name
);
1472 snprintf(fw_name
, sizeof(fw_name
), "radeon/%s_pfp.bin", chip_name
);
1473 err
= request_firmware(&rdev
->pfp_fw
, fw_name
, &pdev
->dev
);
1476 if (rdev
->pfp_fw
->size
!= pfp_req_size
) {
1478 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1479 rdev
->pfp_fw
->size
, fw_name
);
1484 snprintf(fw_name
, sizeof(fw_name
), "radeon/%s_me.bin", chip_name
);
1485 err
= request_firmware(&rdev
->me_fw
, fw_name
, &pdev
->dev
);
1488 if (rdev
->me_fw
->size
!= me_req_size
) {
1490 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1491 rdev
->me_fw
->size
, fw_name
);
1495 snprintf(fw_name
, sizeof(fw_name
), "radeon/%s_rlc.bin", rlc_chip_name
);
1496 err
= request_firmware(&rdev
->rlc_fw
, fw_name
, &pdev
->dev
);
1499 if (rdev
->rlc_fw
->size
!= rlc_req_size
) {
1501 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
1502 rdev
->rlc_fw
->size
, fw_name
);
1507 platform_device_unregister(pdev
);
1512 "r600_cp: Failed to load firmware \"%s\"\n",
1514 release_firmware(rdev
->pfp_fw
);
1515 rdev
->pfp_fw
= NULL
;
1516 release_firmware(rdev
->me_fw
);
1518 release_firmware(rdev
->rlc_fw
);
1519 rdev
->rlc_fw
= NULL
;
1524 static int r600_cp_load_microcode(struct radeon_device
*rdev
)
1526 const __be32
*fw_data
;
1529 if (!rdev
->me_fw
|| !rdev
->pfp_fw
)
1534 WREG32(CP_RB_CNTL
, RB_NO_UPDATE
| RB_BLKSZ(15) | RB_BUFSZ(3));
1537 WREG32(GRBM_SOFT_RESET
, SOFT_RESET_CP
);
1538 RREG32(GRBM_SOFT_RESET
);
1540 WREG32(GRBM_SOFT_RESET
, 0);
1542 WREG32(CP_ME_RAM_WADDR
, 0);
1544 fw_data
= (const __be32
*)rdev
->me_fw
->data
;
1545 WREG32(CP_ME_RAM_WADDR
, 0);
1546 for (i
= 0; i
< PM4_UCODE_SIZE
* 3; i
++)
1547 WREG32(CP_ME_RAM_DATA
,
1548 be32_to_cpup(fw_data
++));
1550 fw_data
= (const __be32
*)rdev
->pfp_fw
->data
;
1551 WREG32(CP_PFP_UCODE_ADDR
, 0);
1552 for (i
= 0; i
< PFP_UCODE_SIZE
; i
++)
1553 WREG32(CP_PFP_UCODE_DATA
,
1554 be32_to_cpup(fw_data
++));
1556 WREG32(CP_PFP_UCODE_ADDR
, 0);
1557 WREG32(CP_ME_RAM_WADDR
, 0);
1558 WREG32(CP_ME_RAM_RADDR
, 0);
1562 int r600_cp_start(struct radeon_device
*rdev
)
1567 r
= radeon_ring_lock(rdev
, 7);
1569 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r
);
1572 radeon_ring_write(rdev
, PACKET3(PACKET3_ME_INITIALIZE
, 5));
1573 radeon_ring_write(rdev
, 0x1);
1574 if (rdev
->family
< CHIP_RV770
) {
1575 radeon_ring_write(rdev
, 0x3);
1576 radeon_ring_write(rdev
, rdev
->config
.r600
.max_hw_contexts
- 1);
1578 radeon_ring_write(rdev
, 0x0);
1579 radeon_ring_write(rdev
, rdev
->config
.rv770
.max_hw_contexts
- 1);
1581 radeon_ring_write(rdev
, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1582 radeon_ring_write(rdev
, 0);
1583 radeon_ring_write(rdev
, 0);
1584 radeon_ring_unlock_commit(rdev
);
1587 WREG32(R_0086D8_CP_ME_CNTL
, cp_me
);
1591 int r600_cp_resume(struct radeon_device
*rdev
)
1598 WREG32(GRBM_SOFT_RESET
, SOFT_RESET_CP
);
1599 RREG32(GRBM_SOFT_RESET
);
1601 WREG32(GRBM_SOFT_RESET
, 0);
1603 /* Set ring buffer size */
1604 rb_bufsz
= drm_order(rdev
->cp
.ring_size
/ 8);
1605 tmp
= RB_NO_UPDATE
| (drm_order(RADEON_GPU_PAGE_SIZE
/8) << 8) | rb_bufsz
;
1607 tmp
|= BUF_SWAP_32BIT
;
1609 WREG32(CP_RB_CNTL
, tmp
);
1610 WREG32(CP_SEM_WAIT_TIMER
, 0x4);
1612 /* Set the write pointer delay */
1613 WREG32(CP_RB_WPTR_DELAY
, 0);
1615 /* Initialize the ring buffer's read and write pointers */
1616 WREG32(CP_RB_CNTL
, tmp
| RB_RPTR_WR_ENA
);
1617 WREG32(CP_RB_RPTR_WR
, 0);
1618 WREG32(CP_RB_WPTR
, 0);
1619 WREG32(CP_RB_RPTR_ADDR
, rdev
->cp
.gpu_addr
& 0xFFFFFFFF);
1620 WREG32(CP_RB_RPTR_ADDR_HI
, upper_32_bits(rdev
->cp
.gpu_addr
));
1622 WREG32(CP_RB_CNTL
, tmp
);
1624 WREG32(CP_RB_BASE
, rdev
->cp
.gpu_addr
>> 8);
1625 WREG32(CP_DEBUG
, (1 << 27) | (1 << 28));
1627 rdev
->cp
.rptr
= RREG32(CP_RB_RPTR
);
1628 rdev
->cp
.wptr
= RREG32(CP_RB_WPTR
);
1630 r600_cp_start(rdev
);
1631 rdev
->cp
.ready
= true;
1632 r
= radeon_ring_test(rdev
);
1634 rdev
->cp
.ready
= false;
1640 void r600_cp_commit(struct radeon_device
*rdev
)
1642 WREG32(CP_RB_WPTR
, rdev
->cp
.wptr
);
1643 (void)RREG32(CP_RB_WPTR
);
1646 void r600_ring_init(struct radeon_device
*rdev
, unsigned ring_size
)
1650 /* Align ring size */
1651 rb_bufsz
= drm_order(ring_size
/ 8);
1652 ring_size
= (1 << (rb_bufsz
+ 1)) * 4;
1653 rdev
->cp
.ring_size
= ring_size
;
1654 rdev
->cp
.align_mask
= 16 - 1;
1659 * GPU scratch registers helpers function.
1661 void r600_scratch_init(struct radeon_device
*rdev
)
1665 rdev
->scratch
.num_reg
= 7;
1666 for (i
= 0; i
< rdev
->scratch
.num_reg
; i
++) {
1667 rdev
->scratch
.free
[i
] = true;
1668 rdev
->scratch
.reg
[i
] = SCRATCH_REG0
+ (i
* 4);
1672 int r600_ring_test(struct radeon_device
*rdev
)
1679 r
= radeon_scratch_get(rdev
, &scratch
);
1681 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r
);
1684 WREG32(scratch
, 0xCAFEDEAD);
1685 r
= radeon_ring_lock(rdev
, 3);
1687 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r
);
1688 radeon_scratch_free(rdev
, scratch
);
1691 radeon_ring_write(rdev
, PACKET3(PACKET3_SET_CONFIG_REG
, 1));
1692 radeon_ring_write(rdev
, ((scratch
- PACKET3_SET_CONFIG_REG_OFFSET
) >> 2));
1693 radeon_ring_write(rdev
, 0xDEADBEEF);
1694 radeon_ring_unlock_commit(rdev
);
1695 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
1696 tmp
= RREG32(scratch
);
1697 if (tmp
== 0xDEADBEEF)
1701 if (i
< rdev
->usec_timeout
) {
1702 DRM_INFO("ring test succeeded in %d usecs\n", i
);
1704 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
1708 radeon_scratch_free(rdev
, scratch
);
1712 void r600_wb_disable(struct radeon_device
*rdev
)
1716 WREG32(SCRATCH_UMSK
, 0);
1717 if (rdev
->wb
.wb_obj
) {
1718 r
= radeon_bo_reserve(rdev
->wb
.wb_obj
, false);
1719 if (unlikely(r
!= 0))
1721 radeon_bo_kunmap(rdev
->wb
.wb_obj
);
1722 radeon_bo_unpin(rdev
->wb
.wb_obj
);
1723 radeon_bo_unreserve(rdev
->wb
.wb_obj
);
1727 void r600_wb_fini(struct radeon_device
*rdev
)
1729 r600_wb_disable(rdev
);
1730 if (rdev
->wb
.wb_obj
) {
1731 radeon_bo_unref(&rdev
->wb
.wb_obj
);
1733 rdev
->wb
.wb_obj
= NULL
;
1737 int r600_wb_enable(struct radeon_device
*rdev
)
1741 if (rdev
->wb
.wb_obj
== NULL
) {
1742 r
= radeon_bo_create(rdev
, NULL
, RADEON_GPU_PAGE_SIZE
, true,
1743 RADEON_GEM_DOMAIN_GTT
, &rdev
->wb
.wb_obj
);
1745 dev_warn(rdev
->dev
, "(%d) create WB bo failed\n", r
);
1748 r
= radeon_bo_reserve(rdev
->wb
.wb_obj
, false);
1749 if (unlikely(r
!= 0)) {
1753 r
= radeon_bo_pin(rdev
->wb
.wb_obj
, RADEON_GEM_DOMAIN_GTT
,
1754 &rdev
->wb
.gpu_addr
);
1756 radeon_bo_unreserve(rdev
->wb
.wb_obj
);
1757 dev_warn(rdev
->dev
, "(%d) pin WB bo failed\n", r
);
1761 r
= radeon_bo_kmap(rdev
->wb
.wb_obj
, (void **)&rdev
->wb
.wb
);
1762 radeon_bo_unreserve(rdev
->wb
.wb_obj
);
1764 dev_warn(rdev
->dev
, "(%d) map WB bo failed\n", r
);
1769 WREG32(SCRATCH_ADDR
, (rdev
->wb
.gpu_addr
>> 8) & 0xFFFFFFFF);
1770 WREG32(CP_RB_RPTR_ADDR
, (rdev
->wb
.gpu_addr
+ 1024) & 0xFFFFFFFC);
1771 WREG32(CP_RB_RPTR_ADDR_HI
, upper_32_bits(rdev
->wb
.gpu_addr
+ 1024) & 0xFF);
1772 WREG32(SCRATCH_UMSK
, 0xff);
1776 void r600_fence_ring_emit(struct radeon_device
*rdev
,
1777 struct radeon_fence
*fence
)
1779 /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
1780 /* Emit fence sequence & fire IRQ */
1781 radeon_ring_write(rdev
, PACKET3(PACKET3_SET_CONFIG_REG
, 1));
1782 radeon_ring_write(rdev
, ((rdev
->fence_drv
.scratch_reg
- PACKET3_SET_CONFIG_REG_OFFSET
) >> 2));
1783 radeon_ring_write(rdev
, fence
->seq
);
1784 radeon_ring_write(rdev
, PACKET0(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL
, 0));
1785 radeon_ring_write(rdev
, 1);
1786 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
1787 radeon_ring_write(rdev
, PACKET0(CP_INT_STATUS
, 0));
1788 radeon_ring_write(rdev
, RB_INT_STAT
);
1791 int r600_copy_dma(struct radeon_device
*rdev
,
1792 uint64_t src_offset
,
1793 uint64_t dst_offset
,
1795 struct radeon_fence
*fence
)
1797 /* FIXME: implement */
1801 int r600_copy_blit(struct radeon_device
*rdev
,
1802 uint64_t src_offset
, uint64_t dst_offset
,
1803 unsigned num_pages
, struct radeon_fence
*fence
)
1805 r600_blit_prepare_copy(rdev
, num_pages
* RADEON_GPU_PAGE_SIZE
);
1806 r600_kms_blit_copy(rdev
, src_offset
, dst_offset
, num_pages
* RADEON_GPU_PAGE_SIZE
);
1807 r600_blit_done_copy(rdev
, fence
);
1811 int r600_set_surface_reg(struct radeon_device
*rdev
, int reg
,
1812 uint32_t tiling_flags
, uint32_t pitch
,
1813 uint32_t offset
, uint32_t obj_size
)
1815 /* FIXME: implement */
1819 void r600_clear_surface_reg(struct radeon_device
*rdev
, int reg
)
1821 /* FIXME: implement */
1825 bool r600_card_posted(struct radeon_device
*rdev
)
1829 /* first check CRTCs */
1830 reg
= RREG32(D1CRTC_CONTROL
) |
1831 RREG32(D2CRTC_CONTROL
);
1835 /* then check MEM_SIZE, in case the crtcs are off */
1836 if (RREG32(CONFIG_MEMSIZE
))
1842 int r600_startup(struct radeon_device
*rdev
)
1846 if (!rdev
->me_fw
|| !rdev
->pfp_fw
|| !rdev
->rlc_fw
) {
1847 r
= r600_init_microcode(rdev
);
1849 DRM_ERROR("Failed to load firmware!\n");
1854 r600_mc_program(rdev
);
1855 if (rdev
->flags
& RADEON_IS_AGP
) {
1856 r600_agp_enable(rdev
);
1858 r
= r600_pcie_gart_enable(rdev
);
1862 r600_gpu_init(rdev
);
1864 if (!rdev
->r600_blit
.shader_obj
) {
1865 r
= r600_blit_init(rdev
);
1867 DRM_ERROR("radeon: failed blitter (%d).\n", r
);
1872 r
= radeon_bo_reserve(rdev
->r600_blit
.shader_obj
, false);
1873 if (unlikely(r
!= 0))
1875 r
= radeon_bo_pin(rdev
->r600_blit
.shader_obj
, RADEON_GEM_DOMAIN_VRAM
,
1876 &rdev
->r600_blit
.shader_gpu_addr
);
1877 radeon_bo_unreserve(rdev
->r600_blit
.shader_obj
);
1879 dev_err(rdev
->dev
, "(%d) pin blit object failed\n", r
);
1884 r
= r600_irq_init(rdev
);
1886 DRM_ERROR("radeon: IH init failed (%d).\n", r
);
1887 radeon_irq_kms_fini(rdev
);
1892 r
= radeon_ring_init(rdev
, rdev
->cp
.ring_size
);
1895 r
= r600_cp_load_microcode(rdev
);
1898 r
= r600_cp_resume(rdev
);
1901 /* write back buffer are not vital so don't worry about failure */
1902 r600_wb_enable(rdev
);
1906 void r600_vga_set_state(struct radeon_device
*rdev
, bool state
)
1910 temp
= RREG32(CONFIG_CNTL
);
1911 if (state
== false) {
1917 WREG32(CONFIG_CNTL
, temp
);
1920 int r600_resume(struct radeon_device
*rdev
)
1924 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
1925 * posting will perform necessary task to bring back GPU into good
1929 atom_asic_init(rdev
->mode_info
.atom_context
);
1930 /* Initialize clocks */
1931 r
= radeon_clocks_init(rdev
);
1936 r
= r600_startup(rdev
);
1938 DRM_ERROR("r600 startup failed on resume\n");
1942 r
= r600_ib_test(rdev
);
1944 DRM_ERROR("radeon: failled testing IB (%d).\n", r
);
1950 int r600_suspend(struct radeon_device
*rdev
)
1954 /* FIXME: we should wait for ring to be empty */
1956 rdev
->cp
.ready
= false;
1957 r600_irq_suspend(rdev
);
1958 r600_wb_disable(rdev
);
1959 r600_pcie_gart_disable(rdev
);
1960 /* unpin shaders bo */
1961 if (rdev
->r600_blit
.shader_obj
) {
1962 r
= radeon_bo_reserve(rdev
->r600_blit
.shader_obj
, false);
1964 radeon_bo_unpin(rdev
->r600_blit
.shader_obj
);
1965 radeon_bo_unreserve(rdev
->r600_blit
.shader_obj
);
1971 /* Plan is to move initialization in that function and use
1972 * helper function so that radeon_device_init pretty much
1973 * do nothing more than calling asic specific function. This
1974 * should also allow to remove a bunch of callback function
1977 int r600_init(struct radeon_device
*rdev
)
1981 r
= radeon_dummy_page_init(rdev
);
1984 if (r600_debugfs_mc_info_init(rdev
)) {
1985 DRM_ERROR("Failed to register debugfs file for mc !\n");
1987 /* This don't do much */
1988 r
= radeon_gem_init(rdev
);
1992 if (!radeon_get_bios(rdev
)) {
1993 if (ASIC_IS_AVIVO(rdev
))
1996 /* Must be an ATOMBIOS */
1997 if (!rdev
->is_atom_bios
) {
1998 dev_err(rdev
->dev
, "Expecting atombios for R600 GPU\n");
2001 r
= radeon_atombios_init(rdev
);
2004 /* Post card if necessary */
2005 if (!r600_card_posted(rdev
)) {
2007 dev_err(rdev
->dev
, "Card not posted and no BIOS - ignoring\n");
2010 DRM_INFO("GPU not posted. posting now...\n");
2011 atom_asic_init(rdev
->mode_info
.atom_context
);
2013 /* Initialize scratch registers */
2014 r600_scratch_init(rdev
);
2015 /* Initialize surface registers */
2016 radeon_surface_init(rdev
);
2017 /* Initialize clocks */
2018 radeon_get_clock_info(rdev
->ddev
);
2019 r
= radeon_clocks_init(rdev
);
2022 /* Initialize power management */
2023 radeon_pm_init(rdev
);
2025 r
= radeon_fence_driver_init(rdev
);
2028 if (rdev
->flags
& RADEON_IS_AGP
) {
2029 r
= radeon_agp_init(rdev
);
2031 radeon_agp_disable(rdev
);
2033 r
= r600_mc_init(rdev
);
2036 /* Memory manager */
2037 r
= radeon_bo_init(rdev
);
2041 r
= radeon_irq_kms_init(rdev
);
2045 rdev
->cp
.ring_obj
= NULL
;
2046 r600_ring_init(rdev
, 1024 * 1024);
2048 rdev
->ih
.ring_obj
= NULL
;
2049 r600_ih_ring_init(rdev
, 64 * 1024);
2051 r
= r600_pcie_gart_init(rdev
);
2055 rdev
->accel_working
= true;
2056 r
= r600_startup(rdev
);
2060 radeon_ring_fini(rdev
);
2061 r600_pcie_gart_fini(rdev
);
2062 rdev
->accel_working
= false;
2064 if (rdev
->accel_working
) {
2065 r
= radeon_ib_pool_init(rdev
);
2067 DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r
);
2068 rdev
->accel_working
= false;
2070 r
= r600_ib_test(rdev
);
2072 DRM_ERROR("radeon: failed testing IB (%d).\n", r
);
2073 rdev
->accel_working
= false;
2077 r
= r600_audio_init(rdev
);
2079 return r
; /* TODO error handling */
2083 void r600_fini(struct radeon_device
*rdev
)
2085 /* Suspend operations */
2088 r600_audio_fini(rdev
);
2089 r600_blit_fini(rdev
);
2090 r600_irq_fini(rdev
);
2091 radeon_irq_kms_fini(rdev
);
2092 radeon_ring_fini(rdev
);
2094 r600_pcie_gart_fini(rdev
);
2095 radeon_gem_fini(rdev
);
2096 radeon_fence_driver_fini(rdev
);
2097 radeon_clocks_fini(rdev
);
2098 radeon_agp_fini(rdev
);
2099 radeon_bo_fini(rdev
);
2100 radeon_atombios_fini(rdev
);
2103 radeon_dummy_page_fini(rdev
);
2110 void r600_ring_ib_execute(struct radeon_device
*rdev
, struct radeon_ib
*ib
)
2112 /* FIXME: implement */
2113 radeon_ring_write(rdev
, PACKET3(PACKET3_INDIRECT_BUFFER
, 2));
2114 radeon_ring_write(rdev
, ib
->gpu_addr
& 0xFFFFFFFC);
2115 radeon_ring_write(rdev
, upper_32_bits(ib
->gpu_addr
) & 0xFF);
2116 radeon_ring_write(rdev
, ib
->length_dw
);
2119 int r600_ib_test(struct radeon_device
*rdev
)
2121 struct radeon_ib
*ib
;
2127 r
= radeon_scratch_get(rdev
, &scratch
);
2129 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r
);
2132 WREG32(scratch
, 0xCAFEDEAD);
2133 r
= radeon_ib_get(rdev
, &ib
);
2135 DRM_ERROR("radeon: failed to get ib (%d).\n", r
);
2138 ib
->ptr
[0] = PACKET3(PACKET3_SET_CONFIG_REG
, 1);
2139 ib
->ptr
[1] = ((scratch
- PACKET3_SET_CONFIG_REG_OFFSET
) >> 2);
2140 ib
->ptr
[2] = 0xDEADBEEF;
2141 ib
->ptr
[3] = PACKET2(0);
2142 ib
->ptr
[4] = PACKET2(0);
2143 ib
->ptr
[5] = PACKET2(0);
2144 ib
->ptr
[6] = PACKET2(0);
2145 ib
->ptr
[7] = PACKET2(0);
2146 ib
->ptr
[8] = PACKET2(0);
2147 ib
->ptr
[9] = PACKET2(0);
2148 ib
->ptr
[10] = PACKET2(0);
2149 ib
->ptr
[11] = PACKET2(0);
2150 ib
->ptr
[12] = PACKET2(0);
2151 ib
->ptr
[13] = PACKET2(0);
2152 ib
->ptr
[14] = PACKET2(0);
2153 ib
->ptr
[15] = PACKET2(0);
2155 r
= radeon_ib_schedule(rdev
, ib
);
2157 radeon_scratch_free(rdev
, scratch
);
2158 radeon_ib_free(rdev
, &ib
);
2159 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r
);
2162 r
= radeon_fence_wait(ib
->fence
, false);
2164 DRM_ERROR("radeon: fence wait failed (%d).\n", r
);
2167 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
2168 tmp
= RREG32(scratch
);
2169 if (tmp
== 0xDEADBEEF)
2173 if (i
< rdev
->usec_timeout
) {
2174 DRM_INFO("ib test succeeded in %u usecs\n", i
);
2176 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
2180 radeon_scratch_free(rdev
, scratch
);
2181 radeon_ib_free(rdev
, &ib
);
2188 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2189 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2190 * writing to the ring and the GPU consuming, the GPU writes to the ring
2191 * and host consumes. As the host irq handler processes interrupts, it
2192 * increments the rptr. When the rptr catches up with the wptr, all the
2193 * current interrupts have been processed.
2196 void r600_ih_ring_init(struct radeon_device
*rdev
, unsigned ring_size
)
2200 /* Align ring size */
2201 rb_bufsz
= drm_order(ring_size
/ 4);
2202 ring_size
= (1 << rb_bufsz
) * 4;
2203 rdev
->ih
.ring_size
= ring_size
;
2204 rdev
->ih
.ptr_mask
= rdev
->ih
.ring_size
- 1;
2208 static int r600_ih_ring_alloc(struct radeon_device
*rdev
)
2212 /* Allocate ring buffer */
2213 if (rdev
->ih
.ring_obj
== NULL
) {
2214 r
= radeon_bo_create(rdev
, NULL
, rdev
->ih
.ring_size
,
2216 RADEON_GEM_DOMAIN_GTT
,
2217 &rdev
->ih
.ring_obj
);
2219 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r
);
2222 r
= radeon_bo_reserve(rdev
->ih
.ring_obj
, false);
2223 if (unlikely(r
!= 0))
2225 r
= radeon_bo_pin(rdev
->ih
.ring_obj
,
2226 RADEON_GEM_DOMAIN_GTT
,
2227 &rdev
->ih
.gpu_addr
);
2229 radeon_bo_unreserve(rdev
->ih
.ring_obj
);
2230 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r
);
2233 r
= radeon_bo_kmap(rdev
->ih
.ring_obj
,
2234 (void **)&rdev
->ih
.ring
);
2235 radeon_bo_unreserve(rdev
->ih
.ring_obj
);
2237 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r
);
2244 static void r600_ih_ring_fini(struct radeon_device
*rdev
)
2247 if (rdev
->ih
.ring_obj
) {
2248 r
= radeon_bo_reserve(rdev
->ih
.ring_obj
, false);
2249 if (likely(r
== 0)) {
2250 radeon_bo_kunmap(rdev
->ih
.ring_obj
);
2251 radeon_bo_unpin(rdev
->ih
.ring_obj
);
2252 radeon_bo_unreserve(rdev
->ih
.ring_obj
);
2254 radeon_bo_unref(&rdev
->ih
.ring_obj
);
2255 rdev
->ih
.ring
= NULL
;
2256 rdev
->ih
.ring_obj
= NULL
;
2260 static void r600_rlc_stop(struct radeon_device
*rdev
)
2263 if (rdev
->family
>= CHIP_RV770
) {
2264 /* r7xx asics need to soft reset RLC before halting */
2265 WREG32(SRBM_SOFT_RESET
, SOFT_RESET_RLC
);
2266 RREG32(SRBM_SOFT_RESET
);
2268 WREG32(SRBM_SOFT_RESET
, 0);
2269 RREG32(SRBM_SOFT_RESET
);
2272 WREG32(RLC_CNTL
, 0);
2275 static void r600_rlc_start(struct radeon_device
*rdev
)
2277 WREG32(RLC_CNTL
, RLC_ENABLE
);
2280 static int r600_rlc_init(struct radeon_device
*rdev
)
2283 const __be32
*fw_data
;
2288 r600_rlc_stop(rdev
);
2290 WREG32(RLC_HB_BASE
, 0);
2291 WREG32(RLC_HB_CNTL
, 0);
2292 WREG32(RLC_HB_RPTR
, 0);
2293 WREG32(RLC_HB_WPTR
, 0);
2294 WREG32(RLC_HB_WPTR_LSB_ADDR
, 0);
2295 WREG32(RLC_HB_WPTR_MSB_ADDR
, 0);
2296 WREG32(RLC_MC_CNTL
, 0);
2297 WREG32(RLC_UCODE_CNTL
, 0);
2299 fw_data
= (const __be32
*)rdev
->rlc_fw
->data
;
2300 if (rdev
->family
>= CHIP_RV770
) {
2301 for (i
= 0; i
< R700_RLC_UCODE_SIZE
; i
++) {
2302 WREG32(RLC_UCODE_ADDR
, i
);
2303 WREG32(RLC_UCODE_DATA
, be32_to_cpup(fw_data
++));
2306 for (i
= 0; i
< RLC_UCODE_SIZE
; i
++) {
2307 WREG32(RLC_UCODE_ADDR
, i
);
2308 WREG32(RLC_UCODE_DATA
, be32_to_cpup(fw_data
++));
2311 WREG32(RLC_UCODE_ADDR
, 0);
2313 r600_rlc_start(rdev
);
2318 static void r600_enable_interrupts(struct radeon_device
*rdev
)
2320 u32 ih_cntl
= RREG32(IH_CNTL
);
2321 u32 ih_rb_cntl
= RREG32(IH_RB_CNTL
);
2323 ih_cntl
|= ENABLE_INTR
;
2324 ih_rb_cntl
|= IH_RB_ENABLE
;
2325 WREG32(IH_CNTL
, ih_cntl
);
2326 WREG32(IH_RB_CNTL
, ih_rb_cntl
);
2327 rdev
->ih
.enabled
= true;
2330 static void r600_disable_interrupts(struct radeon_device
*rdev
)
2332 u32 ih_rb_cntl
= RREG32(IH_RB_CNTL
);
2333 u32 ih_cntl
= RREG32(IH_CNTL
);
2335 ih_rb_cntl
&= ~IH_RB_ENABLE
;
2336 ih_cntl
&= ~ENABLE_INTR
;
2337 WREG32(IH_RB_CNTL
, ih_rb_cntl
);
2338 WREG32(IH_CNTL
, ih_cntl
);
2339 /* set rptr, wptr to 0 */
2340 WREG32(IH_RB_RPTR
, 0);
2341 WREG32(IH_RB_WPTR
, 0);
2342 rdev
->ih
.enabled
= false;
2347 static void r600_disable_interrupt_state(struct radeon_device
*rdev
)
2351 WREG32(CP_INT_CNTL
, 0);
2352 WREG32(GRBM_INT_CNTL
, 0);
2353 WREG32(DxMODE_INT_MASK
, 0);
2354 if (ASIC_IS_DCE3(rdev
)) {
2355 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL
, 0);
2356 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL
, 0);
2357 tmp
= RREG32(DC_HPD1_INT_CONTROL
) & DC_HPDx_INT_POLARITY
;
2358 WREG32(DC_HPD1_INT_CONTROL
, tmp
);
2359 tmp
= RREG32(DC_HPD2_INT_CONTROL
) & DC_HPDx_INT_POLARITY
;
2360 WREG32(DC_HPD2_INT_CONTROL
, tmp
);
2361 tmp
= RREG32(DC_HPD3_INT_CONTROL
) & DC_HPDx_INT_POLARITY
;
2362 WREG32(DC_HPD3_INT_CONTROL
, tmp
);
2363 tmp
= RREG32(DC_HPD4_INT_CONTROL
) & DC_HPDx_INT_POLARITY
;
2364 WREG32(DC_HPD4_INT_CONTROL
, tmp
);
2365 if (ASIC_IS_DCE32(rdev
)) {
2366 tmp
= RREG32(DC_HPD5_INT_CONTROL
) & DC_HPDx_INT_POLARITY
;
2367 WREG32(DC_HPD5_INT_CONTROL
, 0);
2368 tmp
= RREG32(DC_HPD6_INT_CONTROL
) & DC_HPDx_INT_POLARITY
;
2369 WREG32(DC_HPD6_INT_CONTROL
, 0);
2372 WREG32(DACA_AUTODETECT_INT_CONTROL
, 0);
2373 WREG32(DACB_AUTODETECT_INT_CONTROL
, 0);
2374 tmp
= RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
) & DC_HOT_PLUG_DETECTx_INT_POLARITY
;
2375 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
, 0);
2376 tmp
= RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
) & DC_HOT_PLUG_DETECTx_INT_POLARITY
;
2377 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
, 0);
2378 tmp
= RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
) & DC_HOT_PLUG_DETECTx_INT_POLARITY
;
2379 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
, 0);
2383 int r600_irq_init(struct radeon_device
*rdev
)
2387 u32 interrupt_cntl
, ih_cntl
, ih_rb_cntl
;
2390 ret
= r600_ih_ring_alloc(rdev
);
2395 r600_disable_interrupts(rdev
);
2398 ret
= r600_rlc_init(rdev
);
2400 r600_ih_ring_fini(rdev
);
2404 /* setup interrupt control */
2405 /* set dummy read address to ring address */
2406 WREG32(INTERRUPT_CNTL2
, rdev
->ih
.gpu_addr
>> 8);
2407 interrupt_cntl
= RREG32(INTERRUPT_CNTL
);
2408 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2409 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2411 interrupt_cntl
&= ~IH_DUMMY_RD_OVERRIDE
;
2412 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2413 interrupt_cntl
&= ~IH_REQ_NONSNOOP_EN
;
2414 WREG32(INTERRUPT_CNTL
, interrupt_cntl
);
2416 WREG32(IH_RB_BASE
, rdev
->ih
.gpu_addr
>> 8);
2417 rb_bufsz
= drm_order(rdev
->ih
.ring_size
/ 4);
2419 ih_rb_cntl
= (IH_WPTR_OVERFLOW_ENABLE
|
2420 IH_WPTR_OVERFLOW_CLEAR
|
2422 /* WPTR writeback, not yet */
2423 /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
2424 WREG32(IH_RB_WPTR_ADDR_LO
, 0);
2425 WREG32(IH_RB_WPTR_ADDR_HI
, 0);
2427 WREG32(IH_RB_CNTL
, ih_rb_cntl
);
2429 /* set rptr, wptr to 0 */
2430 WREG32(IH_RB_RPTR
, 0);
2431 WREG32(IH_RB_WPTR
, 0);
2433 /* Default settings for IH_CNTL (disabled at first) */
2434 ih_cntl
= MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2435 /* RPTR_REARM only works if msi's are enabled */
2436 if (rdev
->msi_enabled
)
2437 ih_cntl
|= RPTR_REARM
;
2440 ih_cntl
|= IH_MC_SWAP(IH_MC_SWAP_32BIT
);
2442 WREG32(IH_CNTL
, ih_cntl
);
2444 /* force the active interrupt state to all disabled */
2445 r600_disable_interrupt_state(rdev
);
2448 r600_enable_interrupts(rdev
);
2453 void r600_irq_suspend(struct radeon_device
*rdev
)
2455 r600_disable_interrupts(rdev
);
2456 r600_rlc_stop(rdev
);
2459 void r600_irq_fini(struct radeon_device
*rdev
)
2461 r600_irq_suspend(rdev
);
2462 r600_ih_ring_fini(rdev
);
2465 int r600_irq_set(struct radeon_device
*rdev
)
2467 u32 cp_int_cntl
= CNTX_BUSY_INT_ENABLE
| CNTX_EMPTY_INT_ENABLE
;
2469 u32 hpd1
, hpd2
, hpd3
, hpd4
= 0, hpd5
= 0, hpd6
= 0;
2471 if (!rdev
->irq
.installed
) {
2472 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
2475 /* don't enable anything if the ih is disabled */
2476 if (!rdev
->ih
.enabled
)
2479 if (ASIC_IS_DCE3(rdev
)) {
2480 hpd1
= RREG32(DC_HPD1_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2481 hpd2
= RREG32(DC_HPD2_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2482 hpd3
= RREG32(DC_HPD3_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2483 hpd4
= RREG32(DC_HPD4_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2484 if (ASIC_IS_DCE32(rdev
)) {
2485 hpd5
= RREG32(DC_HPD5_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2486 hpd6
= RREG32(DC_HPD6_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2489 hpd1
= RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2490 hpd2
= RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2491 hpd3
= RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
) & ~DC_HPDx_INT_EN
;
2494 if (rdev
->irq
.sw_int
) {
2495 DRM_DEBUG("r600_irq_set: sw int\n");
2496 cp_int_cntl
|= RB_INT_ENABLE
;
2498 if (rdev
->irq
.crtc_vblank_int
[0]) {
2499 DRM_DEBUG("r600_irq_set: vblank 0\n");
2500 mode_int
|= D1MODE_VBLANK_INT_MASK
;
2502 if (rdev
->irq
.crtc_vblank_int
[1]) {
2503 DRM_DEBUG("r600_irq_set: vblank 1\n");
2504 mode_int
|= D2MODE_VBLANK_INT_MASK
;
2506 if (rdev
->irq
.hpd
[0]) {
2507 DRM_DEBUG("r600_irq_set: hpd 1\n");
2508 hpd1
|= DC_HPDx_INT_EN
;
2510 if (rdev
->irq
.hpd
[1]) {
2511 DRM_DEBUG("r600_irq_set: hpd 2\n");
2512 hpd2
|= DC_HPDx_INT_EN
;
2514 if (rdev
->irq
.hpd
[2]) {
2515 DRM_DEBUG("r600_irq_set: hpd 3\n");
2516 hpd3
|= DC_HPDx_INT_EN
;
2518 if (rdev
->irq
.hpd
[3]) {
2519 DRM_DEBUG("r600_irq_set: hpd 4\n");
2520 hpd4
|= DC_HPDx_INT_EN
;
2522 if (rdev
->irq
.hpd
[4]) {
2523 DRM_DEBUG("r600_irq_set: hpd 5\n");
2524 hpd5
|= DC_HPDx_INT_EN
;
2526 if (rdev
->irq
.hpd
[5]) {
2527 DRM_DEBUG("r600_irq_set: hpd 6\n");
2528 hpd6
|= DC_HPDx_INT_EN
;
2531 WREG32(CP_INT_CNTL
, cp_int_cntl
);
2532 WREG32(DxMODE_INT_MASK
, mode_int
);
2533 if (ASIC_IS_DCE3(rdev
)) {
2534 WREG32(DC_HPD1_INT_CONTROL
, hpd1
);
2535 WREG32(DC_HPD2_INT_CONTROL
, hpd2
);
2536 WREG32(DC_HPD3_INT_CONTROL
, hpd3
);
2537 WREG32(DC_HPD4_INT_CONTROL
, hpd4
);
2538 if (ASIC_IS_DCE32(rdev
)) {
2539 WREG32(DC_HPD5_INT_CONTROL
, hpd5
);
2540 WREG32(DC_HPD6_INT_CONTROL
, hpd6
);
2543 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
, hpd1
);
2544 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
, hpd2
);
2545 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
, hpd3
);
2551 static inline void r600_irq_ack(struct radeon_device
*rdev
,
2554 u32
*disp_int_cont2
)
2558 if (ASIC_IS_DCE3(rdev
)) {
2559 *disp_int
= RREG32(DCE3_DISP_INTERRUPT_STATUS
);
2560 *disp_int_cont
= RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE
);
2561 *disp_int_cont2
= RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2
);
2563 *disp_int
= RREG32(DISP_INTERRUPT_STATUS
);
2564 *disp_int_cont
= RREG32(DISP_INTERRUPT_STATUS_CONTINUE
);
2565 *disp_int_cont2
= 0;
2568 if (*disp_int
& LB_D1_VBLANK_INTERRUPT
)
2569 WREG32(D1MODE_VBLANK_STATUS
, DxMODE_VBLANK_ACK
);
2570 if (*disp_int
& LB_D1_VLINE_INTERRUPT
)
2571 WREG32(D1MODE_VLINE_STATUS
, DxMODE_VLINE_ACK
);
2572 if (*disp_int
& LB_D2_VBLANK_INTERRUPT
)
2573 WREG32(D2MODE_VBLANK_STATUS
, DxMODE_VBLANK_ACK
);
2574 if (*disp_int
& LB_D2_VLINE_INTERRUPT
)
2575 WREG32(D2MODE_VLINE_STATUS
, DxMODE_VLINE_ACK
);
2576 if (*disp_int
& DC_HPD1_INTERRUPT
) {
2577 if (ASIC_IS_DCE3(rdev
)) {
2578 tmp
= RREG32(DC_HPD1_INT_CONTROL
);
2579 tmp
|= DC_HPDx_INT_ACK
;
2580 WREG32(DC_HPD1_INT_CONTROL
, tmp
);
2582 tmp
= RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
);
2583 tmp
|= DC_HPDx_INT_ACK
;
2584 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL
, tmp
);
2587 if (*disp_int
& DC_HPD2_INTERRUPT
) {
2588 if (ASIC_IS_DCE3(rdev
)) {
2589 tmp
= RREG32(DC_HPD2_INT_CONTROL
);
2590 tmp
|= DC_HPDx_INT_ACK
;
2591 WREG32(DC_HPD2_INT_CONTROL
, tmp
);
2593 tmp
= RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
);
2594 tmp
|= DC_HPDx_INT_ACK
;
2595 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL
, tmp
);
2598 if (*disp_int_cont
& DC_HPD3_INTERRUPT
) {
2599 if (ASIC_IS_DCE3(rdev
)) {
2600 tmp
= RREG32(DC_HPD3_INT_CONTROL
);
2601 tmp
|= DC_HPDx_INT_ACK
;
2602 WREG32(DC_HPD3_INT_CONTROL
, tmp
);
2604 tmp
= RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
);
2605 tmp
|= DC_HPDx_INT_ACK
;
2606 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL
, tmp
);
2609 if (*disp_int_cont
& DC_HPD4_INTERRUPT
) {
2610 tmp
= RREG32(DC_HPD4_INT_CONTROL
);
2611 tmp
|= DC_HPDx_INT_ACK
;
2612 WREG32(DC_HPD4_INT_CONTROL
, tmp
);
2614 if (ASIC_IS_DCE32(rdev
)) {
2615 if (*disp_int_cont2
& DC_HPD5_INTERRUPT
) {
2616 tmp
= RREG32(DC_HPD5_INT_CONTROL
);
2617 tmp
|= DC_HPDx_INT_ACK
;
2618 WREG32(DC_HPD5_INT_CONTROL
, tmp
);
2620 if (*disp_int_cont2
& DC_HPD6_INTERRUPT
) {
2621 tmp
= RREG32(DC_HPD5_INT_CONTROL
);
2622 tmp
|= DC_HPDx_INT_ACK
;
2623 WREG32(DC_HPD6_INT_CONTROL
, tmp
);
2628 void r600_irq_disable(struct radeon_device
*rdev
)
2630 u32 disp_int
, disp_int_cont
, disp_int_cont2
;
2632 r600_disable_interrupts(rdev
);
2633 /* Wait and acknowledge irq */
2635 r600_irq_ack(rdev
, &disp_int
, &disp_int_cont
, &disp_int_cont2
);
2636 r600_disable_interrupt_state(rdev
);
2639 static inline u32
r600_get_ih_wptr(struct radeon_device
*rdev
)
2643 /* XXX use writeback */
2644 wptr
= RREG32(IH_RB_WPTR
);
2646 if (wptr
& RB_OVERFLOW
) {
2648 /* XXX deal with overflow */
2649 DRM_ERROR("IH RB overflow\n");
2650 tmp
= RREG32(IH_RB_CNTL
);
2651 tmp
|= IH_WPTR_OVERFLOW_CLEAR
;
2652 WREG32(IH_RB_CNTL
, tmp
);
2654 return (wptr
& rdev
->ih
.ptr_mask
);
2658 * Each IV ring entry is 128 bits:
2659 * [7:0] - interrupt source id
2661 * [59:32] - interrupt source data
2662 * [127:60] - reserved
2664 * The basic interrupt vector entries
2665 * are decoded as follows:
2666 * src_id src_data description
2671 * 19 0 FP Hot plug detection A
2672 * 19 1 FP Hot plug detection B
2673 * 19 2 DAC A auto-detection
2674 * 19 3 DAC B auto-detection
2678 * 181 - EOP Interrupt
2681 * Note, these are based on r600 and may need to be
2682 * adjusted or added to on newer asics
2685 int r600_irq_process(struct radeon_device
*rdev
)
2687 u32 wptr
= r600_get_ih_wptr(rdev
);
2688 u32 rptr
= rdev
->ih
.rptr
;
2689 u32 src_id
, src_data
;
2690 u32 ring_index
, disp_int
, disp_int_cont
, disp_int_cont2
;
2691 unsigned long flags
;
2692 bool queue_hotplug
= false;
2694 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr
, wptr
);
2696 spin_lock_irqsave(&rdev
->ih
.lock
, flags
);
2699 spin_unlock_irqrestore(&rdev
->ih
.lock
, flags
);
2702 if (rdev
->shutdown
) {
2703 spin_unlock_irqrestore(&rdev
->ih
.lock
, flags
);
2708 /* display interrupts */
2709 r600_irq_ack(rdev
, &disp_int
, &disp_int_cont
, &disp_int_cont2
);
2711 rdev
->ih
.wptr
= wptr
;
2712 while (rptr
!= wptr
) {
2713 /* wptr/rptr are in bytes! */
2714 ring_index
= rptr
/ 4;
2715 src_id
= rdev
->ih
.ring
[ring_index
] & 0xff;
2716 src_data
= rdev
->ih
.ring
[ring_index
+ 1] & 0xfffffff;
2719 case 1: /* D1 vblank/vline */
2721 case 0: /* D1 vblank */
2722 if (disp_int
& LB_D1_VBLANK_INTERRUPT
) {
2723 drm_handle_vblank(rdev
->ddev
, 0);
2724 disp_int
&= ~LB_D1_VBLANK_INTERRUPT
;
2725 DRM_DEBUG("IH: D1 vblank\n");
2728 case 1: /* D1 vline */
2729 if (disp_int
& LB_D1_VLINE_INTERRUPT
) {
2730 disp_int
&= ~LB_D1_VLINE_INTERRUPT
;
2731 DRM_DEBUG("IH: D1 vline\n");
2735 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id
, src_data
);
2739 case 5: /* D2 vblank/vline */
2741 case 0: /* D2 vblank */
2742 if (disp_int
& LB_D2_VBLANK_INTERRUPT
) {
2743 drm_handle_vblank(rdev
->ddev
, 1);
2744 disp_int
&= ~LB_D2_VBLANK_INTERRUPT
;
2745 DRM_DEBUG("IH: D2 vblank\n");
2748 case 1: /* D1 vline */
2749 if (disp_int
& LB_D2_VLINE_INTERRUPT
) {
2750 disp_int
&= ~LB_D2_VLINE_INTERRUPT
;
2751 DRM_DEBUG("IH: D2 vline\n");
2755 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id
, src_data
);
2759 case 19: /* HPD/DAC hotplug */
2762 if (disp_int
& DC_HPD1_INTERRUPT
) {
2763 disp_int
&= ~DC_HPD1_INTERRUPT
;
2764 queue_hotplug
= true;
2765 DRM_DEBUG("IH: HPD1\n");
2769 if (disp_int
& DC_HPD2_INTERRUPT
) {
2770 disp_int
&= ~DC_HPD2_INTERRUPT
;
2771 queue_hotplug
= true;
2772 DRM_DEBUG("IH: HPD2\n");
2776 if (disp_int_cont
& DC_HPD3_INTERRUPT
) {
2777 disp_int_cont
&= ~DC_HPD3_INTERRUPT
;
2778 queue_hotplug
= true;
2779 DRM_DEBUG("IH: HPD3\n");
2783 if (disp_int_cont
& DC_HPD4_INTERRUPT
) {
2784 disp_int_cont
&= ~DC_HPD4_INTERRUPT
;
2785 queue_hotplug
= true;
2786 DRM_DEBUG("IH: HPD4\n");
2790 if (disp_int_cont2
& DC_HPD5_INTERRUPT
) {
2791 disp_int_cont
&= ~DC_HPD5_INTERRUPT
;
2792 queue_hotplug
= true;
2793 DRM_DEBUG("IH: HPD5\n");
2797 if (disp_int_cont2
& DC_HPD6_INTERRUPT
) {
2798 disp_int_cont
&= ~DC_HPD6_INTERRUPT
;
2799 queue_hotplug
= true;
2800 DRM_DEBUG("IH: HPD6\n");
2804 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id
, src_data
);
2808 case 176: /* CP_INT in ring buffer */
2809 case 177: /* CP_INT in IB1 */
2810 case 178: /* CP_INT in IB2 */
2811 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data
);
2812 radeon_fence_process(rdev
);
2814 case 181: /* CP EOP event */
2815 DRM_DEBUG("IH: CP EOP\n");
2818 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id
, src_data
);
2822 /* wptr/rptr are in bytes! */
2824 rptr
&= rdev
->ih
.ptr_mask
;
2826 /* make sure wptr hasn't changed while processing */
2827 wptr
= r600_get_ih_wptr(rdev
);
2828 if (wptr
!= rdev
->ih
.wptr
)
2831 queue_work(rdev
->wq
, &rdev
->hotplug_work
);
2832 rdev
->ih
.rptr
= rptr
;
2833 WREG32(IH_RB_RPTR
, rdev
->ih
.rptr
);
2834 spin_unlock_irqrestore(&rdev
->ih
.lock
, flags
);
2841 #if defined(CONFIG_DEBUG_FS)
2843 static int r600_debugfs_cp_ring_info(struct seq_file
*m
, void *data
)
2845 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
2846 struct drm_device
*dev
= node
->minor
->dev
;
2847 struct radeon_device
*rdev
= dev
->dev_private
;
2848 unsigned count
, i
, j
;
2850 radeon_ring_free_size(rdev
);
2851 count
= (rdev
->cp
.ring_size
/ 4) - rdev
->cp
.ring_free_dw
;
2852 seq_printf(m
, "CP_STAT 0x%08x\n", RREG32(CP_STAT
));
2853 seq_printf(m
, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR
));
2854 seq_printf(m
, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR
));
2855 seq_printf(m
, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev
->cp
.wptr
);
2856 seq_printf(m
, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev
->cp
.rptr
);
2857 seq_printf(m
, "%u free dwords in ring\n", rdev
->cp
.ring_free_dw
);
2858 seq_printf(m
, "%u dwords in ring\n", count
);
2860 for (j
= 0; j
<= count
; j
++) {
2861 seq_printf(m
, "r[%04d]=0x%08x\n", i
, rdev
->cp
.ring
[i
]);
2862 i
= (i
+ 1) & rdev
->cp
.ptr_mask
;
2867 static int r600_debugfs_mc_info(struct seq_file
*m
, void *data
)
2869 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
2870 struct drm_device
*dev
= node
->minor
->dev
;
2871 struct radeon_device
*rdev
= dev
->dev_private
;
2873 DREG32_SYS(m
, rdev
, R_000E50_SRBM_STATUS
);
2874 DREG32_SYS(m
, rdev
, VM_L2_STATUS
);
2878 static struct drm_info_list r600_mc_info_list
[] = {
2879 {"r600_mc_info", r600_debugfs_mc_info
, 0, NULL
},
2880 {"r600_ring_info", r600_debugfs_cp_ring_info
, 0, NULL
},
2884 int r600_debugfs_mc_info_init(struct radeon_device
*rdev
)
2886 #if defined(CONFIG_DEBUG_FS)
2887 return radeon_debugfs_add_files(rdev
, r600_mc_info_list
, ARRAY_SIZE(r600_mc_info_list
));