2 * derived from linux/arch/arm/mach-versatile/core.c
3 * linux/arch/arm/mach-bcmring/core.c
5 * Copyright (C) 1999 - 2003 ARM Limited
6 * Copyright (C) 2000 Deep Blue Solutions Ltd
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 /* Portions copyright Broadcom 2008 */
24 #include <linux/init.h>
25 #include <linux/device.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/platform_device.h>
28 #include <linux/sysdev.h>
29 #include <linux/interrupt.h>
30 #include <linux/amba/bus.h>
31 #include <linux/clocksource.h>
32 #include <linux/clockchips.h>
34 #include <mach/csp/mm_addr.h>
35 #include <mach/hardware.h>
36 #include <asm/clkdev.h>
39 #include <asm/hardware/arm_timer.h>
40 #include <asm/mach-types.h>
42 #include <asm/mach/arch.h>
43 #include <asm/mach/flash.h>
44 #include <asm/mach/irq.h>
45 #include <asm/mach/time.h>
46 #include <asm/mach/map.h>
48 #include <cfg_global.h>
52 #include <csp/secHw.h>
53 #include <mach/csp/secHw_def.h>
54 #include <mach/csp/chipcHw_inline.h>
55 #include <mach/csp/tmrHw_reg.h>
57 #define AMBA_DEVICE(name, initname, base, plat, size) \
58 static struct amba_device name##_device = { \
60 .coherent_dma_mask = ~0, \
61 .init_name = initname, \
62 .platform_data = plat \
65 .start = MM_ADDR_IO_##base, \
66 .end = MM_ADDR_IO_##base + (size) - 1, \
67 .flags = IORESOURCE_MEM \
76 AMBA_DEVICE(uartA
, "uarta", UARTA
, NULL
, SZ_4K
);
77 AMBA_DEVICE(uartB
, "uartb", UARTB
, NULL
, SZ_4K
);
79 static struct clk pll1_clk
= {
81 .type
= CLK_TYPE_PRIMARY
| CLK_TYPE_PLL1
,
82 .rate_hz
= 2000000000,
86 static struct clk uart_clk
= {
88 .type
= CLK_TYPE_PROGRAMMABLE
,
89 .csp_id
= chipcHw_CLOCK_UART
,
90 .rate_hz
= HW_CFG_UART_CLK_HZ
,
94 static struct clk_lookup lookups
[] = {
104 static struct amba_device
*amba_devs
[] __initdata
= {
109 void __init
bcmring_amba_init(void)
114 /* Linux is run initially in non-secure mode. Secure peripherals */
115 /* generate FIQ, and must be handled in secure mode. Until we have */
116 /* a linux security monitor implementation, keep everything in */
117 /* non-secure mode. */
118 chipcHw_busInterfaceClockEnable(chipcHw_REG_BUS_CLOCK_SPU
);
119 secHw_setUnsecure(secHw_BLK_MASK_CHIP_CONTROL
|
120 secHw_BLK_MASK_KEY_SCAN
|
121 secHw_BLK_MASK_TOUCH_SCREEN
|
122 secHw_BLK_MASK_UART0
|
123 secHw_BLK_MASK_UART1
|
124 secHw_BLK_MASK_WATCHDOG
|
125 secHw_BLK_MASK_SPUM
|
126 secHw_BLK_MASK_DDR2
|
132 secHw_BLK_MASK_BOOT
|
134 secHw_BLK_MASK_TZCTRL
| secHw_BLK_MASK_INTR
);
136 /* Only the devices attached to the AMBA bus are enabled just before the bus is */
137 /* scanned and the drivers are loaded. The clocks need to be on for the AMBA bus */
138 /* driver to access these blocks. The bus is probed, and the drivers are loaded. */
139 /* FIXME Need to remove enable of PIF once CLCD clock enable used properly in FPGA. */
140 bus_clock
= chipcHw_REG_BUS_CLOCK_GE
141 | chipcHw_REG_BUS_CLOCK_SDIO0
| chipcHw_REG_BUS_CLOCK_SDIO1
;
143 chipcHw_busInterfaceClockEnable(bus_clock
);
145 clkdev_add_table(lookups
, ARRAY_SIZE(lookups
));
147 for (i
= 0; i
< ARRAY_SIZE(amba_devs
); i
++) {
148 struct amba_device
*d
= amba_devs
[i
];
149 amba_device_register(d
, &iomem_resource
);
154 * Where is the timer (VA)?
156 #define TIMER0_VA_BASE MM_IO_BASE_TMR
157 #define TIMER1_VA_BASE (MM_IO_BASE_TMR + 0x20)
158 #define TIMER2_VA_BASE (MM_IO_BASE_TMR + 0x40)
159 #define TIMER3_VA_BASE (MM_IO_BASE_TMR + 0x60)
161 /* Timer 0 - 25 MHz, Timer3 at bus clock rate, typically 150-166 MHz */
162 #if defined(CONFIG_ARCH_FPGA11107)
163 /* fpga cpu/bus are currently 30 times slower so scale frequency as well to */
164 /* slow down Linux's sense of time */
165 #define TIMER0_FREQUENCY_MHZ (tmrHw_LOW_FREQUENCY_MHZ * 30)
166 #define TIMER1_FREQUENCY_MHZ (tmrHw_LOW_FREQUENCY_MHZ * 30)
167 #define TIMER3_FREQUENCY_MHZ (tmrHw_HIGH_FREQUENCY_MHZ * 30)
168 #define TIMER3_FREQUENCY_KHZ (tmrHw_HIGH_FREQUENCY_HZ / 1000 * 30)
170 #define TIMER0_FREQUENCY_MHZ tmrHw_LOW_FREQUENCY_MHZ
171 #define TIMER1_FREQUENCY_MHZ tmrHw_LOW_FREQUENCY_MHZ
172 #define TIMER3_FREQUENCY_MHZ tmrHw_HIGH_FREQUENCY_MHZ
173 #define TIMER3_FREQUENCY_KHZ (tmrHw_HIGH_FREQUENCY_HZ / 1000)
176 #define TICKS_PER_uSEC TIMER0_FREQUENCY_MHZ
179 * These are useconds NOT ticks.
183 #define mSEC_5 (mSEC_1 * 5)
184 #define mSEC_10 (mSEC_1 * 10)
185 #define mSEC_25 (mSEC_1 * 25)
186 #define SEC_1 (mSEC_1 * 1000)
189 * How long is the timer interval?
191 #define TIMER_INTERVAL (TICKS_PER_uSEC * mSEC_10)
192 #if TIMER_INTERVAL >= 0x100000
193 #define TIMER_RELOAD (TIMER_INTERVAL >> 8)
194 #define TIMER_DIVISOR (TIMER_CTRL_DIV256)
195 #define TICKS2USECS(x) (256 * (x) / TICKS_PER_uSEC)
196 #elif TIMER_INTERVAL >= 0x10000
197 #define TIMER_RELOAD (TIMER_INTERVAL >> 4) /* Divide by 16 */
198 #define TIMER_DIVISOR (TIMER_CTRL_DIV16)
199 #define TICKS2USECS(x) (16 * (x) / TICKS_PER_uSEC)
201 #define TIMER_RELOAD (TIMER_INTERVAL)
202 #define TIMER_DIVISOR (TIMER_CTRL_DIV1)
203 #define TICKS2USECS(x) ((x) / TICKS_PER_uSEC)
206 static void timer_set_mode(enum clock_event_mode mode
,
207 struct clock_event_device
*clk
)
212 case CLOCK_EVT_MODE_PERIODIC
:
213 writel(TIMER_RELOAD
, TIMER0_VA_BASE
+ TIMER_LOAD
);
215 ctrl
= TIMER_CTRL_PERIODIC
;
217 TIMER_DIVISOR
| TIMER_CTRL_32BIT
| TIMER_CTRL_IE
|
220 case CLOCK_EVT_MODE_ONESHOT
:
221 /* period set, and timer enabled in 'next_event' hook */
222 ctrl
= TIMER_CTRL_ONESHOT
;
223 ctrl
|= TIMER_DIVISOR
| TIMER_CTRL_32BIT
| TIMER_CTRL_IE
;
225 case CLOCK_EVT_MODE_UNUSED
:
226 case CLOCK_EVT_MODE_SHUTDOWN
:
231 writel(ctrl
, TIMER0_VA_BASE
+ TIMER_CTRL
);
234 static int timer_set_next_event(unsigned long evt
,
235 struct clock_event_device
*unused
)
237 unsigned long ctrl
= readl(TIMER0_VA_BASE
+ TIMER_CTRL
);
239 writel(evt
, TIMER0_VA_BASE
+ TIMER_LOAD
);
240 writel(ctrl
| TIMER_CTRL_ENABLE
, TIMER0_VA_BASE
+ TIMER_CTRL
);
245 static struct clock_event_device timer0_clockevent
= {
248 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
,
249 .set_mode
= timer_set_mode
,
250 .set_next_event
= timer_set_next_event
,
254 * IRQ handler for the timer
256 static irqreturn_t
bcmring_timer_interrupt(int irq
, void *dev_id
)
258 struct clock_event_device
*evt
= &timer0_clockevent
;
260 writel(1, TIMER0_VA_BASE
+ TIMER_INTCLR
);
262 evt
->event_handler(evt
);
267 static struct irqaction bcmring_timer_irq
= {
268 .name
= "bcmring Timer Tick",
269 .flags
= IRQF_DISABLED
| IRQF_TIMER
| IRQF_IRQPOLL
,
270 .handler
= bcmring_timer_interrupt
,
273 static cycle_t
bcmring_get_cycles_timer1(struct clocksource
*cs
)
275 return ~readl(TIMER1_VA_BASE
+ TIMER_VALUE
);
278 static cycle_t
bcmring_get_cycles_timer3(struct clocksource
*cs
)
280 return ~readl(TIMER3_VA_BASE
+ TIMER_VALUE
);
283 static struct clocksource clocksource_bcmring_timer1
= {
286 .read
= bcmring_get_cycles_timer1
,
287 .mask
= CLOCKSOURCE_MASK(32),
289 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
292 static struct clocksource clocksource_bcmring_timer3
= {
295 .read
= bcmring_get_cycles_timer3
,
296 .mask
= CLOCKSOURCE_MASK(32),
298 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
301 static int __init
bcmring_clocksource_init(void)
303 /* setup timer1 as free-running clocksource */
304 writel(0, TIMER1_VA_BASE
+ TIMER_CTRL
);
305 writel(0xffffffff, TIMER1_VA_BASE
+ TIMER_LOAD
);
306 writel(0xffffffff, TIMER1_VA_BASE
+ TIMER_VALUE
);
307 writel(TIMER_CTRL_32BIT
| TIMER_CTRL_ENABLE
| TIMER_CTRL_PERIODIC
,
308 TIMER1_VA_BASE
+ TIMER_CTRL
);
310 clocksource_bcmring_timer1
.mult
=
311 clocksource_khz2mult(TIMER1_FREQUENCY_MHZ
* 1000,
312 clocksource_bcmring_timer1
.shift
);
313 clocksource_register(&clocksource_bcmring_timer1
);
315 /* setup timer3 as free-running clocksource */
316 writel(0, TIMER3_VA_BASE
+ TIMER_CTRL
);
317 writel(0xffffffff, TIMER3_VA_BASE
+ TIMER_LOAD
);
318 writel(0xffffffff, TIMER3_VA_BASE
+ TIMER_VALUE
);
319 writel(TIMER_CTRL_32BIT
| TIMER_CTRL_ENABLE
| TIMER_CTRL_PERIODIC
,
320 TIMER3_VA_BASE
+ TIMER_CTRL
);
322 clocksource_bcmring_timer3
.mult
=
323 clocksource_khz2mult(TIMER3_FREQUENCY_KHZ
,
324 clocksource_bcmring_timer3
.shift
);
325 clocksource_register(&clocksource_bcmring_timer3
);
331 * Set up timer interrupt, and return the current time in seconds.
333 void __init
bcmring_init_timer(void)
335 printk(KERN_INFO
"bcmring_init_timer\n");
337 * Initialise to a known state (all timers off)
339 writel(0, TIMER0_VA_BASE
+ TIMER_CTRL
);
340 writel(0, TIMER1_VA_BASE
+ TIMER_CTRL
);
341 writel(0, TIMER2_VA_BASE
+ TIMER_CTRL
);
342 writel(0, TIMER3_VA_BASE
+ TIMER_CTRL
);
345 * Make irqs happen for the system timer
347 setup_irq(IRQ_TIMER0
, &bcmring_timer_irq
);
349 bcmring_clocksource_init();
351 timer0_clockevent
.mult
=
352 div_sc(1000000, NSEC_PER_SEC
, timer0_clockevent
.shift
);
353 timer0_clockevent
.max_delta_ns
=
354 clockevent_delta2ns(0xffffffff, &timer0_clockevent
);
355 timer0_clockevent
.min_delta_ns
=
356 clockevent_delta2ns(0xf, &timer0_clockevent
);
358 timer0_clockevent
.cpumask
= cpumask_of(0);
359 clockevents_register_device(&timer0_clockevent
);
362 struct sys_timer bcmring_timer
= {
363 .init
= bcmring_init_timer
,