2 * drivers/net/mv643xx_eth.c - Driver for MV643XX ethernet ports
3 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 * Based on the 64360 driver from:
6 * Copyright (C) 2002 rabeeh@galileo.co.il
8 * Copyright (C) 2003 PMC-Sierra, Inc.,
9 * written by Manish Lachwani
11 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
13 * Copyright (C) 2004-2006 MontaVista Software, Inc.
14 * Dale Farnsworth <dale@farnsworth.org>
16 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
17 * <sjhill@realitydiluted.com>
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License
21 * as published by the Free Software Foundation; either version 2
22 * of the License, or (at your option) any later version.
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
33 #include <linux/init.h>
34 #include <linux/dma-mapping.h>
37 #include <linux/tcp.h>
38 #include <linux/udp.h>
39 #include <linux/etherdevice.h>
41 #include <linux/bitops.h>
42 #include <linux/delay.h>
43 #include <linux/ethtool.h>
44 #include <linux/platform_device.h>
47 #include <asm/types.h>
48 #include <asm/pgtable.h>
49 #include <asm/system.h>
50 #include <asm/delay.h>
51 #include "mv643xx_eth.h"
53 /* Static function declarations */
54 static void eth_port_uc_addr_get(struct net_device
*dev
,
55 unsigned char *MacAddr
);
56 static void eth_port_set_multicast_list(struct net_device
*);
57 static void mv643xx_eth_port_enable_tx(unsigned int port_num
,
59 static void mv643xx_eth_port_enable_rx(unsigned int port_num
,
61 static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num
);
62 static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num
);
63 static int mv643xx_eth_open(struct net_device
*);
64 static int mv643xx_eth_stop(struct net_device
*);
65 static int mv643xx_eth_change_mtu(struct net_device
*, int);
66 static struct net_device_stats
*mv643xx_eth_get_stats(struct net_device
*);
67 static void eth_port_init_mac_tables(unsigned int eth_port_num
);
69 static int mv643xx_poll(struct net_device
*dev
, int *budget
);
71 static int ethernet_phy_get(unsigned int eth_port_num
);
72 static void ethernet_phy_set(unsigned int eth_port_num
, int phy_addr
);
73 static int ethernet_phy_detect(unsigned int eth_port_num
);
74 static int mv643xx_mdio_read(struct net_device
*dev
, int phy_id
, int location
);
75 static void mv643xx_mdio_write(struct net_device
*dev
, int phy_id
, int location
, int val
);
76 static int mv643xx_eth_do_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
);
77 static struct ethtool_ops mv643xx_ethtool_ops
;
79 static char mv643xx_driver_name
[] = "mv643xx_eth";
80 static char mv643xx_driver_version
[] = "1.0";
82 static void __iomem
*mv643xx_eth_shared_base
;
84 /* used to protect MV643XX_ETH_SMI_REG, which is shared across ports */
85 static DEFINE_SPINLOCK(mv643xx_eth_phy_lock
);
87 static inline u32
mv_read(int offset
)
89 void __iomem
*reg_base
;
91 reg_base
= mv643xx_eth_shared_base
- MV643XX_ETH_SHARED_REGS
;
93 return readl(reg_base
+ offset
);
96 static inline void mv_write(int offset
, u32 data
)
98 void __iomem
*reg_base
;
100 reg_base
= mv643xx_eth_shared_base
- MV643XX_ETH_SHARED_REGS
;
101 writel(data
, reg_base
+ offset
);
105 * Changes MTU (maximum transfer unit) of the gigabit ethenret port
107 * Input : pointer to ethernet interface network device structure
109 * Output : 0 upon success, -EINVAL upon failure
111 static int mv643xx_eth_change_mtu(struct net_device
*dev
, int new_mtu
)
113 if ((new_mtu
> 9500) || (new_mtu
< 64))
118 * Stop then re-open the interface. This will allocate RX skb's with
120 * There is a possible danger that the open will not successed, due
121 * to memory is full, which might fail the open function.
123 if (netif_running(dev
)) {
124 mv643xx_eth_stop(dev
);
125 if (mv643xx_eth_open(dev
))
127 "%s: Fatal error on opening device\n",
135 * mv643xx_eth_rx_refill_descs
137 * Fills / refills RX queue on a certain gigabit ethernet port
139 * Input : pointer to ethernet interface network device structure
142 static void mv643xx_eth_rx_refill_descs(struct net_device
*dev
)
144 struct mv643xx_private
*mp
= netdev_priv(dev
);
145 struct pkt_info pkt_info
;
149 while (mp
->rx_desc_count
< mp
->rx_ring_size
) {
150 skb
= dev_alloc_skb(ETH_RX_SKB_SIZE
+ ETH_DMA_ALIGN
);
154 unaligned
= (u32
)skb
->data
& (ETH_DMA_ALIGN
- 1);
156 skb_reserve(skb
, ETH_DMA_ALIGN
- unaligned
);
157 pkt_info
.cmd_sts
= ETH_RX_ENABLE_INTERRUPT
;
158 pkt_info
.byte_cnt
= ETH_RX_SKB_SIZE
;
159 pkt_info
.buf_ptr
= dma_map_single(NULL
, skb
->data
,
160 ETH_RX_SKB_SIZE
, DMA_FROM_DEVICE
);
161 pkt_info
.return_info
= skb
;
162 if (eth_rx_return_buff(mp
, &pkt_info
) != ETH_OK
) {
164 "%s: Error allocating RX Ring\n", dev
->name
);
167 skb_reserve(skb
, ETH_HW_IP_ALIGN
);
170 * If RX ring is empty of SKB, set a timer to try allocating
171 * again at a later time.
173 if (mp
->rx_desc_count
== 0) {
174 printk(KERN_INFO
"%s: Rx ring is empty\n", dev
->name
);
175 mp
->timeout
.expires
= jiffies
+ (HZ
/ 10); /* 100 mSec */
176 add_timer(&mp
->timeout
);
181 * mv643xx_eth_rx_refill_descs_timer_wrapper
183 * Timer routine to wake up RX queue filling task. This function is
184 * used only in case the RX queue is empty, and all alloc_skb has
185 * failed (due to out of memory event).
187 * Input : pointer to ethernet interface network device structure
190 static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data
)
192 mv643xx_eth_rx_refill_descs((struct net_device
*)data
);
196 * mv643xx_eth_update_mac_address
198 * Update the MAC address of the port in the address table
200 * Input : pointer to ethernet interface network device structure
203 static void mv643xx_eth_update_mac_address(struct net_device
*dev
)
205 struct mv643xx_private
*mp
= netdev_priv(dev
);
206 unsigned int port_num
= mp
->port_num
;
208 eth_port_init_mac_tables(port_num
);
209 eth_port_uc_addr_set(port_num
, dev
->dev_addr
);
213 * mv643xx_eth_set_rx_mode
215 * Change from promiscuos to regular rx mode
217 * Input : pointer to ethernet interface network device structure
220 static void mv643xx_eth_set_rx_mode(struct net_device
*dev
)
222 struct mv643xx_private
*mp
= netdev_priv(dev
);
225 config_reg
= mv_read(MV643XX_ETH_PORT_CONFIG_REG(mp
->port_num
));
226 if (dev
->flags
& IFF_PROMISC
)
227 config_reg
|= (u32
) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE
;
229 config_reg
&= ~(u32
) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE
;
230 mv_write(MV643XX_ETH_PORT_CONFIG_REG(mp
->port_num
), config_reg
);
232 eth_port_set_multicast_list(dev
);
236 * mv643xx_eth_set_mac_address
238 * Change the interface's mac address.
239 * No special hardware thing should be done because interface is always
240 * put in promiscuous mode.
242 * Input : pointer to ethernet interface network device structure and
243 * a pointer to the designated entry to be added to the cache.
244 * Output : zero upon success, negative upon failure
246 static int mv643xx_eth_set_mac_address(struct net_device
*dev
, void *addr
)
250 for (i
= 0; i
< 6; i
++)
251 /* +2 is for the offset of the HW addr type */
252 dev
->dev_addr
[i
] = ((unsigned char *)addr
)[i
+ 2];
253 mv643xx_eth_update_mac_address(dev
);
258 * mv643xx_eth_tx_timeout
260 * Called upon a timeout on transmitting a packet
262 * Input : pointer to ethernet interface network device structure.
265 static void mv643xx_eth_tx_timeout(struct net_device
*dev
)
267 struct mv643xx_private
*mp
= netdev_priv(dev
);
269 printk(KERN_INFO
"%s: TX timeout ", dev
->name
);
271 /* Do the reset outside of interrupt context */
272 schedule_work(&mp
->tx_timeout_task
);
276 * mv643xx_eth_tx_timeout_task
278 * Actual routine to reset the adapter when a timeout on Tx has occurred
280 static void mv643xx_eth_tx_timeout_task(struct net_device
*dev
)
282 struct mv643xx_private
*mp
= netdev_priv(dev
);
284 if (!netif_running(dev
))
287 netif_stop_queue(dev
);
289 eth_port_reset(mp
->port_num
);
292 if (mp
->tx_ring_size
- mp
->tx_desc_count
>= MAX_DESCS_PER_SKB
)
293 netif_wake_queue(dev
);
297 * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
299 * If force is non-zero, frees uncompleted descriptors as well
301 int mv643xx_eth_free_tx_descs(struct net_device
*dev
, int force
)
303 struct mv643xx_private
*mp
= netdev_priv(dev
);
304 struct eth_tx_desc
*desc
;
313 while (mp
->tx_desc_count
> 0) {
314 spin_lock_irqsave(&mp
->lock
, flags
);
315 tx_index
= mp
->tx_used_desc_q
;
316 desc
= &mp
->p_tx_desc_area
[tx_index
];
317 cmd_sts
= desc
->cmd_sts
;
319 if (!force
&& (cmd_sts
& ETH_BUFFER_OWNED_BY_DMA
)) {
320 spin_unlock_irqrestore(&mp
->lock
, flags
);
324 mp
->tx_used_desc_q
= (tx_index
+ 1) % mp
->tx_ring_size
;
327 addr
= desc
->buf_ptr
;
328 count
= desc
->byte_cnt
;
329 skb
= mp
->tx_skb
[tx_index
];
331 mp
->tx_skb
[tx_index
] = NULL
;
333 spin_unlock_irqrestore(&mp
->lock
, flags
);
335 if (cmd_sts
& ETH_ERROR_SUMMARY
) {
336 printk("%s: Error in TX\n", dev
->name
);
337 mp
->stats
.tx_errors
++;
340 if (cmd_sts
& ETH_TX_FIRST_DESC
)
341 dma_unmap_single(NULL
, addr
, count
, DMA_TO_DEVICE
);
343 dma_unmap_page(NULL
, addr
, count
, DMA_TO_DEVICE
);
346 dev_kfree_skb_irq(skb
);
354 static void mv643xx_eth_free_completed_tx_descs(struct net_device
*dev
)
356 struct mv643xx_private
*mp
= netdev_priv(dev
);
358 if (mv643xx_eth_free_tx_descs(dev
, 0) &&
359 mp
->tx_ring_size
- mp
->tx_desc_count
>= MAX_DESCS_PER_SKB
)
360 netif_wake_queue(dev
);
363 static void mv643xx_eth_free_all_tx_descs(struct net_device
*dev
)
365 mv643xx_eth_free_tx_descs(dev
, 1);
369 * mv643xx_eth_receive
371 * This function is forward packets that are received from the port's
372 * queues toward kernel core or FastRoute them to another interface.
374 * Input : dev - a pointer to the required interface
375 * max - maximum number to receive (0 means unlimted)
377 * Output : number of served packets
379 static int mv643xx_eth_receive_queue(struct net_device
*dev
, int budget
)
381 struct mv643xx_private
*mp
= netdev_priv(dev
);
382 struct net_device_stats
*stats
= &mp
->stats
;
383 unsigned int received_packets
= 0;
385 struct pkt_info pkt_info
;
387 while (budget
-- > 0 && eth_port_receive(mp
, &pkt_info
) == ETH_OK
) {
393 * Note byte count includes 4 byte CRC count
396 stats
->rx_bytes
+= pkt_info
.byte_cnt
;
397 skb
= pkt_info
.return_info
;
399 * In case received a packet without first / last bits on OR
400 * the error summary bit is on, the packets needs to be dropeed.
402 if (((pkt_info
.cmd_sts
403 & (ETH_RX_FIRST_DESC
| ETH_RX_LAST_DESC
)) !=
404 (ETH_RX_FIRST_DESC
| ETH_RX_LAST_DESC
))
405 || (pkt_info
.cmd_sts
& ETH_ERROR_SUMMARY
)) {
407 if ((pkt_info
.cmd_sts
& (ETH_RX_FIRST_DESC
|
408 ETH_RX_LAST_DESC
)) !=
409 (ETH_RX_FIRST_DESC
| ETH_RX_LAST_DESC
)) {
412 "%s: Received packet spread "
413 "on multiple descriptors\n",
416 if (pkt_info
.cmd_sts
& ETH_ERROR_SUMMARY
)
419 dev_kfree_skb_irq(skb
);
422 * The -4 is for the CRC in the trailer of the
425 skb_put(skb
, pkt_info
.byte_cnt
- 4);
428 if (pkt_info
.cmd_sts
& ETH_LAYER_4_CHECKSUM_OK
) {
429 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
431 (pkt_info
.cmd_sts
& 0x0007fff8) >> 3);
433 skb
->protocol
= eth_type_trans(skb
, dev
);
435 netif_receive_skb(skb
);
440 dev
->last_rx
= jiffies
;
442 mv643xx_eth_rx_refill_descs(dev
); /* Fill RX ring with skb's */
444 return received_packets
;
447 /* Set the mv643xx port configuration register for the speed/duplex mode. */
448 static void mv643xx_eth_update_pscr(struct net_device
*dev
,
449 struct ethtool_cmd
*ecmd
)
451 struct mv643xx_private
*mp
= netdev_priv(dev
);
452 int port_num
= mp
->port_num
;
456 o_pscr
= mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
));
459 /* clear speed, duplex and rx buffer size fields */
460 n_pscr
&= ~(MV643XX_ETH_SET_MII_SPEED_TO_100
|
461 MV643XX_ETH_SET_GMII_SPEED_TO_1000
|
462 MV643XX_ETH_SET_FULL_DUPLEX_MODE
|
463 MV643XX_ETH_MAX_RX_PACKET_MASK
);
465 if (ecmd
->duplex
== DUPLEX_FULL
)
466 n_pscr
|= MV643XX_ETH_SET_FULL_DUPLEX_MODE
;
468 if (ecmd
->speed
== SPEED_1000
)
469 n_pscr
|= MV643XX_ETH_SET_GMII_SPEED_TO_1000
|
470 MV643XX_ETH_MAX_RX_PACKET_9700BYTE
;
472 if (ecmd
->speed
== SPEED_100
)
473 n_pscr
|= MV643XX_ETH_SET_MII_SPEED_TO_100
;
474 n_pscr
|= MV643XX_ETH_MAX_RX_PACKET_1522BYTE
;
477 if (n_pscr
!= o_pscr
) {
478 if ((o_pscr
& MV643XX_ETH_SERIAL_PORT_ENABLE
) == 0)
479 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
),
482 queues
= mv643xx_eth_port_disable_tx(port_num
);
484 o_pscr
&= ~MV643XX_ETH_SERIAL_PORT_ENABLE
;
485 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
),
487 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
),
489 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
),
492 mv643xx_eth_port_enable_tx(port_num
, queues
);
498 * mv643xx_eth_int_handler
500 * Main interrupt handler for the gigbit ethernet ports
502 * Input : irq - irq number (not used)
503 * dev_id - a pointer to the required interface's data structure
508 static irqreturn_t
mv643xx_eth_int_handler(int irq
, void *dev_id
,
509 struct pt_regs
*regs
)
511 struct net_device
*dev
= (struct net_device
*)dev_id
;
512 struct mv643xx_private
*mp
= netdev_priv(dev
);
513 u32 eth_int_cause
, eth_int_cause_ext
= 0;
514 unsigned int port_num
= mp
->port_num
;
516 /* Read interrupt cause registers */
517 eth_int_cause
= mv_read(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num
)) &
519 if (eth_int_cause
& ETH_INT_CAUSE_EXT
) {
520 eth_int_cause_ext
= mv_read(
521 MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num
)) &
522 ETH_INT_UNMASK_ALL_EXT
;
523 mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num
),
527 /* PHY status changed */
528 if (eth_int_cause_ext
& ETH_INT_CAUSE_PHY
) {
529 struct ethtool_cmd cmd
;
531 if (mii_link_ok(&mp
->mii
)) {
532 mii_ethtool_gset(&mp
->mii
, &cmd
);
533 mv643xx_eth_update_pscr(dev
, &cmd
);
534 mv643xx_eth_port_enable_tx(port_num
,
535 ETH_TX_QUEUES_ENABLED
);
536 if (!netif_carrier_ok(dev
)) {
537 netif_carrier_on(dev
);
538 if (mp
->tx_ring_size
- mp
->tx_desc_count
>=
540 netif_wake_queue(dev
);
542 } else if (netif_carrier_ok(dev
)) {
543 netif_stop_queue(dev
);
544 netif_carrier_off(dev
);
549 if (eth_int_cause
& ETH_INT_CAUSE_RX
) {
550 /* schedule the NAPI poll routine to maintain port */
551 mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
),
553 /* wait for previous write to complete */
554 mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
));
556 netif_rx_schedule(dev
);
559 if (eth_int_cause
& ETH_INT_CAUSE_RX
)
560 mv643xx_eth_receive_queue(dev
, INT_MAX
);
562 if (eth_int_cause_ext
& ETH_INT_CAUSE_TX
)
563 mv643xx_eth_free_completed_tx_descs(dev
);
566 * If no real interrupt occured, exit.
567 * This can happen when using gigE interrupt coalescing mechanism.
569 if ((eth_int_cause
== 0x0) && (eth_int_cause_ext
== 0x0))
578 * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
581 * This routine sets the RX coalescing interrupt mechanism parameter.
582 * This parameter is a timeout counter, that counts in 64 t_clk
583 * chunks ; that when timeout event occurs a maskable interrupt
585 * The parameter is calculated using the tClk of the MV-643xx chip
586 * , and the required delay of the interrupt in usec.
589 * unsigned int eth_port_num Ethernet port number
590 * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
591 * unsigned int delay Delay in usec
594 * Interrupt coalescing mechanism value is set in MV-643xx chip.
597 * The interrupt coalescing value set in the gigE port.
600 static unsigned int eth_port_set_rx_coal(unsigned int eth_port_num
,
601 unsigned int t_clk
, unsigned int delay
)
603 unsigned int coal
= ((t_clk
/ 1000000) * delay
) / 64;
605 /* Set RX Coalescing mechanism */
606 mv_write(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num
),
607 ((coal
& 0x3fff) << 8) |
608 (mv_read(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num
))
616 * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
619 * This routine sets the TX coalescing interrupt mechanism parameter.
620 * This parameter is a timeout counter, that counts in 64 t_clk
621 * chunks ; that when timeout event occurs a maskable interrupt
623 * The parameter is calculated using the t_cLK frequency of the
624 * MV-643xx chip and the required delay in the interrupt in uSec
627 * unsigned int eth_port_num Ethernet port number
628 * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
629 * unsigned int delay Delay in uSeconds
632 * Interrupt coalescing mechanism value is set in MV-643xx chip.
635 * The interrupt coalescing value set in the gigE port.
638 static unsigned int eth_port_set_tx_coal(unsigned int eth_port_num
,
639 unsigned int t_clk
, unsigned int delay
)
642 coal
= ((t_clk
/ 1000000) * delay
) / 64;
643 /* Set TX Coalescing mechanism */
644 mv_write(MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(eth_port_num
),
650 * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
653 * This function prepares a Rx chained list of descriptors and packet
654 * buffers in a form of a ring. The routine must be called after port
655 * initialization routine and before port start routine.
656 * The Ethernet SDMA engine uses CPU bus addresses to access the various
657 * devices in the system (i.e. DRAM). This function uses the ethernet
658 * struct 'virtual to physical' routine (set by the user) to set the ring
659 * with physical addresses.
662 * struct mv643xx_private *mp Ethernet Port Control srtuct.
665 * The routine updates the Ethernet port control struct with information
666 * regarding the Rx descriptors and buffers.
671 static void ether_init_rx_desc_ring(struct mv643xx_private
*mp
)
673 volatile struct eth_rx_desc
*p_rx_desc
;
674 int rx_desc_num
= mp
->rx_ring_size
;
677 /* initialize the next_desc_ptr links in the Rx descriptors ring */
678 p_rx_desc
= (struct eth_rx_desc
*)mp
->p_rx_desc_area
;
679 for (i
= 0; i
< rx_desc_num
; i
++) {
680 p_rx_desc
[i
].next_desc_ptr
= mp
->rx_desc_dma
+
681 ((i
+ 1) % rx_desc_num
) * sizeof(struct eth_rx_desc
);
684 /* Save Rx desc pointer to driver struct. */
685 mp
->rx_curr_desc_q
= 0;
686 mp
->rx_used_desc_q
= 0;
688 mp
->rx_desc_area_size
= rx_desc_num
* sizeof(struct eth_rx_desc
);
692 * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
695 * This function prepares a Tx chained list of descriptors and packet
696 * buffers in a form of a ring. The routine must be called after port
697 * initialization routine and before port start routine.
698 * The Ethernet SDMA engine uses CPU bus addresses to access the various
699 * devices in the system (i.e. DRAM). This function uses the ethernet
700 * struct 'virtual to physical' routine (set by the user) to set the ring
701 * with physical addresses.
704 * struct mv643xx_private *mp Ethernet Port Control srtuct.
707 * The routine updates the Ethernet port control struct with information
708 * regarding the Tx descriptors and buffers.
713 static void ether_init_tx_desc_ring(struct mv643xx_private
*mp
)
715 int tx_desc_num
= mp
->tx_ring_size
;
716 struct eth_tx_desc
*p_tx_desc
;
719 /* Initialize the next_desc_ptr links in the Tx descriptors ring */
720 p_tx_desc
= (struct eth_tx_desc
*)mp
->p_tx_desc_area
;
721 for (i
= 0; i
< tx_desc_num
; i
++) {
722 p_tx_desc
[i
].next_desc_ptr
= mp
->tx_desc_dma
+
723 ((i
+ 1) % tx_desc_num
) * sizeof(struct eth_tx_desc
);
726 mp
->tx_curr_desc_q
= 0;
727 mp
->tx_used_desc_q
= 0;
729 mp
->tx_desc_area_size
= tx_desc_num
* sizeof(struct eth_tx_desc
);
732 static int mv643xx_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
734 struct mv643xx_private
*mp
= netdev_priv(dev
);
737 spin_lock_irq(&mp
->lock
);
738 err
= mii_ethtool_sset(&mp
->mii
, cmd
);
739 spin_unlock_irq(&mp
->lock
);
744 static int mv643xx_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
746 struct mv643xx_private
*mp
= netdev_priv(dev
);
749 spin_lock_irq(&mp
->lock
);
750 err
= mii_ethtool_gset(&mp
->mii
, cmd
);
751 spin_unlock_irq(&mp
->lock
);
753 /* The PHY may support 1000baseT_Half, but the mv643xx does not */
754 cmd
->supported
&= ~SUPPORTED_1000baseT_Half
;
755 cmd
->advertising
&= ~ADVERTISED_1000baseT_Half
;
763 * This function is called when openning the network device. The function
764 * should initialize all the hardware, initialize cyclic Rx/Tx
765 * descriptors chain and buffers and allocate an IRQ to the network
768 * Input : a pointer to the network device structure
770 * Output : zero of success , nonzero if fails.
773 static int mv643xx_eth_open(struct net_device
*dev
)
775 struct mv643xx_private
*mp
= netdev_priv(dev
);
776 unsigned int port_num
= mp
->port_num
;
780 err
= request_irq(dev
->irq
, mv643xx_eth_int_handler
,
781 SA_SHIRQ
| SA_SAMPLE_RANDOM
, dev
->name
, dev
);
783 printk(KERN_ERR
"Can not assign IRQ number to MV643XX_eth%d\n",
790 memset(&mp
->timeout
, 0, sizeof(struct timer_list
));
791 mp
->timeout
.function
= mv643xx_eth_rx_refill_descs_timer_wrapper
;
792 mp
->timeout
.data
= (unsigned long)dev
;
794 /* Allocate RX and TX skb rings */
795 mp
->rx_skb
= kmalloc(sizeof(*mp
->rx_skb
) * mp
->rx_ring_size
,
798 printk(KERN_ERR
"%s: Cannot allocate Rx skb ring\n", dev
->name
);
802 mp
->tx_skb
= kmalloc(sizeof(*mp
->tx_skb
) * mp
->tx_ring_size
,
805 printk(KERN_ERR
"%s: Cannot allocate Tx skb ring\n", dev
->name
);
807 goto out_free_rx_skb
;
810 /* Allocate TX ring */
811 mp
->tx_desc_count
= 0;
812 size
= mp
->tx_ring_size
* sizeof(struct eth_tx_desc
);
813 mp
->tx_desc_area_size
= size
;
815 if (mp
->tx_sram_size
) {
816 mp
->p_tx_desc_area
= ioremap(mp
->tx_sram_addr
,
818 mp
->tx_desc_dma
= mp
->tx_sram_addr
;
820 mp
->p_tx_desc_area
= dma_alloc_coherent(NULL
, size
,
824 if (!mp
->p_tx_desc_area
) {
825 printk(KERN_ERR
"%s: Cannot allocate Tx Ring (size %d bytes)\n",
828 goto out_free_tx_skb
;
830 BUG_ON((u32
) mp
->p_tx_desc_area
& 0xf); /* check 16-byte alignment */
831 memset((void *)mp
->p_tx_desc_area
, 0, mp
->tx_desc_area_size
);
833 ether_init_tx_desc_ring(mp
);
835 /* Allocate RX ring */
836 mp
->rx_desc_count
= 0;
837 size
= mp
->rx_ring_size
* sizeof(struct eth_rx_desc
);
838 mp
->rx_desc_area_size
= size
;
840 if (mp
->rx_sram_size
) {
841 mp
->p_rx_desc_area
= ioremap(mp
->rx_sram_addr
,
843 mp
->rx_desc_dma
= mp
->rx_sram_addr
;
845 mp
->p_rx_desc_area
= dma_alloc_coherent(NULL
, size
,
849 if (!mp
->p_rx_desc_area
) {
850 printk(KERN_ERR
"%s: Cannot allocate Rx ring (size %d bytes)\n",
852 printk(KERN_ERR
"%s: Freeing previously allocated TX queues...",
854 if (mp
->rx_sram_size
)
855 iounmap(mp
->p_tx_desc_area
);
857 dma_free_coherent(NULL
, mp
->tx_desc_area_size
,
858 mp
->p_tx_desc_area
, mp
->tx_desc_dma
);
860 goto out_free_tx_skb
;
862 memset((void *)mp
->p_rx_desc_area
, 0, size
);
864 ether_init_rx_desc_ring(mp
);
866 mv643xx_eth_rx_refill_descs(dev
); /* Fill RX ring with skb's */
868 /* Clear any pending ethernet port interrupts */
869 mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num
), 0);
870 mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num
), 0);
874 /* Interrupt Coalescing */
878 eth_port_set_rx_coal(port_num
, 133000000, MV643XX_RX_COAL
);
882 eth_port_set_tx_coal(port_num
, 133000000, MV643XX_TX_COAL
);
884 /* Unmask phy and link status changes interrupts */
885 mv_write(MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port_num
),
886 ETH_INT_UNMASK_ALL_EXT
);
888 /* Unmask RX buffer and TX end interrupt */
889 mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
), ETH_INT_UNMASK_ALL
);
898 free_irq(dev
->irq
, dev
);
903 static void mv643xx_eth_free_tx_rings(struct net_device
*dev
)
905 struct mv643xx_private
*mp
= netdev_priv(dev
);
908 mv643xx_eth_port_disable_tx(mp
->port_num
);
910 /* Free outstanding skb's on TX ring */
911 mv643xx_eth_free_all_tx_descs(dev
);
913 BUG_ON(mp
->tx_used_desc_q
!= mp
->tx_curr_desc_q
);
916 if (mp
->tx_sram_size
)
917 iounmap(mp
->p_tx_desc_area
);
919 dma_free_coherent(NULL
, mp
->tx_desc_area_size
,
920 mp
->p_tx_desc_area
, mp
->tx_desc_dma
);
923 static void mv643xx_eth_free_rx_rings(struct net_device
*dev
)
925 struct mv643xx_private
*mp
= netdev_priv(dev
);
926 unsigned int port_num
= mp
->port_num
;
930 mv643xx_eth_port_disable_rx(port_num
);
932 /* Free preallocated skb's on RX rings */
933 for (curr
= 0; mp
->rx_desc_count
&& curr
< mp
->rx_ring_size
; curr
++) {
934 if (mp
->rx_skb
[curr
]) {
935 dev_kfree_skb(mp
->rx_skb
[curr
]);
940 if (mp
->rx_desc_count
)
942 "%s: Error in freeing Rx Ring. %d skb's still"
943 " stuck in RX Ring - ignoring them\n", dev
->name
,
946 if (mp
->rx_sram_size
)
947 iounmap(mp
->p_rx_desc_area
);
949 dma_free_coherent(NULL
, mp
->rx_desc_area_size
,
950 mp
->p_rx_desc_area
, mp
->rx_desc_dma
);
956 * This function is used when closing the network device.
957 * It updates the hardware,
958 * release all memory that holds buffers and descriptors and release the IRQ.
959 * Input : a pointer to the device structure
960 * Output : zero if success , nonzero if fails
963 static int mv643xx_eth_stop(struct net_device
*dev
)
965 struct mv643xx_private
*mp
= netdev_priv(dev
);
966 unsigned int port_num
= mp
->port_num
;
968 /* Mask all interrupts on ethernet port */
969 mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
), ETH_INT_MASK_ALL
);
970 /* wait for previous write to complete */
971 mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
));
974 netif_poll_disable(dev
);
976 netif_carrier_off(dev
);
977 netif_stop_queue(dev
);
979 eth_port_reset(mp
->port_num
);
981 mv643xx_eth_free_tx_rings(dev
);
982 mv643xx_eth_free_rx_rings(dev
);
985 netif_poll_enable(dev
);
988 free_irq(dev
->irq
, dev
);
997 * This function is used in case of NAPI
999 static int mv643xx_poll(struct net_device
*dev
, int *budget
)
1001 struct mv643xx_private
*mp
= netdev_priv(dev
);
1002 int done
= 1, orig_budget
, work_done
;
1003 unsigned int port_num
= mp
->port_num
;
1005 #ifdef MV643XX_TX_FAST_REFILL
1006 if (++mp
->tx_clean_threshold
> 5) {
1007 mv643xx_eth_free_completed_tx_descs(dev
);
1008 mp
->tx_clean_threshold
= 0;
1012 if ((mv_read(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num
)))
1013 != (u32
) mp
->rx_used_desc_q
) {
1014 orig_budget
= *budget
;
1015 if (orig_budget
> dev
->quota
)
1016 orig_budget
= dev
->quota
;
1017 work_done
= mv643xx_eth_receive_queue(dev
, orig_budget
);
1018 *budget
-= work_done
;
1019 dev
->quota
-= work_done
;
1020 if (work_done
>= orig_budget
)
1025 netif_rx_complete(dev
);
1026 mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num
), 0);
1027 mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num
), 0);
1028 mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
),
1029 ETH_INT_UNMASK_ALL
);
1032 return done
? 0 : 1;
1037 * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
1039 * Hardware can't handle unaligned fragments smaller than 9 bytes.
1040 * This helper function detects that case.
1043 static inline unsigned int has_tiny_unaligned_frags(struct sk_buff
*skb
)
1048 for (frag
= 0; frag
< skb_shinfo(skb
)->nr_frags
; frag
++) {
1049 fragp
= &skb_shinfo(skb
)->frags
[frag
];
1050 if (fragp
->size
<= 8 && fragp
->page_offset
& 0x7)
1057 * eth_alloc_tx_desc_index - return the index of the next available tx desc
1059 static int eth_alloc_tx_desc_index(struct mv643xx_private
*mp
)
1063 BUG_ON(mp
->tx_desc_count
>= mp
->tx_ring_size
);
1065 tx_desc_curr
= mp
->tx_curr_desc_q
;
1066 mp
->tx_curr_desc_q
= (tx_desc_curr
+ 1) % mp
->tx_ring_size
;
1068 BUG_ON(mp
->tx_curr_desc_q
== mp
->tx_used_desc_q
);
1070 return tx_desc_curr
;
1074 * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
1076 * Ensure the data for each fragment to be transmitted is mapped properly,
1077 * then fill in descriptors in the tx hw queue.
1079 static void eth_tx_fill_frag_descs(struct mv643xx_private
*mp
,
1080 struct sk_buff
*skb
)
1084 struct eth_tx_desc
*desc
;
1086 for (frag
= 0; frag
< skb_shinfo(skb
)->nr_frags
; frag
++) {
1087 skb_frag_t
*this_frag
= &skb_shinfo(skb
)->frags
[frag
];
1089 tx_index
= eth_alloc_tx_desc_index(mp
);
1090 desc
= &mp
->p_tx_desc_area
[tx_index
];
1092 desc
->cmd_sts
= ETH_BUFFER_OWNED_BY_DMA
;
1093 /* Last Frag enables interrupt and frees the skb */
1094 if (frag
== (skb_shinfo(skb
)->nr_frags
- 1)) {
1095 desc
->cmd_sts
|= ETH_ZERO_PADDING
|
1097 ETH_TX_ENABLE_INTERRUPT
;
1098 mp
->tx_skb
[tx_index
] = skb
;
1100 mp
->tx_skb
[tx_index
] = 0;
1102 desc
= &mp
->p_tx_desc_area
[tx_index
];
1104 desc
->byte_cnt
= this_frag
->size
;
1105 desc
->buf_ptr
= dma_map_page(NULL
, this_frag
->page
,
1106 this_frag
->page_offset
,
1113 * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
1115 * Ensure the data for an skb to be transmitted is mapped properly,
1116 * then fill in descriptors in the tx hw queue and start the hardware.
1118 static void eth_tx_submit_descs_for_skb(struct mv643xx_private
*mp
,
1119 struct sk_buff
*skb
)
1122 struct eth_tx_desc
*desc
;
1125 int nr_frags
= skb_shinfo(skb
)->nr_frags
;
1127 cmd_sts
= ETH_TX_FIRST_DESC
| ETH_GEN_CRC
| ETH_BUFFER_OWNED_BY_DMA
;
1129 tx_index
= eth_alloc_tx_desc_index(mp
);
1130 desc
= &mp
->p_tx_desc_area
[tx_index
];
1133 eth_tx_fill_frag_descs(mp
, skb
);
1135 length
= skb_headlen(skb
);
1136 mp
->tx_skb
[tx_index
] = 0;
1138 cmd_sts
|= ETH_ZERO_PADDING
|
1140 ETH_TX_ENABLE_INTERRUPT
;
1142 mp
->tx_skb
[tx_index
] = skb
;
1145 desc
->byte_cnt
= length
;
1146 desc
->buf_ptr
= dma_map_single(NULL
, skb
->data
, length
, DMA_TO_DEVICE
);
1148 if (skb
->ip_summed
== CHECKSUM_HW
) {
1149 BUG_ON(skb
->protocol
!= ETH_P_IP
);
1151 cmd_sts
|= ETH_GEN_TCP_UDP_CHECKSUM
|
1152 ETH_GEN_IP_V_4_CHECKSUM
|
1153 skb
->nh
.iph
->ihl
<< ETH_TX_IHL_SHIFT
;
1155 switch (skb
->nh
.iph
->protocol
) {
1157 cmd_sts
|= ETH_UDP_FRAME
;
1158 desc
->l4i_chk
= skb
->h
.uh
->check
;
1161 desc
->l4i_chk
= skb
->h
.th
->check
;
1167 /* Errata BTS #50, IHL must be 5 if no HW checksum */
1168 cmd_sts
|= 5 << ETH_TX_IHL_SHIFT
;
1172 /* ensure all other descriptors are written before first cmd_sts */
1174 desc
->cmd_sts
= cmd_sts
;
1176 /* ensure all descriptors are written before poking hardware */
1178 mv643xx_eth_port_enable_tx(mp
->port_num
, ETH_TX_QUEUES_ENABLED
);
1180 mp
->tx_desc_count
+= nr_frags
+ 1;
1184 * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
1187 static int mv643xx_eth_start_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
1189 struct mv643xx_private
*mp
= netdev_priv(dev
);
1190 struct net_device_stats
*stats
= &mp
->stats
;
1191 unsigned long flags
;
1193 BUG_ON(netif_queue_stopped(dev
));
1194 BUG_ON(skb
== NULL
);
1196 if (mp
->tx_ring_size
- mp
->tx_desc_count
< MAX_DESCS_PER_SKB
) {
1197 printk(KERN_ERR
"%s: transmit with queue full\n", dev
->name
);
1198 netif_stop_queue(dev
);
1202 if (has_tiny_unaligned_frags(skb
)) {
1203 if ((skb_linearize(skb
, GFP_ATOMIC
) != 0)) {
1204 stats
->tx_dropped
++;
1205 printk(KERN_DEBUG
"%s: failed to linearize tiny "
1206 "unaligned fragment\n", dev
->name
);
1211 spin_lock_irqsave(&mp
->lock
, flags
);
1213 eth_tx_submit_descs_for_skb(mp
, skb
);
1214 stats
->tx_bytes
= skb
->len
;
1215 stats
->tx_packets
++;
1216 dev
->trans_start
= jiffies
;
1218 if (mp
->tx_ring_size
- mp
->tx_desc_count
< MAX_DESCS_PER_SKB
)
1219 netif_stop_queue(dev
);
1221 spin_unlock_irqrestore(&mp
->lock
, flags
);
1223 return 0; /* success */
1227 * mv643xx_eth_get_stats
1229 * Returns a pointer to the interface statistics.
1231 * Input : dev - a pointer to the required interface
1233 * Output : a pointer to the interface's statistics
1236 static struct net_device_stats
*mv643xx_eth_get_stats(struct net_device
*dev
)
1238 struct mv643xx_private
*mp
= netdev_priv(dev
);
1243 #ifdef CONFIG_NET_POLL_CONTROLLER
1244 static void mv643xx_netpoll(struct net_device
*netdev
)
1246 struct mv643xx_private
*mp
= netdev_priv(netdev
);
1247 int port_num
= mp
->port_num
;
1249 mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
), ETH_INT_MASK_ALL
);
1250 /* wait for previous write to complete */
1251 mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
));
1253 mv643xx_eth_int_handler(netdev
->irq
, netdev
, NULL
);
1255 mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num
), ETH_INT_UNMASK_ALL
);
1259 static void mv643xx_init_ethtool_cmd(struct net_device
*dev
, int phy_address
,
1260 int speed
, int duplex
,
1261 struct ethtool_cmd
*cmd
)
1263 struct mv643xx_private
*mp
= netdev_priv(dev
);
1265 memset(cmd
, 0, sizeof(*cmd
));
1267 cmd
->port
= PORT_MII
;
1268 cmd
->transceiver
= XCVR_INTERNAL
;
1269 cmd
->phy_address
= phy_address
;
1272 cmd
->autoneg
= AUTONEG_ENABLE
;
1273 /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
1274 cmd
->speed
= SPEED_100
;
1275 cmd
->advertising
= ADVERTISED_10baseT_Half
|
1276 ADVERTISED_10baseT_Full
|
1277 ADVERTISED_100baseT_Half
|
1278 ADVERTISED_100baseT_Full
;
1279 if (mp
->mii
.supports_gmii
)
1280 cmd
->advertising
|= ADVERTISED_1000baseT_Full
;
1282 cmd
->autoneg
= AUTONEG_DISABLE
;
1284 cmd
->duplex
= duplex
;
1291 * First function called after registering the network device.
1292 * It's purpose is to initialize the device as an ethernet device,
1293 * fill the ethernet device structure with pointers * to functions,
1294 * and set the MAC address of the interface
1296 * Input : struct device *
1297 * Output : -ENOMEM if failed , 0 if success
1299 static int mv643xx_eth_probe(struct platform_device
*pdev
)
1301 struct mv643xx_eth_platform_data
*pd
;
1302 int port_num
= pdev
->id
;
1303 struct mv643xx_private
*mp
;
1304 struct net_device
*dev
;
1306 struct resource
*res
;
1308 struct ethtool_cmd cmd
;
1309 int duplex
= DUPLEX_HALF
;
1310 int speed
= 0; /* default to auto-negotiation */
1312 dev
= alloc_etherdev(sizeof(struct mv643xx_private
));
1316 platform_set_drvdata(pdev
, dev
);
1318 mp
= netdev_priv(dev
);
1320 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
1322 dev
->irq
= res
->start
;
1324 mp
->port_num
= port_num
;
1326 dev
->open
= mv643xx_eth_open
;
1327 dev
->stop
= mv643xx_eth_stop
;
1328 dev
->hard_start_xmit
= mv643xx_eth_start_xmit
;
1329 dev
->get_stats
= mv643xx_eth_get_stats
;
1330 dev
->set_mac_address
= mv643xx_eth_set_mac_address
;
1331 dev
->set_multicast_list
= mv643xx_eth_set_rx_mode
;
1333 /* No need to Tx Timeout */
1334 dev
->tx_timeout
= mv643xx_eth_tx_timeout
;
1336 dev
->poll
= mv643xx_poll
;
1340 #ifdef CONFIG_NET_POLL_CONTROLLER
1341 dev
->poll_controller
= mv643xx_netpoll
;
1344 dev
->watchdog_timeo
= 2 * HZ
;
1345 dev
->tx_queue_len
= mp
->tx_ring_size
;
1347 dev
->change_mtu
= mv643xx_eth_change_mtu
;
1348 dev
->do_ioctl
= mv643xx_eth_do_ioctl
;
1349 SET_ETHTOOL_OPS(dev
, &mv643xx_ethtool_ops
);
1351 #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
1352 #ifdef MAX_SKB_FRAGS
1354 * Zero copy can only work if we use Discovery II memory. Else, we will
1355 * have to map the buffers to ISA memory which is only 16 MB
1357 dev
->features
= NETIF_F_SG
| NETIF_F_IP_CSUM
;
1361 /* Configure the timeout task */
1362 INIT_WORK(&mp
->tx_timeout_task
,
1363 (void (*)(void *))mv643xx_eth_tx_timeout_task
, dev
);
1365 spin_lock_init(&mp
->lock
);
1367 /* set default config values */
1368 eth_port_uc_addr_get(dev
, dev
->dev_addr
);
1369 mp
->rx_ring_size
= MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE
;
1370 mp
->tx_ring_size
= MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE
;
1372 pd
= pdev
->dev
.platform_data
;
1375 memcpy(dev
->dev_addr
, pd
->mac_addr
, 6);
1377 if (pd
->phy_addr
|| pd
->force_phy_addr
)
1378 ethernet_phy_set(port_num
, pd
->phy_addr
);
1380 if (pd
->rx_queue_size
)
1381 mp
->rx_ring_size
= pd
->rx_queue_size
;
1383 if (pd
->tx_queue_size
)
1384 mp
->tx_ring_size
= pd
->tx_queue_size
;
1386 if (pd
->tx_sram_size
) {
1387 mp
->tx_sram_size
= pd
->tx_sram_size
;
1388 mp
->tx_sram_addr
= pd
->tx_sram_addr
;
1391 if (pd
->rx_sram_size
) {
1392 mp
->rx_sram_size
= pd
->rx_sram_size
;
1393 mp
->rx_sram_addr
= pd
->rx_sram_addr
;
1396 duplex
= pd
->duplex
;
1400 /* Hook up MII support for ethtool */
1402 mp
->mii
.mdio_read
= mv643xx_mdio_read
;
1403 mp
->mii
.mdio_write
= mv643xx_mdio_write
;
1404 mp
->mii
.phy_id
= ethernet_phy_get(port_num
);
1405 mp
->mii
.phy_id_mask
= 0x3f;
1406 mp
->mii
.reg_num_mask
= 0x1f;
1408 err
= ethernet_phy_detect(port_num
);
1410 pr_debug("MV643xx ethernet port %d: "
1411 "No PHY detected at addr %d\n",
1412 port_num
, ethernet_phy_get(port_num
));
1416 ethernet_phy_reset(port_num
);
1417 mp
->mii
.supports_gmii
= mii_check_gmii_support(&mp
->mii
);
1418 mv643xx_init_ethtool_cmd(dev
, mp
->mii
.phy_id
, speed
, duplex
, &cmd
);
1419 mv643xx_eth_update_pscr(dev
, &cmd
);
1420 mv643xx_set_settings(dev
, &cmd
);
1422 SET_MODULE_OWNER(dev
);
1423 SET_NETDEV_DEV(dev
, &pdev
->dev
);
1424 err
= register_netdev(dev
);
1430 "%s: port %d with MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
1431 dev
->name
, port_num
, p
[0], p
[1], p
[2], p
[3], p
[4], p
[5]);
1433 if (dev
->features
& NETIF_F_SG
)
1434 printk(KERN_NOTICE
"%s: Scatter Gather Enabled\n", dev
->name
);
1436 if (dev
->features
& NETIF_F_IP_CSUM
)
1437 printk(KERN_NOTICE
"%s: TX TCP/IP Checksumming Supported\n",
1440 #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
1441 printk(KERN_NOTICE
"%s: RX TCP/UDP Checksum Offload ON \n", dev
->name
);
1445 printk(KERN_NOTICE
"%s: TX and RX Interrupt Coalescing ON \n",
1450 printk(KERN_NOTICE
"%s: RX NAPI Enabled \n", dev
->name
);
1453 if (mp
->tx_sram_size
> 0)
1454 printk(KERN_NOTICE
"%s: Using SRAM\n", dev
->name
);
1464 static int mv643xx_eth_remove(struct platform_device
*pdev
)
1466 struct net_device
*dev
= platform_get_drvdata(pdev
);
1468 unregister_netdev(dev
);
1469 flush_scheduled_work();
1472 platform_set_drvdata(pdev
, NULL
);
1476 static int mv643xx_eth_shared_probe(struct platform_device
*pdev
)
1478 struct resource
*res
;
1480 printk(KERN_NOTICE
"MV-643xx 10/100/1000 Ethernet Driver\n");
1482 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1486 mv643xx_eth_shared_base
= ioremap(res
->start
,
1487 MV643XX_ETH_SHARED_REGS_SIZE
);
1488 if (mv643xx_eth_shared_base
== NULL
)
1495 static int mv643xx_eth_shared_remove(struct platform_device
*pdev
)
1497 iounmap(mv643xx_eth_shared_base
);
1498 mv643xx_eth_shared_base
= NULL
;
1503 static struct platform_driver mv643xx_eth_driver
= {
1504 .probe
= mv643xx_eth_probe
,
1505 .remove
= mv643xx_eth_remove
,
1507 .name
= MV643XX_ETH_NAME
,
1511 static struct platform_driver mv643xx_eth_shared_driver
= {
1512 .probe
= mv643xx_eth_shared_probe
,
1513 .remove
= mv643xx_eth_shared_remove
,
1515 .name
= MV643XX_ETH_SHARED_NAME
,
1520 * mv643xx_init_module
1522 * Registers the network drivers into the Linux kernel
1528 static int __init
mv643xx_init_module(void)
1532 rc
= platform_driver_register(&mv643xx_eth_shared_driver
);
1534 rc
= platform_driver_register(&mv643xx_eth_driver
);
1536 platform_driver_unregister(&mv643xx_eth_shared_driver
);
1542 * mv643xx_cleanup_module
1544 * Registers the network drivers into the Linux kernel
1550 static void __exit
mv643xx_cleanup_module(void)
1552 platform_driver_unregister(&mv643xx_eth_driver
);
1553 platform_driver_unregister(&mv643xx_eth_shared_driver
);
1556 module_init(mv643xx_init_module
);
1557 module_exit(mv643xx_cleanup_module
);
1559 MODULE_LICENSE("GPL");
1560 MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
1561 " and Dale Farnsworth");
1562 MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
1565 * The second part is the low level driver of the gigE ethernet ports.
1569 * Marvell's Gigabit Ethernet controller low level driver
1572 * This file introduce low level API to Marvell's Gigabit Ethernet
1573 * controller. This Gigabit Ethernet Controller driver API controls
1574 * 1) Operations (i.e. port init, start, reset etc').
1575 * 2) Data flow (i.e. port send, receive etc').
1576 * Each Gigabit Ethernet port is controlled via
1577 * struct mv643xx_private.
1578 * This struct includes user configuration information as well as
1579 * driver internal data needed for its operations.
1581 * Supported Features:
1582 * - This low level driver is OS independent. Allocating memory for
1583 * the descriptor rings and buffers are not within the scope of
1585 * - The user is free from Rx/Tx queue managing.
1586 * - This low level driver introduce functionality API that enable
1587 * the to operate Marvell's Gigabit Ethernet Controller in a
1589 * - Simple Gigabit Ethernet port operation API.
1590 * - Simple Gigabit Ethernet port data flow API.
1591 * - Data flow and operation API support per queue functionality.
1592 * - Support cached descriptors for better performance.
1593 * - Enable access to all four DRAM banks and internal SRAM memory
1595 * - PHY access and control API.
1596 * - Port control register configuration API.
1597 * - Full control over Unicast and Multicast MAC configurations.
1601 * Initialization phase
1602 * This phase complete the initialization of the the
1603 * mv643xx_private struct.
1604 * User information regarding port configuration has to be set
1605 * prior to calling the port initialization routine.
1607 * In this phase any port Tx/Rx activity is halted, MIB counters
1608 * are cleared, PHY address is set according to user parameter and
1609 * access to DRAM and internal SRAM memory spaces.
1611 * Driver ring initialization
1612 * Allocating memory for the descriptor rings and buffers is not
1613 * within the scope of this driver. Thus, the user is required to
1614 * allocate memory for the descriptors ring and buffers. Those
1615 * memory parameters are used by the Rx and Tx ring initialization
1616 * routines in order to curve the descriptor linked list in a form
1618 * Note: Pay special attention to alignment issues when using
1619 * cached descriptors/buffers. In this phase the driver store
1620 * information in the mv643xx_private struct regarding each queue
1624 * This phase prepares the Ethernet port for Rx and Tx activity.
1625 * It uses the information stored in the mv643xx_private struct to
1626 * initialize the various port registers.
1629 * All packet references to/from the driver are done using
1631 * This struct is a unified struct used with Rx and Tx operations.
1632 * This way the user is not required to be familiar with neither
1633 * Tx nor Rx descriptors structures.
1634 * The driver's descriptors rings are management by indexes.
1635 * Those indexes controls the ring resources and used to indicate
1636 * a SW resource error:
1638 * This index points to the current available resource for use. For
1639 * example in Rx process this index will point to the descriptor
1640 * that will be passed to the user upon calling the receive
1641 * routine. In Tx process, this index will point to the descriptor
1642 * that will be assigned with the user packet info and transmitted.
1644 * This index points to the descriptor that need to restore its
1645 * resources. For example in Rx process, using the Rx buffer return
1646 * API will attach the buffer returned in packet info to the
1647 * descriptor pointed by 'used'. In Tx process, using the Tx
1648 * descriptor return will merely return the user packet info with
1649 * the command status of the transmitted buffer pointed by the
1650 * 'used' index. Nevertheless, it is essential to use this routine
1651 * to update the 'used' index.
1653 * This index supports Tx Scatter-Gather. It points to the first
1654 * descriptor of a packet assembled of multiple buffers. For
1655 * example when in middle of Such packet we have a Tx resource
1656 * error the 'curr' index get the value of 'first' to indicate
1657 * that the ring returned to its state before trying to transmit
1660 * Receive operation:
1661 * The eth_port_receive API set the packet information struct,
1662 * passed by the caller, with received information from the
1663 * 'current' SDMA descriptor.
1664 * It is the user responsibility to return this resource back
1665 * to the Rx descriptor ring to enable the reuse of this source.
1666 * Return Rx resource is done using the eth_rx_return_buff API.
1668 * Prior to calling the initialization routine eth_port_init() the user
1669 * must set the following fields under mv643xx_private struct:
1670 * port_num User Ethernet port number.
1671 * port_config User port configuration value.
1672 * port_config_extend User port config extend value.
1673 * port_sdma_config User port SDMA config value.
1674 * port_serial_control User port serial control value.
1676 * This driver data flow is done using the struct pkt_info which
1677 * is a unified struct for Rx and Tx operations:
1679 * byte_cnt Tx/Rx descriptor buffer byte count.
1680 * l4i_chk CPU provided TCP Checksum. For Tx operation
1682 * cmd_sts Tx/Rx descriptor command status.
1683 * buf_ptr Tx/Rx descriptor buffer pointer.
1684 * return_info Tx/Rx user resource return information.
1688 static int ethernet_phy_get(unsigned int eth_port_num
);
1689 static void ethernet_phy_set(unsigned int eth_port_num
, int phy_addr
);
1691 /* Ethernet Port routines */
1692 static void eth_port_set_filter_table_entry(int table
, unsigned char entry
);
1695 * eth_port_init - Initialize the Ethernet port driver
1698 * This function prepares the ethernet port to start its activity:
1699 * 1) Completes the ethernet port driver struct initialization toward port
1701 * 2) Resets the device to a quiescent state in case of warm reboot.
1702 * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
1703 * 4) Clean MAC tables. The reset status of those tables is unknown.
1704 * 5) Set PHY address.
1705 * Note: Call this routine prior to eth_port_start routine and after
1706 * setting user values in the user fields of Ethernet port control
1710 * struct mv643xx_private *mp Ethernet port control struct
1718 static void eth_port_init(struct mv643xx_private
*mp
)
1720 mp
->rx_resource_err
= 0;
1722 eth_port_reset(mp
->port_num
);
1724 eth_port_init_mac_tables(mp
->port_num
);
1728 * eth_port_start - Start the Ethernet port activity.
1731 * This routine prepares the Ethernet port for Rx and Tx activity:
1732 * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
1733 * has been initialized a descriptor's ring (using
1734 * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
1735 * 2. Initialize and enable the Ethernet configuration port by writing to
1736 * the port's configuration and command registers.
1737 * 3. Initialize and enable the SDMA by writing to the SDMA's
1738 * configuration and command registers. After completing these steps,
1739 * the ethernet port SDMA can starts to perform Rx and Tx activities.
1741 * Note: Each Rx and Tx queue descriptor's list must be initialized prior
1742 * to calling this function (use ether_init_tx_desc_ring for Tx queues
1743 * and ether_init_rx_desc_ring for Rx queues).
1746 * dev - a pointer to the required interface
1749 * Ethernet port is ready to receive and transmit.
1754 static void eth_port_start(struct net_device
*dev
)
1756 struct mv643xx_private
*mp
= netdev_priv(dev
);
1757 unsigned int port_num
= mp
->port_num
;
1758 int tx_curr_desc
, rx_curr_desc
;
1760 struct ethtool_cmd ethtool_cmd
;
1762 /* Assignment of Tx CTRP of given queue */
1763 tx_curr_desc
= mp
->tx_curr_desc_q
;
1764 mv_write(MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port_num
),
1765 (u32
)((struct eth_tx_desc
*)mp
->tx_desc_dma
+ tx_curr_desc
));
1767 /* Assignment of Rx CRDP of given queue */
1768 rx_curr_desc
= mp
->rx_curr_desc_q
;
1769 mv_write(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num
),
1770 (u32
)((struct eth_rx_desc
*)mp
->rx_desc_dma
+ rx_curr_desc
));
1772 /* Add the assigned Ethernet address to the port's address table */
1773 eth_port_uc_addr_set(port_num
, dev
->dev_addr
);
1775 /* Assign port configuration and command. */
1776 mv_write(MV643XX_ETH_PORT_CONFIG_REG(port_num
),
1777 MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE
);
1779 mv_write(MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port_num
),
1780 MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE
);
1782 pscr
= mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
));
1784 pscr
&= ~(MV643XX_ETH_SERIAL_PORT_ENABLE
| MV643XX_ETH_FORCE_LINK_PASS
);
1785 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
), pscr
);
1787 pscr
|= MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL
|
1788 MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII
|
1789 MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX
|
1790 MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL
|
1791 MV643XX_ETH_SERIAL_PORT_CONTROL_RESERVED
;
1793 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
), pscr
);
1795 pscr
|= MV643XX_ETH_SERIAL_PORT_ENABLE
;
1796 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
), pscr
);
1798 /* Assign port SDMA configuration */
1799 mv_write(MV643XX_ETH_SDMA_CONFIG_REG(port_num
),
1800 MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE
);
1802 /* Enable port Rx. */
1803 mv643xx_eth_port_enable_rx(port_num
, ETH_RX_QUEUES_ENABLED
);
1805 /* Disable port bandwidth limits by clearing MTU register */
1806 mv_write(MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port_num
), 0);
1808 /* save phy settings across reset */
1809 mv643xx_get_settings(dev
, ðtool_cmd
);
1810 ethernet_phy_reset(mp
->port_num
);
1811 mv643xx_set_settings(dev
, ðtool_cmd
);
1815 * eth_port_uc_addr_set - This function Set the port Unicast address.
1818 * This function Set the port Ethernet MAC address.
1821 * unsigned int eth_port_num Port number.
1822 * char * p_addr Address to be set
1825 * Set MAC address low and high registers. also calls
1826 * eth_port_set_filter_table_entry() to set the unicast
1827 * table with the proper information.
1833 static void eth_port_uc_addr_set(unsigned int eth_port_num
,
1834 unsigned char *p_addr
)
1840 mac_l
= (p_addr
[4] << 8) | (p_addr
[5]);
1841 mac_h
= (p_addr
[0] << 24) | (p_addr
[1] << 16) | (p_addr
[2] << 8) |
1844 mv_write(MV643XX_ETH_MAC_ADDR_LOW(eth_port_num
), mac_l
);
1845 mv_write(MV643XX_ETH_MAC_ADDR_HIGH(eth_port_num
), mac_h
);
1847 /* Accept frames of this address */
1848 table
= MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(eth_port_num
);
1849 eth_port_set_filter_table_entry(table
, p_addr
[5] & 0x0f);
1853 * eth_port_uc_addr_get - This function retrieves the port Unicast address
1854 * (MAC address) from the ethernet hw registers.
1857 * This function retrieves the port Ethernet MAC address.
1860 * unsigned int eth_port_num Port number.
1861 * char *MacAddr pointer where the MAC address is stored
1864 * Copy the MAC address to the location pointed to by MacAddr
1870 static void eth_port_uc_addr_get(struct net_device
*dev
, unsigned char *p_addr
)
1872 struct mv643xx_private
*mp
= netdev_priv(dev
);
1876 mac_h
= mv_read(MV643XX_ETH_MAC_ADDR_HIGH(mp
->port_num
));
1877 mac_l
= mv_read(MV643XX_ETH_MAC_ADDR_LOW(mp
->port_num
));
1879 p_addr
[0] = (mac_h
>> 24) & 0xff;
1880 p_addr
[1] = (mac_h
>> 16) & 0xff;
1881 p_addr
[2] = (mac_h
>> 8) & 0xff;
1882 p_addr
[3] = mac_h
& 0xff;
1883 p_addr
[4] = (mac_l
>> 8) & 0xff;
1884 p_addr
[5] = mac_l
& 0xff;
1888 * The entries in each table are indexed by a hash of a packet's MAC
1889 * address. One bit in each entry determines whether the packet is
1890 * accepted. There are 4 entries (each 8 bits wide) in each register
1891 * of the table. The bits in each entry are defined as follows:
1892 * 0 Accept=1, Drop=0
1893 * 3-1 Queue (ETH_Q0=0)
1896 static void eth_port_set_filter_table_entry(int table
, unsigned char entry
)
1898 unsigned int table_reg
;
1899 unsigned int tbl_offset
;
1900 unsigned int reg_offset
;
1902 tbl_offset
= (entry
/ 4) * 4; /* Register offset of DA table entry */
1903 reg_offset
= entry
% 4; /* Entry offset within the register */
1905 /* Set "accepts frame bit" at specified table entry */
1906 table_reg
= mv_read(table
+ tbl_offset
);
1907 table_reg
|= 0x01 << (8 * reg_offset
);
1908 mv_write(table
+ tbl_offset
, table_reg
);
1912 * eth_port_mc_addr - Multicast address settings.
1914 * The MV device supports multicast using two tables:
1915 * 1) Special Multicast Table for MAC addresses of the form
1916 * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
1917 * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
1918 * Table entries in the DA-Filter table.
1919 * 2) Other Multicast Table for multicast of another type. A CRC-8bit
1920 * is used as an index to the Other Multicast Table entries in the
1921 * DA-Filter table. This function calculates the CRC-8bit value.
1922 * In either case, eth_port_set_filter_table_entry() is then called
1923 * to set to set the actual table entry.
1925 static void eth_port_mc_addr(unsigned int eth_port_num
, unsigned char *p_addr
)
1929 unsigned char crc_result
= 0;
1935 if ((p_addr
[0] == 0x01) && (p_addr
[1] == 0x00) &&
1936 (p_addr
[2] == 0x5E) && (p_addr
[3] == 0x00) && (p_addr
[4] == 0x00)) {
1937 table
= MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
1939 eth_port_set_filter_table_entry(table
, p_addr
[5]);
1943 /* Calculate CRC-8 out of the given address */
1944 mac_h
= (p_addr
[0] << 8) | (p_addr
[1]);
1945 mac_l
= (p_addr
[2] << 24) | (p_addr
[3] << 16) |
1946 (p_addr
[4] << 8) | (p_addr
[5] << 0);
1948 for (i
= 0; i
< 32; i
++)
1949 mac_array
[i
] = (mac_l
>> i
) & 0x1;
1950 for (i
= 32; i
< 48; i
++)
1951 mac_array
[i
] = (mac_h
>> (i
- 32)) & 0x1;
1953 crc
[0] = mac_array
[45] ^ mac_array
[43] ^ mac_array
[40] ^ mac_array
[39] ^
1954 mac_array
[35] ^ mac_array
[34] ^ mac_array
[31] ^ mac_array
[30] ^
1955 mac_array
[28] ^ mac_array
[23] ^ mac_array
[21] ^ mac_array
[19] ^
1956 mac_array
[18] ^ mac_array
[16] ^ mac_array
[14] ^ mac_array
[12] ^
1957 mac_array
[8] ^ mac_array
[7] ^ mac_array
[6] ^ mac_array
[0];
1959 crc
[1] = mac_array
[46] ^ mac_array
[45] ^ mac_array
[44] ^ mac_array
[43] ^
1960 mac_array
[41] ^ mac_array
[39] ^ mac_array
[36] ^ mac_array
[34] ^
1961 mac_array
[32] ^ mac_array
[30] ^ mac_array
[29] ^ mac_array
[28] ^
1962 mac_array
[24] ^ mac_array
[23] ^ mac_array
[22] ^ mac_array
[21] ^
1963 mac_array
[20] ^ mac_array
[18] ^ mac_array
[17] ^ mac_array
[16] ^
1964 mac_array
[15] ^ mac_array
[14] ^ mac_array
[13] ^ mac_array
[12] ^
1965 mac_array
[9] ^ mac_array
[6] ^ mac_array
[1] ^ mac_array
[0];
1967 crc
[2] = mac_array
[47] ^ mac_array
[46] ^ mac_array
[44] ^ mac_array
[43] ^
1968 mac_array
[42] ^ mac_array
[39] ^ mac_array
[37] ^ mac_array
[34] ^
1969 mac_array
[33] ^ mac_array
[29] ^ mac_array
[28] ^ mac_array
[25] ^
1970 mac_array
[24] ^ mac_array
[22] ^ mac_array
[17] ^ mac_array
[15] ^
1971 mac_array
[13] ^ mac_array
[12] ^ mac_array
[10] ^ mac_array
[8] ^
1972 mac_array
[6] ^ mac_array
[2] ^ mac_array
[1] ^ mac_array
[0];
1974 crc
[3] = mac_array
[47] ^ mac_array
[45] ^ mac_array
[44] ^ mac_array
[43] ^
1975 mac_array
[40] ^ mac_array
[38] ^ mac_array
[35] ^ mac_array
[34] ^
1976 mac_array
[30] ^ mac_array
[29] ^ mac_array
[26] ^ mac_array
[25] ^
1977 mac_array
[23] ^ mac_array
[18] ^ mac_array
[16] ^ mac_array
[14] ^
1978 mac_array
[13] ^ mac_array
[11] ^ mac_array
[9] ^ mac_array
[7] ^
1979 mac_array
[3] ^ mac_array
[2] ^ mac_array
[1];
1981 crc
[4] = mac_array
[46] ^ mac_array
[45] ^ mac_array
[44] ^ mac_array
[41] ^
1982 mac_array
[39] ^ mac_array
[36] ^ mac_array
[35] ^ mac_array
[31] ^
1983 mac_array
[30] ^ mac_array
[27] ^ mac_array
[26] ^ mac_array
[24] ^
1984 mac_array
[19] ^ mac_array
[17] ^ mac_array
[15] ^ mac_array
[14] ^
1985 mac_array
[12] ^ mac_array
[10] ^ mac_array
[8] ^ mac_array
[4] ^
1986 mac_array
[3] ^ mac_array
[2];
1988 crc
[5] = mac_array
[47] ^ mac_array
[46] ^ mac_array
[45] ^ mac_array
[42] ^
1989 mac_array
[40] ^ mac_array
[37] ^ mac_array
[36] ^ mac_array
[32] ^
1990 mac_array
[31] ^ mac_array
[28] ^ mac_array
[27] ^ mac_array
[25] ^
1991 mac_array
[20] ^ mac_array
[18] ^ mac_array
[16] ^ mac_array
[15] ^
1992 mac_array
[13] ^ mac_array
[11] ^ mac_array
[9] ^ mac_array
[5] ^
1993 mac_array
[4] ^ mac_array
[3];
1995 crc
[6] = mac_array
[47] ^ mac_array
[46] ^ mac_array
[43] ^ mac_array
[41] ^
1996 mac_array
[38] ^ mac_array
[37] ^ mac_array
[33] ^ mac_array
[32] ^
1997 mac_array
[29] ^ mac_array
[28] ^ mac_array
[26] ^ mac_array
[21] ^
1998 mac_array
[19] ^ mac_array
[17] ^ mac_array
[16] ^ mac_array
[14] ^
1999 mac_array
[12] ^ mac_array
[10] ^ mac_array
[6] ^ mac_array
[5] ^
2002 crc
[7] = mac_array
[47] ^ mac_array
[44] ^ mac_array
[42] ^ mac_array
[39] ^
2003 mac_array
[38] ^ mac_array
[34] ^ mac_array
[33] ^ mac_array
[30] ^
2004 mac_array
[29] ^ mac_array
[27] ^ mac_array
[22] ^ mac_array
[20] ^
2005 mac_array
[18] ^ mac_array
[17] ^ mac_array
[15] ^ mac_array
[13] ^
2006 mac_array
[11] ^ mac_array
[7] ^ mac_array
[6] ^ mac_array
[5];
2008 for (i
= 0; i
< 8; i
++)
2009 crc_result
= crc_result
| (crc
[i
] << i
);
2011 table
= MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num
);
2012 eth_port_set_filter_table_entry(table
, crc_result
);
2016 * Set the entire multicast list based on dev->mc_list.
2018 static void eth_port_set_multicast_list(struct net_device
*dev
)
2021 struct dev_mc_list
*mc_list
;
2024 struct mv643xx_private
*mp
= netdev_priv(dev
);
2025 unsigned int eth_port_num
= mp
->port_num
;
2027 /* If the device is in promiscuous mode or in all multicast mode,
2028 * we will fully populate both multicast tables with accept.
2029 * This is guaranteed to yield a match on all multicast addresses...
2031 if ((dev
->flags
& IFF_PROMISC
) || (dev
->flags
& IFF_ALLMULTI
)) {
2032 for (table_index
= 0; table_index
<= 0xFC; table_index
+= 4) {
2033 /* Set all entries in DA filter special multicast
2035 * Set for ETH_Q0 for now
2037 * 0 Accept=1, Drop=0
2038 * 3-1 Queue ETH_Q0=0
2041 mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num
) + table_index
, 0x01010101);
2043 /* Set all entries in DA filter other multicast
2045 * Set for ETH_Q0 for now
2047 * 0 Accept=1, Drop=0
2048 * 3-1 Queue ETH_Q0=0
2051 mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num
) + table_index
, 0x01010101);
2056 /* We will clear out multicast tables every time we get the list.
2057 * Then add the entire new list...
2059 for (table_index
= 0; table_index
<= 0xFC; table_index
+= 4) {
2060 /* Clear DA filter special multicast table (Ex_dFSMT) */
2061 mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
2062 (eth_port_num
) + table_index
, 0);
2064 /* Clear DA filter other multicast table (Ex_dFOMT) */
2065 mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
2066 (eth_port_num
) + table_index
, 0);
2069 /* Get pointer to net_device multicast list and add each one... */
2070 for (i
= 0, mc_list
= dev
->mc_list
;
2071 (i
< 256) && (mc_list
!= NULL
) && (i
< dev
->mc_count
);
2072 i
++, mc_list
= mc_list
->next
)
2073 if (mc_list
->dmi_addrlen
== 6)
2074 eth_port_mc_addr(eth_port_num
, mc_list
->dmi_addr
);
2078 * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
2081 * Go through all the DA filter tables (Unicast, Special Multicast &
2082 * Other Multicast) and set each entry to 0.
2085 * unsigned int eth_port_num Ethernet Port number.
2088 * Multicast and Unicast packets are rejected.
2093 static void eth_port_init_mac_tables(unsigned int eth_port_num
)
2097 /* Clear DA filter unicast table (Ex_dFUT) */
2098 for (table_index
= 0; table_index
<= 0xC; table_index
+= 4)
2099 mv_write(MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE
2100 (eth_port_num
) + table_index
, 0);
2102 for (table_index
= 0; table_index
<= 0xFC; table_index
+= 4) {
2103 /* Clear DA filter special multicast table (Ex_dFSMT) */
2104 mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
2105 (eth_port_num
) + table_index
, 0);
2106 /* Clear DA filter other multicast table (Ex_dFOMT) */
2107 mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
2108 (eth_port_num
) + table_index
, 0);
2113 * eth_clear_mib_counters - Clear all MIB counters
2116 * This function clears all MIB counters of a specific ethernet port.
2117 * A read from the MIB counter will reset the counter.
2120 * unsigned int eth_port_num Ethernet Port number.
2123 * After reading all MIB counters, the counters resets.
2126 * MIB counter value.
2129 static void eth_clear_mib_counters(unsigned int eth_port_num
)
2133 /* Perform dummy reads from MIB counters */
2134 for (i
= ETH_MIB_GOOD_OCTETS_RECEIVED_LOW
; i
< ETH_MIB_LATE_COLLISION
;
2136 mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(eth_port_num
) + i
);
2139 static inline u32
read_mib(struct mv643xx_private
*mp
, int offset
)
2141 return mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(mp
->port_num
) + offset
);
2144 static void eth_update_mib_counters(struct mv643xx_private
*mp
)
2146 struct mv643xx_mib_counters
*p
= &mp
->mib_counters
;
2149 p
->good_octets_received
+=
2150 read_mib(mp
, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW
);
2151 p
->good_octets_received
+=
2152 (u64
)read_mib(mp
, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH
) << 32;
2154 for (offset
= ETH_MIB_BAD_OCTETS_RECEIVED
;
2155 offset
<= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS
;
2157 *(u32
*)((char *)p
+ offset
) = read_mib(mp
, offset
);
2159 p
->good_octets_sent
+= read_mib(mp
, ETH_MIB_GOOD_OCTETS_SENT_LOW
);
2160 p
->good_octets_sent
+=
2161 (u64
)read_mib(mp
, ETH_MIB_GOOD_OCTETS_SENT_HIGH
) << 32;
2163 for (offset
= ETH_MIB_GOOD_FRAMES_SENT
;
2164 offset
<= ETH_MIB_LATE_COLLISION
;
2166 *(u32
*)((char *)p
+ offset
) = read_mib(mp
, offset
);
2170 * ethernet_phy_detect - Detect whether a phy is present
2173 * This function tests whether there is a PHY present on
2174 * the specified port.
2177 * unsigned int eth_port_num Ethernet Port number.
2184 * -ENODEV on failure
2187 static int ethernet_phy_detect(unsigned int port_num
)
2189 unsigned int phy_reg_data0
;
2192 eth_port_read_smi_reg(port_num
, 0, &phy_reg_data0
);
2193 auto_neg
= phy_reg_data0
& 0x1000;
2194 phy_reg_data0
^= 0x1000; /* invert auto_neg */
2195 eth_port_write_smi_reg(port_num
, 0, phy_reg_data0
);
2197 eth_port_read_smi_reg(port_num
, 0, &phy_reg_data0
);
2198 if ((phy_reg_data0
& 0x1000) == auto_neg
)
2199 return -ENODEV
; /* change didn't take */
2201 phy_reg_data0
^= 0x1000;
2202 eth_port_write_smi_reg(port_num
, 0, phy_reg_data0
);
2207 * ethernet_phy_get - Get the ethernet port PHY address.
2210 * This routine returns the given ethernet port PHY address.
2213 * unsigned int eth_port_num Ethernet Port number.
2222 static int ethernet_phy_get(unsigned int eth_port_num
)
2224 unsigned int reg_data
;
2226 reg_data
= mv_read(MV643XX_ETH_PHY_ADDR_REG
);
2228 return ((reg_data
>> (5 * eth_port_num
)) & 0x1f);
2232 * ethernet_phy_set - Set the ethernet port PHY address.
2235 * This routine sets the given ethernet port PHY address.
2238 * unsigned int eth_port_num Ethernet Port number.
2239 * int phy_addr PHY address.
2248 static void ethernet_phy_set(unsigned int eth_port_num
, int phy_addr
)
2251 int addr_shift
= 5 * eth_port_num
;
2253 reg_data
= mv_read(MV643XX_ETH_PHY_ADDR_REG
);
2254 reg_data
&= ~(0x1f << addr_shift
);
2255 reg_data
|= (phy_addr
& 0x1f) << addr_shift
;
2256 mv_write(MV643XX_ETH_PHY_ADDR_REG
, reg_data
);
2260 * ethernet_phy_reset - Reset Ethernet port PHY.
2263 * This routine utilizes the SMI interface to reset the ethernet port PHY.
2266 * unsigned int eth_port_num Ethernet Port number.
2275 static void ethernet_phy_reset(unsigned int eth_port_num
)
2277 unsigned int phy_reg_data
;
2280 eth_port_read_smi_reg(eth_port_num
, 0, &phy_reg_data
);
2281 phy_reg_data
|= 0x8000; /* Set bit 15 to reset the PHY */
2282 eth_port_write_smi_reg(eth_port_num
, 0, phy_reg_data
);
2284 /* wait for PHY to come out of reset */
2287 eth_port_read_smi_reg(eth_port_num
, 0, &phy_reg_data
);
2288 } while (phy_reg_data
& 0x8000);
2291 static void mv643xx_eth_port_enable_tx(unsigned int port_num
,
2292 unsigned int queues
)
2294 mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num
), queues
);
2297 static void mv643xx_eth_port_enable_rx(unsigned int port_num
,
2298 unsigned int queues
)
2300 mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num
), queues
);
2303 static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num
)
2307 /* Stop Tx port activity. Check port Tx activity. */
2308 queues
= mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num
))
2311 /* Issue stop command for active queues only */
2312 mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num
),
2315 /* Wait for all Tx activity to terminate. */
2316 /* Check port cause register that all Tx queues are stopped */
2317 while (mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num
))
2319 udelay(PHY_WAIT_MICRO_SECONDS
);
2321 /* Wait for Tx FIFO to empty */
2322 while (mv_read(MV643XX_ETH_PORT_STATUS_REG(port_num
)) &
2323 ETH_PORT_TX_FIFO_EMPTY
)
2324 udelay(PHY_WAIT_MICRO_SECONDS
);
2330 static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num
)
2334 /* Stop Rx port activity. Check port Rx activity. */
2335 queues
= mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num
))
2338 /* Issue stop command for active queues only */
2339 mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num
),
2342 /* Wait for all Rx activity to terminate. */
2343 /* Check port cause register that all Rx queues are stopped */
2344 while (mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num
))
2346 udelay(PHY_WAIT_MICRO_SECONDS
);
2353 * eth_port_reset - Reset Ethernet port
2356 * This routine resets the chip by aborting any SDMA engine activity and
2357 * clearing the MIB counters. The Receiver and the Transmit unit are in
2358 * idle state after this command is performed and the port is disabled.
2361 * unsigned int eth_port_num Ethernet Port number.
2364 * Channel activity is halted.
2370 static void eth_port_reset(unsigned int port_num
)
2372 unsigned int reg_data
;
2374 mv643xx_eth_port_disable_tx(port_num
);
2375 mv643xx_eth_port_disable_rx(port_num
);
2377 /* Clear all MIB counters */
2378 eth_clear_mib_counters(port_num
);
2380 /* Reset the Enable bit in the Configuration Register */
2381 reg_data
= mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
));
2382 reg_data
&= ~(MV643XX_ETH_SERIAL_PORT_ENABLE
|
2383 MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL
|
2384 MV643XX_ETH_FORCE_LINK_PASS
);
2385 mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num
), reg_data
);
2390 * eth_port_read_smi_reg - Read PHY registers
2393 * This routine utilize the SMI interface to interact with the PHY in
2394 * order to perform PHY register read.
2397 * unsigned int port_num Ethernet Port number.
2398 * unsigned int phy_reg PHY register address offset.
2399 * unsigned int *value Register value buffer.
2402 * Write the value of a specified PHY register into given buffer.
2405 * false if the PHY is busy or read data is not in valid state.
2409 static void eth_port_read_smi_reg(unsigned int port_num
,
2410 unsigned int phy_reg
, unsigned int *value
)
2412 int phy_addr
= ethernet_phy_get(port_num
);
2413 unsigned long flags
;
2416 /* the SMI register is a shared resource */
2417 spin_lock_irqsave(&mv643xx_eth_phy_lock
, flags
);
2419 /* wait for the SMI register to become available */
2420 for (i
= 0; mv_read(MV643XX_ETH_SMI_REG
) & ETH_SMI_BUSY
; i
++) {
2421 if (i
== PHY_WAIT_ITERATIONS
) {
2422 printk("mv643xx PHY busy timeout, port %d\n", port_num
);
2425 udelay(PHY_WAIT_MICRO_SECONDS
);
2428 mv_write(MV643XX_ETH_SMI_REG
,
2429 (phy_addr
<< 16) | (phy_reg
<< 21) | ETH_SMI_OPCODE_READ
);
2431 /* now wait for the data to be valid */
2432 for (i
= 0; !(mv_read(MV643XX_ETH_SMI_REG
) & ETH_SMI_READ_VALID
); i
++) {
2433 if (i
== PHY_WAIT_ITERATIONS
) {
2434 printk("mv643xx PHY read timeout, port %d\n", port_num
);
2437 udelay(PHY_WAIT_MICRO_SECONDS
);
2440 *value
= mv_read(MV643XX_ETH_SMI_REG
) & 0xffff;
2442 spin_unlock_irqrestore(&mv643xx_eth_phy_lock
, flags
);
2446 * eth_port_write_smi_reg - Write to PHY registers
2449 * This routine utilize the SMI interface to interact with the PHY in
2450 * order to perform writes to PHY registers.
2453 * unsigned int eth_port_num Ethernet Port number.
2454 * unsigned int phy_reg PHY register address offset.
2455 * unsigned int value Register value.
2458 * Write the given value to the specified PHY register.
2461 * false if the PHY is busy.
2465 static void eth_port_write_smi_reg(unsigned int eth_port_num
,
2466 unsigned int phy_reg
, unsigned int value
)
2470 unsigned long flags
;
2472 phy_addr
= ethernet_phy_get(eth_port_num
);
2474 /* the SMI register is a shared resource */
2475 spin_lock_irqsave(&mv643xx_eth_phy_lock
, flags
);
2477 /* wait for the SMI register to become available */
2478 for (i
= 0; mv_read(MV643XX_ETH_SMI_REG
) & ETH_SMI_BUSY
; i
++) {
2479 if (i
== PHY_WAIT_ITERATIONS
) {
2480 printk("mv643xx PHY busy timeout, port %d\n",
2484 udelay(PHY_WAIT_MICRO_SECONDS
);
2487 mv_write(MV643XX_ETH_SMI_REG
, (phy_addr
<< 16) | (phy_reg
<< 21) |
2488 ETH_SMI_OPCODE_WRITE
| (value
& 0xffff));
2490 spin_unlock_irqrestore(&mv643xx_eth_phy_lock
, flags
);
2494 * Wrappers for MII support library.
2496 static int mv643xx_mdio_read(struct net_device
*dev
, int phy_id
, int location
)
2499 struct mv643xx_private
*mp
= netdev_priv(dev
);
2501 eth_port_read_smi_reg(mp
->port_num
, location
, &val
);
2505 static void mv643xx_mdio_write(struct net_device
*dev
, int phy_id
, int location
, int val
)
2507 struct mv643xx_private
*mp
= netdev_priv(dev
);
2508 eth_port_write_smi_reg(mp
->port_num
, location
, val
);
2512 * eth_port_receive - Get received information from Rx ring.
2515 * This routine returns the received data to the caller. There is no
2516 * data copying during routine operation. All information is returned
2517 * using pointer to packet information struct passed from the caller.
2518 * If the routine exhausts Rx ring resources then the resource error flag
2522 * struct mv643xx_private *mp Ethernet Port Control srtuct.
2523 * struct pkt_info *p_pkt_info User packet buffer.
2526 * Rx ring current and used indexes are updated.
2529 * ETH_ERROR in case the routine can not access Rx desc ring.
2530 * ETH_QUEUE_FULL if Rx ring resources are exhausted.
2531 * ETH_END_OF_JOB if there is no received data.
2534 static ETH_FUNC_RET_STATUS
eth_port_receive(struct mv643xx_private
*mp
,
2535 struct pkt_info
*p_pkt_info
)
2537 int rx_next_curr_desc
, rx_curr_desc
, rx_used_desc
;
2538 volatile struct eth_rx_desc
*p_rx_desc
;
2539 unsigned int command_status
;
2540 unsigned long flags
;
2542 /* Do not process Rx ring in case of Rx ring resource error */
2543 if (mp
->rx_resource_err
)
2544 return ETH_QUEUE_FULL
;
2546 spin_lock_irqsave(&mp
->lock
, flags
);
2548 /* Get the Rx Desc ring 'curr and 'used' indexes */
2549 rx_curr_desc
= mp
->rx_curr_desc_q
;
2550 rx_used_desc
= mp
->rx_used_desc_q
;
2552 p_rx_desc
= &mp
->p_rx_desc_area
[rx_curr_desc
];
2554 /* The following parameters are used to save readings from memory */
2555 command_status
= p_rx_desc
->cmd_sts
;
2558 /* Nothing to receive... */
2559 if (command_status
& (ETH_BUFFER_OWNED_BY_DMA
)) {
2560 spin_unlock_irqrestore(&mp
->lock
, flags
);
2561 return ETH_END_OF_JOB
;
2564 p_pkt_info
->byte_cnt
= (p_rx_desc
->byte_cnt
) - RX_BUF_OFFSET
;
2565 p_pkt_info
->cmd_sts
= command_status
;
2566 p_pkt_info
->buf_ptr
= (p_rx_desc
->buf_ptr
) + RX_BUF_OFFSET
;
2567 p_pkt_info
->return_info
= mp
->rx_skb
[rx_curr_desc
];
2568 p_pkt_info
->l4i_chk
= p_rx_desc
->buf_size
;
2571 * Clean the return info field to indicate that the
2572 * packet has been moved to the upper layers
2574 mp
->rx_skb
[rx_curr_desc
] = NULL
;
2576 /* Update current index in data structure */
2577 rx_next_curr_desc
= (rx_curr_desc
+ 1) % mp
->rx_ring_size
;
2578 mp
->rx_curr_desc_q
= rx_next_curr_desc
;
2580 /* Rx descriptors exhausted. Set the Rx ring resource error flag */
2581 if (rx_next_curr_desc
== rx_used_desc
)
2582 mp
->rx_resource_err
= 1;
2584 spin_unlock_irqrestore(&mp
->lock
, flags
);
2590 * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
2593 * This routine returns a Rx buffer back to the Rx ring. It retrieves the
2594 * next 'used' descriptor and attached the returned buffer to it.
2595 * In case the Rx ring was in "resource error" condition, where there are
2596 * no available Rx resources, the function resets the resource error flag.
2599 * struct mv643xx_private *mp Ethernet Port Control srtuct.
2600 * struct pkt_info *p_pkt_info Information on returned buffer.
2603 * New available Rx resource in Rx descriptor ring.
2606 * ETH_ERROR in case the routine can not access Rx desc ring.
2609 static ETH_FUNC_RET_STATUS
eth_rx_return_buff(struct mv643xx_private
*mp
,
2610 struct pkt_info
*p_pkt_info
)
2612 int used_rx_desc
; /* Where to return Rx resource */
2613 volatile struct eth_rx_desc
*p_used_rx_desc
;
2614 unsigned long flags
;
2616 spin_lock_irqsave(&mp
->lock
, flags
);
2618 /* Get 'used' Rx descriptor */
2619 used_rx_desc
= mp
->rx_used_desc_q
;
2620 p_used_rx_desc
= &mp
->p_rx_desc_area
[used_rx_desc
];
2622 p_used_rx_desc
->buf_ptr
= p_pkt_info
->buf_ptr
;
2623 p_used_rx_desc
->buf_size
= p_pkt_info
->byte_cnt
;
2624 mp
->rx_skb
[used_rx_desc
] = p_pkt_info
->return_info
;
2626 /* Flush the write pipe */
2628 /* Return the descriptor to DMA ownership */
2630 p_used_rx_desc
->cmd_sts
=
2631 ETH_BUFFER_OWNED_BY_DMA
| ETH_RX_ENABLE_INTERRUPT
;
2634 /* Move the used descriptor pointer to the next descriptor */
2635 mp
->rx_used_desc_q
= (used_rx_desc
+ 1) % mp
->rx_ring_size
;
2637 /* Any Rx return cancels the Rx resource error status */
2638 mp
->rx_resource_err
= 0;
2640 spin_unlock_irqrestore(&mp
->lock
, flags
);
2645 /************* Begin ethtool support *************************/
2647 struct mv643xx_stats
{
2648 char stat_string
[ETH_GSTRING_LEN
];
2653 #define MV643XX_STAT(m) sizeof(((struct mv643xx_private *)0)->m), \
2654 offsetof(struct mv643xx_private, m)
2656 static const struct mv643xx_stats mv643xx_gstrings_stats
[] = {
2657 { "rx_packets", MV643XX_STAT(stats
.rx_packets
) },
2658 { "tx_packets", MV643XX_STAT(stats
.tx_packets
) },
2659 { "rx_bytes", MV643XX_STAT(stats
.rx_bytes
) },
2660 { "tx_bytes", MV643XX_STAT(stats
.tx_bytes
) },
2661 { "rx_errors", MV643XX_STAT(stats
.rx_errors
) },
2662 { "tx_errors", MV643XX_STAT(stats
.tx_errors
) },
2663 { "rx_dropped", MV643XX_STAT(stats
.rx_dropped
) },
2664 { "tx_dropped", MV643XX_STAT(stats
.tx_dropped
) },
2665 { "good_octets_received", MV643XX_STAT(mib_counters
.good_octets_received
) },
2666 { "bad_octets_received", MV643XX_STAT(mib_counters
.bad_octets_received
) },
2667 { "internal_mac_transmit_err", MV643XX_STAT(mib_counters
.internal_mac_transmit_err
) },
2668 { "good_frames_received", MV643XX_STAT(mib_counters
.good_frames_received
) },
2669 { "bad_frames_received", MV643XX_STAT(mib_counters
.bad_frames_received
) },
2670 { "broadcast_frames_received", MV643XX_STAT(mib_counters
.broadcast_frames_received
) },
2671 { "multicast_frames_received", MV643XX_STAT(mib_counters
.multicast_frames_received
) },
2672 { "frames_64_octets", MV643XX_STAT(mib_counters
.frames_64_octets
) },
2673 { "frames_65_to_127_octets", MV643XX_STAT(mib_counters
.frames_65_to_127_octets
) },
2674 { "frames_128_to_255_octets", MV643XX_STAT(mib_counters
.frames_128_to_255_octets
) },
2675 { "frames_256_to_511_octets", MV643XX_STAT(mib_counters
.frames_256_to_511_octets
) },
2676 { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters
.frames_512_to_1023_octets
) },
2677 { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters
.frames_1024_to_max_octets
) },
2678 { "good_octets_sent", MV643XX_STAT(mib_counters
.good_octets_sent
) },
2679 { "good_frames_sent", MV643XX_STAT(mib_counters
.good_frames_sent
) },
2680 { "excessive_collision", MV643XX_STAT(mib_counters
.excessive_collision
) },
2681 { "multicast_frames_sent", MV643XX_STAT(mib_counters
.multicast_frames_sent
) },
2682 { "broadcast_frames_sent", MV643XX_STAT(mib_counters
.broadcast_frames_sent
) },
2683 { "unrec_mac_control_received", MV643XX_STAT(mib_counters
.unrec_mac_control_received
) },
2684 { "fc_sent", MV643XX_STAT(mib_counters
.fc_sent
) },
2685 { "good_fc_received", MV643XX_STAT(mib_counters
.good_fc_received
) },
2686 { "bad_fc_received", MV643XX_STAT(mib_counters
.bad_fc_received
) },
2687 { "undersize_received", MV643XX_STAT(mib_counters
.undersize_received
) },
2688 { "fragments_received", MV643XX_STAT(mib_counters
.fragments_received
) },
2689 { "oversize_received", MV643XX_STAT(mib_counters
.oversize_received
) },
2690 { "jabber_received", MV643XX_STAT(mib_counters
.jabber_received
) },
2691 { "mac_receive_error", MV643XX_STAT(mib_counters
.mac_receive_error
) },
2692 { "bad_crc_event", MV643XX_STAT(mib_counters
.bad_crc_event
) },
2693 { "collision", MV643XX_STAT(mib_counters
.collision
) },
2694 { "late_collision", MV643XX_STAT(mib_counters
.late_collision
) },
2697 #define MV643XX_STATS_LEN \
2698 sizeof(mv643xx_gstrings_stats) / sizeof(struct mv643xx_stats)
2700 static void mv643xx_get_drvinfo(struct net_device
*netdev
,
2701 struct ethtool_drvinfo
*drvinfo
)
2703 strncpy(drvinfo
->driver
, mv643xx_driver_name
, 32);
2704 strncpy(drvinfo
->version
, mv643xx_driver_version
, 32);
2705 strncpy(drvinfo
->fw_version
, "N/A", 32);
2706 strncpy(drvinfo
->bus_info
, "mv643xx", 32);
2707 drvinfo
->n_stats
= MV643XX_STATS_LEN
;
2710 static int mv643xx_get_stats_count(struct net_device
*netdev
)
2712 return MV643XX_STATS_LEN
;
2715 static void mv643xx_get_ethtool_stats(struct net_device
*netdev
,
2716 struct ethtool_stats
*stats
, uint64_t *data
)
2718 struct mv643xx_private
*mp
= netdev
->priv
;
2721 eth_update_mib_counters(mp
);
2723 for (i
= 0; i
< MV643XX_STATS_LEN
; i
++) {
2724 char *p
= (char *)mp
+mv643xx_gstrings_stats
[i
].stat_offset
;
2725 data
[i
] = (mv643xx_gstrings_stats
[i
].sizeof_stat
==
2726 sizeof(uint64_t)) ? *(uint64_t *)p
: *(uint32_t *)p
;
2730 static void mv643xx_get_strings(struct net_device
*netdev
, uint32_t stringset
,
2737 for (i
=0; i
< MV643XX_STATS_LEN
; i
++) {
2738 memcpy(data
+ i
* ETH_GSTRING_LEN
,
2739 mv643xx_gstrings_stats
[i
].stat_string
,
2746 static u32
mv643xx_eth_get_link(struct net_device
*dev
)
2748 struct mv643xx_private
*mp
= netdev_priv(dev
);
2750 return mii_link_ok(&mp
->mii
);
2753 static int mv643xx_eth_nway_restart(struct net_device
*dev
)
2755 struct mv643xx_private
*mp
= netdev_priv(dev
);
2757 return mii_nway_restart(&mp
->mii
);
2760 static int mv643xx_eth_do_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
2762 struct mv643xx_private
*mp
= netdev_priv(dev
);
2764 return generic_mii_ioctl(&mp
->mii
, if_mii(ifr
), cmd
, NULL
);
2767 static struct ethtool_ops mv643xx_ethtool_ops
= {
2768 .get_settings
= mv643xx_get_settings
,
2769 .set_settings
= mv643xx_set_settings
,
2770 .get_drvinfo
= mv643xx_get_drvinfo
,
2771 .get_link
= mv643xx_eth_get_link
,
2772 .get_sg
= ethtool_op_get_sg
,
2773 .set_sg
= ethtool_op_set_sg
,
2774 .get_strings
= mv643xx_get_strings
,
2775 .get_stats_count
= mv643xx_get_stats_count
,
2776 .get_ethtool_stats
= mv643xx_get_ethtool_stats
,
2777 .get_strings
= mv643xx_get_strings
,
2778 .get_stats_count
= mv643xx_get_stats_count
,
2779 .get_ethtool_stats
= mv643xx_get_ethtool_stats
,
2780 .nway_reset
= mv643xx_eth_nway_restart
,
2783 /************* End ethtool support *************************/