x86, mce: rename 64bit mce_dont_init to mce_disabled
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / x86 / include / asm / irq_vectors.h
blob3cbd79bbb47c82613341fca01ee6e174319342fe
1 #ifndef _ASM_X86_IRQ_VECTORS_H
2 #define _ASM_X86_IRQ_VECTORS_H
4 /*
5 * Linux IRQ vector layout.
7 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
8 * be defined by Linux. They are used as a jump table by the CPU when a
9 * given vector is triggered - by a CPU-external, CPU-internal or
10 * software-triggered event.
12 * Linux sets the kernel code address each entry jumps to early during
13 * bootup, and never changes them. This is the general layout of the
14 * IDT entries:
16 * Vectors 0 ... 31 : system traps and exceptions - hardcoded events
17 * Vectors 32 ... 127 : device interrupts
18 * Vector 128 : legacy int80 syscall interface
19 * Vectors 129 ... 237 : device interrupts
20 * Vectors 238 ... 255 : special interrupts
22 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
24 * This file enumerates the exact layout of them:
27 #define NMI_VECTOR 0x02
30 * IDT vectors usable for external interrupt sources start
31 * at 0x20:
33 #define FIRST_EXTERNAL_VECTOR 0x20
35 #ifdef CONFIG_X86_32
36 # define SYSCALL_VECTOR 0x80
37 #else
38 # define IA32_SYSCALL_VECTOR 0x80
39 #endif
42 * Reserve the lowest usable priority level 0x20 - 0x2f for triggering
43 * cleanup after irq migration.
45 #define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR
48 * Vectors 0x30-0x3f are used for ISA interrupts.
50 #define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR + 0x10)
52 #define IRQ1_VECTOR (IRQ0_VECTOR + 1)
53 #define IRQ2_VECTOR (IRQ0_VECTOR + 2)
54 #define IRQ3_VECTOR (IRQ0_VECTOR + 3)
55 #define IRQ4_VECTOR (IRQ0_VECTOR + 4)
56 #define IRQ5_VECTOR (IRQ0_VECTOR + 5)
57 #define IRQ6_VECTOR (IRQ0_VECTOR + 6)
58 #define IRQ7_VECTOR (IRQ0_VECTOR + 7)
59 #define IRQ8_VECTOR (IRQ0_VECTOR + 8)
60 #define IRQ9_VECTOR (IRQ0_VECTOR + 9)
61 #define IRQ10_VECTOR (IRQ0_VECTOR + 10)
62 #define IRQ11_VECTOR (IRQ0_VECTOR + 11)
63 #define IRQ12_VECTOR (IRQ0_VECTOR + 12)
64 #define IRQ13_VECTOR (IRQ0_VECTOR + 13)
65 #define IRQ14_VECTOR (IRQ0_VECTOR + 14)
66 #define IRQ15_VECTOR (IRQ0_VECTOR + 15)
69 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
71 * some of the following vectors are 'rare', they are merged
72 * into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
73 * TLB, reschedule and local APIC vectors are performance-critical.
76 #define SPURIOUS_APIC_VECTOR 0xff
78 * Sanity check
80 #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
81 # error SPURIOUS_APIC_VECTOR definition error
82 #endif
84 #define ERROR_APIC_VECTOR 0xfe
85 #define RESCHEDULE_VECTOR 0xfd
86 #define CALL_FUNCTION_VECTOR 0xfc
87 #define CALL_FUNCTION_SINGLE_VECTOR 0xfb
88 #define THERMAL_APIC_VECTOR 0xfa
90 #ifdef CONFIG_X86_32
91 /* 0xf8 - 0xf9 : free */
92 #else
93 # define THRESHOLD_APIC_VECTOR 0xf9
94 # define UV_BAU_MESSAGE 0xf8
95 #endif
97 /* f0-f7 used for spreading out TLB flushes: */
98 #define INVALIDATE_TLB_VECTOR_END 0xf7
99 #define INVALIDATE_TLB_VECTOR_START 0xf0
100 #define NUM_INVALIDATE_TLB_VECTORS 8
103 * Local APIC timer IRQ vector is on a different priority level,
104 * to work around the 'lost local interrupt if more than 2 IRQ
105 * sources per level' errata.
107 #define LOCAL_TIMER_VECTOR 0xef
110 * Performance monitoring interrupt vector:
112 #define LOCAL_PERF_VECTOR 0xee
115 * Generic system vector for platform specific use
117 #define GENERIC_INTERRUPT_VECTOR 0xed
120 * First APIC vector available to drivers: (vectors 0x30-0xee) we
121 * start at 0x31(0x41) to spread out vectors evenly between priority
122 * levels. (0x80 is the syscall vector)
124 #define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2)
126 #define NR_VECTORS 256
128 #define FPU_IRQ 13
130 #define FIRST_VM86_IRQ 3
131 #define LAST_VM86_IRQ 15
133 #ifndef __ASSEMBLY__
134 static inline int invalid_vm86_irq(int irq)
136 return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ;
138 #endif
141 * Size the maximum number of interrupts.
143 * If the irq_desc[] array has a sparse layout, we can size things
144 * generously - it scales up linearly with the maximum number of CPUs,
145 * and the maximum number of IO-APICs, whichever is higher.
147 * In other cases we size more conservatively, to not create too large
148 * static arrays.
151 #define NR_IRQS_LEGACY 16
153 #define CPU_VECTOR_LIMIT ( 8 * NR_CPUS )
154 #define IO_APIC_VECTOR_LIMIT ( 32 * MAX_IO_APICS )
156 #ifdef CONFIG_X86_IO_APIC
157 # ifdef CONFIG_SPARSE_IRQ
158 # define NR_IRQS \
159 (CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ? \
160 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
161 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
162 # else
163 # if NR_CPUS < MAX_IO_APICS
164 # define NR_IRQS (NR_VECTORS + 4*CPU_VECTOR_LIMIT)
165 # else
166 # define NR_IRQS (NR_VECTORS + IO_APIC_VECTOR_LIMIT)
167 # endif
168 # endif
169 #else /* !CONFIG_X86_IO_APIC: */
170 # define NR_IRQS NR_IRQS_LEGACY
171 #endif
173 #endif /* _ASM_X86_IRQ_VECTORS_H */