1 /* linux/arch/arm/mach-s3c2440/mach-osiris.c
3 * Copyright (c) 2005-2008 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 #include <linux/kernel.h>
13 #include <linux/types.h>
14 #include <linux/interrupt.h>
15 #include <linux/list.h>
16 #include <linux/timer.h>
17 #include <linux/init.h>
18 #include <linux/gpio.h>
19 #include <linux/device.h>
20 #include <linux/sysdev.h>
21 #include <linux/serial_core.h>
22 #include <linux/clk.h>
23 #include <linux/i2c.h>
26 #include <linux/i2c/tps65010.h>
28 #include <asm/mach/arch.h>
29 #include <asm/mach/map.h>
30 #include <asm/mach/irq.h>
32 #include <mach/osiris-map.h>
33 #include <mach/osiris-cpld.h>
35 #include <mach/hardware.h>
37 #include <asm/mach-types.h>
39 #include <plat/cpu-freq.h>
40 #include <plat/regs-serial.h>
41 #include <mach/regs-gpio.h>
42 #include <mach/regs-mem.h>
43 #include <mach/regs-lcd.h>
44 #include <plat/nand.h>
47 #include <linux/mtd/mtd.h>
48 #include <linux/mtd/nand.h>
49 #include <linux/mtd/nand_ecc.h>
50 #include <linux/mtd/partitions.h>
52 #include <plat/gpio-cfg.h>
53 #include <plat/clock.h>
54 #include <plat/devs.h>
57 /* onboard perihperal map */
59 static struct map_desc osiris_iodesc
[] __initdata
= {
60 /* ISA IO areas (may be over-written later) */
63 .virtual = (u32
)S3C24XX_VA_ISA_BYTE
,
64 .pfn
= __phys_to_pfn(S3C2410_CS5
),
68 .virtual = (u32
)S3C24XX_VA_ISA_WORD
,
69 .pfn
= __phys_to_pfn(S3C2410_CS5
),
74 /* CPLD control registers */
77 .virtual = (u32
)OSIRIS_VA_CTRL0
,
78 .pfn
= __phys_to_pfn(OSIRIS_PA_CTRL0
),
82 .virtual = (u32
)OSIRIS_VA_CTRL1
,
83 .pfn
= __phys_to_pfn(OSIRIS_PA_CTRL1
),
87 .virtual = (u32
)OSIRIS_VA_CTRL2
,
88 .pfn
= __phys_to_pfn(OSIRIS_PA_CTRL2
),
92 .virtual = (u32
)OSIRIS_VA_IDREG
,
93 .pfn
= __phys_to_pfn(OSIRIS_PA_IDREG
),
99 #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
100 #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
101 #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
103 static struct s3c24xx_uart_clksrc osiris_serial_clocks
[] = {
118 static struct s3c2410_uartcfg osiris_uartcfgs
[] __initdata
= {
125 .clocks
= osiris_serial_clocks
,
126 .clocks_size
= ARRAY_SIZE(osiris_serial_clocks
),
134 .clocks
= osiris_serial_clocks
,
135 .clocks_size
= ARRAY_SIZE(osiris_serial_clocks
),
143 .clocks
= osiris_serial_clocks
,
144 .clocks_size
= ARRAY_SIZE(osiris_serial_clocks
),
148 /* NAND Flash on Osiris board */
150 static int external_map
[] = { 2 };
151 static int chip0_map
[] = { 0 };
152 static int chip1_map
[] = { 1 };
154 static struct mtd_partition __initdata osiris_default_nand_part
[] = {
156 .name
= "Boot Agent",
162 .size
= SZ_4M
- SZ_16K
,
168 .size
= SZ_32M
- SZ_4M
,
173 .size
= MTDPART_SIZ_FULL
,
177 static struct mtd_partition __initdata osiris_default_nand_part_large
[] = {
179 .name
= "Boot Agent",
185 .size
= SZ_4M
- SZ_128K
,
191 .size
= SZ_32M
- SZ_4M
,
196 .size
= MTDPART_SIZ_FULL
,
200 /* the Osiris has 3 selectable slots for nand-flash, the two
201 * on-board chip areas, as well as the external slot.
203 * Note, there is no current hot-plug support for the External
207 static struct s3c2410_nand_set __initdata osiris_nand_sets
[] = {
211 .nr_map
= external_map
,
212 .options
= NAND_SCAN_SILENT_NODEV
,
213 .nr_partitions
= ARRAY_SIZE(osiris_default_nand_part
),
214 .partitions
= osiris_default_nand_part
,
220 .nr_partitions
= ARRAY_SIZE(osiris_default_nand_part
),
221 .partitions
= osiris_default_nand_part
,
227 .options
= NAND_SCAN_SILENT_NODEV
,
228 .nr_partitions
= ARRAY_SIZE(osiris_default_nand_part
),
229 .partitions
= osiris_default_nand_part
,
233 static void osiris_nand_select(struct s3c2410_nand_set
*set
, int slot
)
237 slot
= set
->nr_map
[slot
] & 3;
239 pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
240 slot
, set
, set
->nr_map
);
242 tmp
= __raw_readb(OSIRIS_VA_CTRL0
);
243 tmp
&= ~OSIRIS_CTRL0_NANDSEL
;
246 pr_debug("osiris_nand: ctrl0 now %02x\n", tmp
);
248 __raw_writeb(tmp
, OSIRIS_VA_CTRL0
);
251 static struct s3c2410_platform_nand __initdata osiris_nand_info
= {
255 .nr_sets
= ARRAY_SIZE(osiris_nand_sets
),
256 .sets
= osiris_nand_sets
,
257 .select_chip
= osiris_nand_select
,
260 /* PCMCIA control and configuration */
262 static struct resource osiris_pcmcia_resource
[] = {
266 .flags
= IORESOURCE_MEM
,
271 .flags
= IORESOURCE_MEM
,
275 static struct platform_device osiris_pcmcia
= {
276 .name
= "osiris-pcmcia",
278 .num_resources
= ARRAY_SIZE(osiris_pcmcia_resource
),
279 .resource
= osiris_pcmcia_resource
,
282 /* Osiris power management device */
285 static unsigned char pm_osiris_ctrl0
;
287 static int osiris_pm_suspend(struct sys_device
*sd
, pm_message_t state
)
291 pm_osiris_ctrl0
= __raw_readb(OSIRIS_VA_CTRL0
);
292 tmp
= pm_osiris_ctrl0
& ~OSIRIS_CTRL0_NANDSEL
;
294 /* ensure correct NAND slot is selected on resume */
295 if ((pm_osiris_ctrl0
& OSIRIS_CTRL0_BOOT_INT
) == 0)
298 __raw_writeb(tmp
, OSIRIS_VA_CTRL0
);
300 /* ensure that an nRESET is not generated on resume. */
301 s3c2410_gpio_setpin(S3C2410_GPA(21), 1);
302 s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPIO_OUTPUT
);
307 static int osiris_pm_resume(struct sys_device
*sd
)
309 if (pm_osiris_ctrl0
& OSIRIS_CTRL0_FIX8
)
310 __raw_writeb(OSIRIS_CTRL1_FIX8
, OSIRIS_VA_CTRL1
);
312 __raw_writeb(pm_osiris_ctrl0
, OSIRIS_VA_CTRL0
);
314 s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT
);
320 #define osiris_pm_suspend NULL
321 #define osiris_pm_resume NULL
324 static struct sysdev_class osiris_pm_sysclass
= {
325 .name
= "mach-osiris",
326 .suspend
= osiris_pm_suspend
,
327 .resume
= osiris_pm_resume
,
330 static struct sys_device osiris_pm_sysdev
= {
331 .cls
= &osiris_pm_sysclass
,
334 /* Link for DVS driver to TPS65011 */
336 static void osiris_tps_release(struct device
*dev
)
338 /* static device, do not need to release anything */
341 static struct platform_device osiris_tps_device
= {
342 .name
= "osiris-dvs",
344 .dev
.release
= osiris_tps_release
,
347 static int osiris_tps_setup(struct i2c_client
*client
, void *context
)
349 osiris_tps_device
.dev
.parent
= &client
->dev
;
350 return platform_device_register(&osiris_tps_device
);
353 static int osiris_tps_remove(struct i2c_client
*client
, void *context
)
355 platform_device_unregister(&osiris_tps_device
);
359 static struct tps65010_board osiris_tps_board
= {
360 .base
= -1, /* GPIO can go anywhere at the moment */
361 .setup
= osiris_tps_setup
,
362 .teardown
= osiris_tps_remove
,
365 /* I2C devices fitted. */
367 static struct i2c_board_info osiris_i2c_devs
[] __initdata
= {
369 I2C_BOARD_INFO("tps65011", 0x48),
371 .platform_data
= &osiris_tps_board
,
375 /* Standard Osiris devices */
377 static struct platform_device
*osiris_devices
[] __initdata
= {
384 static struct clk
*osiris_clocks
[] __initdata
= {
392 static struct s3c_cpufreq_board __initdata osiris_cpufreq
= {
393 .refresh
= 7800, /* refresh period is 7.8usec */
398 static void __init
osiris_map_io(void)
402 /* initialise the clocks */
404 s3c24xx_dclk0
.parent
= &clk_upll
;
405 s3c24xx_dclk0
.rate
= 12*1000*1000;
407 s3c24xx_dclk1
.parent
= &clk_upll
;
408 s3c24xx_dclk1
.rate
= 24*1000*1000;
410 s3c24xx_clkout0
.parent
= &s3c24xx_dclk0
;
411 s3c24xx_clkout1
.parent
= &s3c24xx_dclk1
;
413 s3c24xx_uclk
.parent
= &s3c24xx_clkout1
;
415 s3c24xx_register_clocks(osiris_clocks
, ARRAY_SIZE(osiris_clocks
));
417 s3c24xx_init_io(osiris_iodesc
, ARRAY_SIZE(osiris_iodesc
));
418 s3c24xx_init_clocks(0);
419 s3c24xx_init_uarts(osiris_uartcfgs
, ARRAY_SIZE(osiris_uartcfgs
));
421 /* check for the newer revision boards with large page nand */
423 if ((__raw_readb(OSIRIS_VA_IDREG
) & OSIRIS_ID_REVMASK
) >= 4) {
424 printk(KERN_INFO
"OSIRIS-B detected (revision %d)\n",
425 __raw_readb(OSIRIS_VA_IDREG
) & OSIRIS_ID_REVMASK
);
426 osiris_nand_sets
[0].partitions
= osiris_default_nand_part_large
;
427 osiris_nand_sets
[0].nr_partitions
= ARRAY_SIZE(osiris_default_nand_part_large
);
429 /* write-protect line to the NAND */
430 s3c2410_gpio_setpin(S3C2410_GPA(0), 1);
433 /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
435 local_irq_save(flags
);
436 __raw_writel(__raw_readl(S3C2410_BWSCON
) | S3C2410_BWSCON_ST1
| S3C2410_BWSCON_ST2
| S3C2410_BWSCON_ST3
| S3C2410_BWSCON_ST4
| S3C2410_BWSCON_ST5
, S3C2410_BWSCON
);
437 local_irq_restore(flags
);
440 static void __init
osiris_init(void)
442 sysdev_class_register(&osiris_pm_sysclass
);
443 sysdev_register(&osiris_pm_sysdev
);
445 s3c_i2c0_set_platdata(NULL
);
446 s3c_nand_set_platdata(&osiris_nand_info
);
448 s3c_cpufreq_setboard(&osiris_cpufreq
);
450 i2c_register_board_info(0, osiris_i2c_devs
,
451 ARRAY_SIZE(osiris_i2c_devs
));
453 platform_add_devices(osiris_devices
, ARRAY_SIZE(osiris_devices
));
456 MACHINE_START(OSIRIS
, "Simtec-OSIRIS")
457 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
458 .boot_params
= S3C2410_SDRAM_PA
+ 0x100,
459 .map_io
= osiris_map_io
,
460 .init_irq
= s3c24xx_init_irq
,
461 .init_machine
= osiris_init
,
462 .timer
= &s3c24xx_timer
,