2 * linux/drivers/video/amba-clcd.c
4 * Copyright (C) 2001 ARM Limited, by David A Rusling
5 * Updated to 2.5, Deep Blue Solutions Ltd.
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive
11 * ARM PrimeCell PL110 Color LCD Controller
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/errno.h>
16 #include <linux/string.h>
17 #include <linux/slab.h>
18 #include <linux/delay.h>
21 #include <linux/init.h>
22 #include <linux/ioport.h>
23 #include <linux/list.h>
24 #include <linux/amba/bus.h>
25 #include <linux/amba/clcd.h>
26 #include <linux/clk.h>
27 #include <linux/hardirq.h>
29 #include <asm/sizes.h>
31 #define to_clcd(info) container_of(info, struct clcd_fb, fb)
33 /* This is limited to 16 characters when displayed by X startup */
34 static const char *clcd_name
= "CLCD FB";
37 * Unfortunately, the enable/disable functions may be called either from
38 * process or IRQ context, and we _need_ to delay. This is _not_ good.
40 static inline void clcdfb_sleep(unsigned int ms
)
49 static inline void clcdfb_set_start(struct clcd_fb
*fb
)
51 unsigned long ustart
= fb
->fb
.fix
.smem_start
;
54 ustart
+= fb
->fb
.var
.yoffset
* fb
->fb
.fix
.line_length
;
55 lstart
= ustart
+ fb
->fb
.var
.yres
* fb
->fb
.fix
.line_length
/ 2;
57 writel(ustart
, fb
->regs
+ CLCD_UBAS
);
58 writel(lstart
, fb
->regs
+ CLCD_LBAS
);
61 static void clcdfb_disable(struct clcd_fb
*fb
)
65 if (fb
->board
->disable
)
66 fb
->board
->disable(fb
);
68 val
= readl(fb
->regs
+ fb
->off_cntl
);
69 if (val
& CNTL_LCDPWR
) {
71 writel(val
, fb
->regs
+ fb
->off_cntl
);
75 if (val
& CNTL_LCDEN
) {
77 writel(val
, fb
->regs
+ fb
->off_cntl
);
81 * Disable CLCD clock source.
83 if (fb
->clk_enabled
) {
84 fb
->clk_enabled
= false;
89 static void clcdfb_enable(struct clcd_fb
*fb
, u32 cntl
)
92 * Enable the CLCD clock source.
94 if (!fb
->clk_enabled
) {
95 fb
->clk_enabled
= true;
100 * Bring up by first enabling..
103 writel(cntl
, fb
->regs
+ fb
->off_cntl
);
108 * and now apply power.
111 writel(cntl
, fb
->regs
+ fb
->off_cntl
);
114 * finally, enable the interface.
116 if (fb
->board
->enable
)
117 fb
->board
->enable(fb
);
121 clcdfb_set_bitfields(struct clcd_fb
*fb
, struct fb_var_screeninfo
*var
)
125 memset(&var
->transp
, 0, sizeof(var
->transp
));
127 var
->red
.msb_right
= 0;
128 var
->green
.msb_right
= 0;
129 var
->blue
.msb_right
= 0;
131 switch (var
->bits_per_pixel
) {
136 var
->red
.length
= var
->bits_per_pixel
;
138 var
->green
.length
= var
->bits_per_pixel
;
139 var
->green
.offset
= 0;
140 var
->blue
.length
= var
->bits_per_pixel
;
141 var
->blue
.offset
= 0;
145 var
->blue
.length
= 5;
147 * Green length can be 5 or 6 depending whether
148 * we're operating in RGB555 or RGB565 mode.
150 if (var
->green
.length
!= 5 && var
->green
.length
!= 6)
151 var
->green
.length
= 6;
154 if (fb
->panel
->cntl
& CNTL_LCDTFT
) {
156 var
->green
.length
= 8;
157 var
->blue
.length
= 8;
166 * >= 16bpp displays have separate colour component bitfields
167 * encoded in the pixel data. Calculate their position from
168 * the bitfield length defined above.
170 if (ret
== 0 && var
->bits_per_pixel
>= 16) {
171 if (fb
->panel
->cntl
& CNTL_BGR
) {
172 var
->blue
.offset
= 0;
173 var
->green
.offset
= var
->blue
.offset
+ var
->blue
.length
;
174 var
->red
.offset
= var
->green
.offset
+ var
->green
.length
;
177 var
->green
.offset
= var
->red
.offset
+ var
->red
.length
;
178 var
->blue
.offset
= var
->green
.offset
+ var
->green
.length
;
185 static int clcdfb_check_var(struct fb_var_screeninfo
*var
, struct fb_info
*info
)
187 struct clcd_fb
*fb
= to_clcd(info
);
190 if (fb
->board
->check
)
191 ret
= fb
->board
->check(fb
, var
);
194 var
->xres_virtual
* var
->bits_per_pixel
/ 8 *
195 var
->yres_virtual
> fb
->fb
.fix
.smem_len
)
199 ret
= clcdfb_set_bitfields(fb
, var
);
204 static int clcdfb_set_par(struct fb_info
*info
)
206 struct clcd_fb
*fb
= to_clcd(info
);
207 struct clcd_regs regs
;
209 fb
->fb
.fix
.line_length
= fb
->fb
.var
.xres_virtual
*
210 fb
->fb
.var
.bits_per_pixel
/ 8;
212 if (fb
->fb
.var
.bits_per_pixel
<= 8)
213 fb
->fb
.fix
.visual
= FB_VISUAL_PSEUDOCOLOR
;
215 fb
->fb
.fix
.visual
= FB_VISUAL_TRUECOLOR
;
217 fb
->board
->decode(fb
, ®s
);
221 writel(regs
.tim0
, fb
->regs
+ CLCD_TIM0
);
222 writel(regs
.tim1
, fb
->regs
+ CLCD_TIM1
);
223 writel(regs
.tim2
, fb
->regs
+ CLCD_TIM2
);
224 writel(regs
.tim3
, fb
->regs
+ CLCD_TIM3
);
226 clcdfb_set_start(fb
);
228 clk_set_rate(fb
->clk
, (1000000000 / regs
.pixclock
) * 1000);
230 fb
->clcd_cntl
= regs
.cntl
;
232 clcdfb_enable(fb
, regs
.cntl
);
236 "CLCD: Registers set to\n"
237 " %08x %08x %08x %08x\n"
238 " %08x %08x %08x %08x\n",
239 readl(fb
->regs
+ CLCD_TIM0
), readl(fb
->regs
+ CLCD_TIM1
),
240 readl(fb
->regs
+ CLCD_TIM2
), readl(fb
->regs
+ CLCD_TIM3
),
241 readl(fb
->regs
+ CLCD_UBAS
), readl(fb
->regs
+ CLCD_LBAS
),
242 readl(fb
->regs
+ fb
->off_ienb
), readl(fb
->regs
+ fb
->off_cntl
));
248 static inline u32
convert_bitfield(int val
, struct fb_bitfield
*bf
)
250 unsigned int mask
= (1 << bf
->length
) - 1;
252 return (val
>> (16 - bf
->length
) & mask
) << bf
->offset
;
256 * Set a single color register. The values supplied have a 16 bit
257 * magnitude. Return != 0 for invalid regno.
260 clcdfb_setcolreg(unsigned int regno
, unsigned int red
, unsigned int green
,
261 unsigned int blue
, unsigned int transp
, struct fb_info
*info
)
263 struct clcd_fb
*fb
= to_clcd(info
);
266 fb
->cmap
[regno
] = convert_bitfield(transp
, &fb
->fb
.var
.transp
) |
267 convert_bitfield(blue
, &fb
->fb
.var
.blue
) |
268 convert_bitfield(green
, &fb
->fb
.var
.green
) |
269 convert_bitfield(red
, &fb
->fb
.var
.red
);
271 if (fb
->fb
.fix
.visual
== FB_VISUAL_PSEUDOCOLOR
&& regno
< 256) {
272 int hw_reg
= CLCD_PALETTE
+ ((regno
* 2) & ~3);
273 u32 val
, mask
, newval
;
275 newval
= (red
>> 11) & 0x001f;
276 newval
|= (green
>> 6) & 0x03e0;
277 newval
|= (blue
>> 1) & 0x7c00;
280 * 3.2.11: if we're configured for big endian
281 * byte order, the palette entries are swapped.
283 if (fb
->clcd_cntl
& CNTL_BEBO
)
293 val
= readl(fb
->regs
+ hw_reg
) & mask
;
294 writel(val
| newval
, fb
->regs
+ hw_reg
);
301 * Blank the screen if blank_mode != 0, else unblank. If blank == NULL
302 * then the caller blanks by setting the CLUT (Color Look Up Table) to all
303 * black. Return 0 if blanking succeeded, != 0 if un-/blanking failed due
304 * to e.g. a video mode which doesn't support it. Implements VESA suspend
305 * and powerdown modes on hardware that supports disabling hsync/vsync:
306 * blank_mode == 2: suspend vsync
307 * blank_mode == 3: suspend hsync
308 * blank_mode == 4: powerdown
310 static int clcdfb_blank(int blank_mode
, struct fb_info
*info
)
312 struct clcd_fb
*fb
= to_clcd(info
);
314 if (blank_mode
!= 0) {
317 clcdfb_enable(fb
, fb
->clcd_cntl
);
322 static int clcdfb_mmap(struct fb_info
*info
,
323 struct vm_area_struct
*vma
)
325 struct clcd_fb
*fb
= to_clcd(info
);
326 unsigned long len
, off
= vma
->vm_pgoff
<< PAGE_SHIFT
;
329 len
= info
->fix
.smem_len
;
331 if (off
<= len
&& vma
->vm_end
- vma
->vm_start
<= len
- off
&&
333 ret
= fb
->board
->mmap(fb
, vma
);
338 static struct fb_ops clcdfb_ops
= {
339 .owner
= THIS_MODULE
,
340 .fb_check_var
= clcdfb_check_var
,
341 .fb_set_par
= clcdfb_set_par
,
342 .fb_setcolreg
= clcdfb_setcolreg
,
343 .fb_blank
= clcdfb_blank
,
344 .fb_fillrect
= cfb_fillrect
,
345 .fb_copyarea
= cfb_copyarea
,
346 .fb_imageblit
= cfb_imageblit
,
347 .fb_mmap
= clcdfb_mmap
,
350 static int clcdfb_register(struct clcd_fb
*fb
)
355 * ARM PL111 always has IENB at 0x1c; it's only PL110
356 * which is reversed on some platforms.
358 if (amba_manf(fb
->dev
) == 0x41 && amba_part(fb
->dev
) == 0x111) {
359 fb
->off_ienb
= CLCD_PL111_IENB
;
360 fb
->off_cntl
= CLCD_PL111_CNTL
;
362 #ifdef CONFIG_ARCH_VERSATILE
363 fb
->off_ienb
= CLCD_PL111_IENB
;
364 fb
->off_cntl
= CLCD_PL111_CNTL
;
366 fb
->off_ienb
= CLCD_PL110_IENB
;
367 fb
->off_cntl
= CLCD_PL110_CNTL
;
371 fb
->clk
= clk_get(&fb
->dev
->dev
, NULL
);
372 if (IS_ERR(fb
->clk
)) {
373 ret
= PTR_ERR(fb
->clk
);
377 fb
->fb
.fix
.mmio_start
= fb
->dev
->res
.start
;
378 fb
->fb
.fix
.mmio_len
= resource_size(&fb
->dev
->res
);
380 fb
->regs
= ioremap(fb
->fb
.fix
.mmio_start
, fb
->fb
.fix
.mmio_len
);
382 printk(KERN_ERR
"CLCD: unable to remap registers\n");
387 fb
->fb
.fbops
= &clcdfb_ops
;
388 fb
->fb
.flags
= FBINFO_FLAG_DEFAULT
;
389 fb
->fb
.pseudo_palette
= fb
->cmap
;
391 strncpy(fb
->fb
.fix
.id
, clcd_name
, sizeof(fb
->fb
.fix
.id
));
392 fb
->fb
.fix
.type
= FB_TYPE_PACKED_PIXELS
;
393 fb
->fb
.fix
.type_aux
= 0;
394 fb
->fb
.fix
.xpanstep
= 0;
395 fb
->fb
.fix
.ypanstep
= 0;
396 fb
->fb
.fix
.ywrapstep
= 0;
397 fb
->fb
.fix
.accel
= FB_ACCEL_NONE
;
399 fb
->fb
.var
.xres
= fb
->panel
->mode
.xres
;
400 fb
->fb
.var
.yres
= fb
->panel
->mode
.yres
;
401 fb
->fb
.var
.xres_virtual
= fb
->panel
->mode
.xres
;
402 fb
->fb
.var
.yres_virtual
= fb
->panel
->mode
.yres
;
403 fb
->fb
.var
.bits_per_pixel
= fb
->panel
->bpp
;
404 fb
->fb
.var
.grayscale
= fb
->panel
->grayscale
;
405 fb
->fb
.var
.pixclock
= fb
->panel
->mode
.pixclock
;
406 fb
->fb
.var
.left_margin
= fb
->panel
->mode
.left_margin
;
407 fb
->fb
.var
.right_margin
= fb
->panel
->mode
.right_margin
;
408 fb
->fb
.var
.upper_margin
= fb
->panel
->mode
.upper_margin
;
409 fb
->fb
.var
.lower_margin
= fb
->panel
->mode
.lower_margin
;
410 fb
->fb
.var
.hsync_len
= fb
->panel
->mode
.hsync_len
;
411 fb
->fb
.var
.vsync_len
= fb
->panel
->mode
.vsync_len
;
412 fb
->fb
.var
.sync
= fb
->panel
->mode
.sync
;
413 fb
->fb
.var
.vmode
= fb
->panel
->mode
.vmode
;
414 fb
->fb
.var
.activate
= FB_ACTIVATE_NOW
;
415 fb
->fb
.var
.nonstd
= 0;
416 fb
->fb
.var
.height
= fb
->panel
->height
;
417 fb
->fb
.var
.width
= fb
->panel
->width
;
418 fb
->fb
.var
.accel_flags
= 0;
420 fb
->fb
.monspecs
.hfmin
= 0;
421 fb
->fb
.monspecs
.hfmax
= 100000;
422 fb
->fb
.monspecs
.vfmin
= 0;
423 fb
->fb
.monspecs
.vfmax
= 400;
424 fb
->fb
.monspecs
.dclkmin
= 1000000;
425 fb
->fb
.monspecs
.dclkmax
= 100000000;
428 * Make sure that the bitfields are set appropriately.
430 clcdfb_set_bitfields(fb
, &fb
->fb
.var
);
433 * Allocate colourmap.
435 ret
= fb_alloc_cmap(&fb
->fb
.cmap
, 256, 0);
440 * Ensure interrupts are disabled.
442 writel(0, fb
->regs
+ fb
->off_ienb
);
444 fb_set_var(&fb
->fb
, &fb
->fb
.var
);
446 printk(KERN_INFO
"CLCD: %s hardware, %s display\n",
447 fb
->board
->name
, fb
->panel
->mode
.name
);
449 ret
= register_framebuffer(&fb
->fb
);
453 printk(KERN_ERR
"CLCD: cannot register framebuffer (%d)\n", ret
);
455 fb_dealloc_cmap(&fb
->fb
.cmap
);
464 static int clcdfb_probe(struct amba_device
*dev
, struct amba_id
*id
)
466 struct clcd_board
*board
= dev
->dev
.platform_data
;
473 ret
= amba_request_regions(dev
, NULL
);
475 printk(KERN_ERR
"CLCD: unable to reserve regs region\n");
479 fb
= kzalloc(sizeof(struct clcd_fb
), GFP_KERNEL
);
481 printk(KERN_INFO
"CLCD: could not allocate new clcd_fb struct\n");
489 ret
= fb
->board
->setup(fb
);
493 ret
= clcdfb_register(fb
);
495 amba_set_drvdata(dev
, fb
);
499 fb
->board
->remove(fb
);
503 amba_release_regions(dev
);
508 static int clcdfb_remove(struct amba_device
*dev
)
510 struct clcd_fb
*fb
= amba_get_drvdata(dev
);
512 amba_set_drvdata(dev
, NULL
);
515 unregister_framebuffer(&fb
->fb
);
517 fb_dealloc_cmap(&fb
->fb
.cmap
);
521 fb
->board
->remove(fb
);
525 amba_release_regions(dev
);
530 static struct amba_id clcdfb_id_table
[] = {
538 static struct amba_driver clcd_driver
= {
540 .name
= "clcd-pl11x",
542 .probe
= clcdfb_probe
,
543 .remove
= clcdfb_remove
,
544 .id_table
= clcdfb_id_table
,
547 static int __init
amba_clcdfb_init(void)
549 if (fb_get_options("ambafb", NULL
))
552 return amba_driver_register(&clcd_driver
);
555 module_init(amba_clcdfb_init
);
557 static void __exit
amba_clcdfb_exit(void)
559 amba_driver_unregister(&clcd_driver
);
562 module_exit(amba_clcdfb_exit
);
564 MODULE_DESCRIPTION("ARM PrimeCell PL110 CLCD core driver");
565 MODULE_LICENSE("GPL");