2 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
8 * See MAINTAINERS file for support contact information.
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/pci.h>
14 #include <linux/netdevice.h>
15 #include <linux/etherdevice.h>
16 #include <linux/delay.h>
17 #include <linux/ethtool.h>
18 #include <linux/mii.h>
19 #include <linux/if_vlan.h>
20 #include <linux/crc32.h>
23 #include <linux/tcp.h>
24 #include <linux/init.h>
25 #include <linux/dma-mapping.h>
27 #include <asm/system.h>
31 #ifdef CONFIG_R8169_NAPI
32 #define NAPI_SUFFIX "-NAPI"
34 #define NAPI_SUFFIX ""
37 #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
38 #define MODULENAME "r8169"
39 #define PFX MODULENAME ": "
42 #define assert(expr) \
44 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
45 #expr,__FILE__,__FUNCTION__,__LINE__); \
47 #define dprintk(fmt, args...) \
48 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
50 #define assert(expr) do {} while (0)
51 #define dprintk(fmt, args...) do {} while (0)
52 #endif /* RTL8169_DEBUG */
54 #define R8169_MSG_DEFAULT \
55 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
57 #define TX_BUFFS_AVAIL(tp) \
58 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
60 #ifdef CONFIG_R8169_NAPI
61 #define rtl8169_rx_skb netif_receive_skb
62 #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
63 #define rtl8169_rx_quota(count, quota) min(count, quota)
65 #define rtl8169_rx_skb netif_rx
66 #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
67 #define rtl8169_rx_quota(count, quota) count
70 /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
71 static const int max_interrupt_work
= 20;
73 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
74 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
75 static const int multicast_filter_limit
= 32;
77 /* MAC address length */
78 #define MAC_ADDR_LEN 6
80 #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
81 #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
82 #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
83 #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
84 #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
85 #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
86 #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
88 #define R8169_REGS_SIZE 256
89 #define R8169_NAPI_WEIGHT 64
90 #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
91 #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
92 #define RX_BUF_SIZE 1536 /* Rx Buffer size */
93 #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
94 #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
96 #define RTL8169_TX_TIMEOUT (6*HZ)
97 #define RTL8169_PHY_TIMEOUT (10*HZ)
99 /* write/read MMIO register */
100 #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
101 #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
102 #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
103 #define RTL_R8(reg) readb (ioaddr + (reg))
104 #define RTL_R16(reg) readw (ioaddr + (reg))
105 #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
108 RTL_GIGA_MAC_VER_01
= 0x01, // 8169
109 RTL_GIGA_MAC_VER_02
= 0x02, // 8169S
110 RTL_GIGA_MAC_VER_03
= 0x03, // 8110S
111 RTL_GIGA_MAC_VER_04
= 0x04, // 8169SB
112 RTL_GIGA_MAC_VER_05
= 0x05, // 8110SCd
113 RTL_GIGA_MAC_VER_06
= 0x06, // 8110SCe
114 RTL_GIGA_MAC_VER_11
= 0x0b, // 8168Bb
115 RTL_GIGA_MAC_VER_12
= 0x0c, // 8168Be
116 RTL_GIGA_MAC_VER_13
= 0x0d, // 8101Eb
117 RTL_GIGA_MAC_VER_14
= 0x0e, // 8101 ?
118 RTL_GIGA_MAC_VER_15
= 0x0f, // 8101 ?
119 RTL_GIGA_MAC_VER_16
= 0x11, // 8101Ec
120 RTL_GIGA_MAC_VER_17
= 0x10, // 8168Bf
121 RTL_GIGA_MAC_VER_18
= 0x12, // 8168CP
122 RTL_GIGA_MAC_VER_19
= 0x13, // 8168C
123 RTL_GIGA_MAC_VER_20
= 0x14 // 8168C
126 #define _R(NAME,MAC,MASK) \
127 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
129 static const struct {
132 u32 RxConfigMask
; /* Clears the bits supported by this chip */
133 } rtl_chip_info
[] = {
134 _R("RTL8169", RTL_GIGA_MAC_VER_01
, 0xff7e1880), // 8169
135 _R("RTL8169s", RTL_GIGA_MAC_VER_02
, 0xff7e1880), // 8169S
136 _R("RTL8110s", RTL_GIGA_MAC_VER_03
, 0xff7e1880), // 8110S
137 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04
, 0xff7e1880), // 8169SB
138 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05
, 0xff7e1880), // 8110SCd
139 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06
, 0xff7e1880), // 8110SCe
140 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11
, 0xff7e1880), // PCI-E
141 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12
, 0xff7e1880), // PCI-E
142 _R("RTL8101e", RTL_GIGA_MAC_VER_13
, 0xff7e1880), // PCI-E 8139
143 _R("RTL8100e", RTL_GIGA_MAC_VER_14
, 0xff7e1880), // PCI-E 8139
144 _R("RTL8100e", RTL_GIGA_MAC_VER_15
, 0xff7e1880), // PCI-E 8139
145 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17
, 0xff7e1880), // PCI-E
146 _R("RTL8101e", RTL_GIGA_MAC_VER_16
, 0xff7e1880), // PCI-E
147 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18
, 0xff7e1880), // PCI-E
148 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19
, 0xff7e1880), // PCI-E
149 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20
, 0xff7e1880) // PCI-E
159 static void rtl_hw_start_8169(struct net_device
*);
160 static void rtl_hw_start_8168(struct net_device
*);
161 static void rtl_hw_start_8101(struct net_device
*);
163 static struct pci_device_id rtl8169_pci_tbl
[] = {
164 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8129), 0, 0, RTL_CFG_0
},
165 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8136), 0, 0, RTL_CFG_2
},
166 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8167), 0, 0, RTL_CFG_0
},
167 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8168), 0, 0, RTL_CFG_1
},
168 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK
, 0x8169), 0, 0, RTL_CFG_0
},
169 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4300), 0, 0, RTL_CFG_0
},
170 { PCI_DEVICE(PCI_VENDOR_ID_AT
, 0xc107), 0, 0, RTL_CFG_0
},
171 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0
},
172 { PCI_VENDOR_ID_LINKSYS
, 0x1032,
173 PCI_ANY_ID
, 0x0024, 0, 0, RTL_CFG_0
},
177 MODULE_DEVICE_TABLE(pci
, rtl8169_pci_tbl
);
179 static int rx_copybreak
= 200;
186 MAC0
= 0, /* Ethernet hardware address. */
188 MAR0
= 8, /* Multicast filter. */
189 CounterAddrLow
= 0x10,
190 CounterAddrHigh
= 0x14,
191 TxDescStartAddrLow
= 0x20,
192 TxDescStartAddrHigh
= 0x24,
193 TxHDescStartAddrLow
= 0x28,
194 TxHDescStartAddrHigh
= 0x2c,
220 RxDescAddrLow
= 0xe4,
221 RxDescAddrHigh
= 0xe8,
224 FuncEventMask
= 0xf4,
225 FuncPresetState
= 0xf8,
226 FuncForceEvent
= 0xfc,
229 enum rtl_register_content
{
230 /* InterruptStatusBits */
234 TxDescUnavail
= 0x0080,
256 /* TXPoll register p.5 */
257 HPQ
= 0x80, /* Poll cmd on the high prio queue */
258 NPQ
= 0x40, /* Poll cmd on the low prio queue */
259 FSWInt
= 0x01, /* Forced software interrupt */
263 Cfg9346_Unlock
= 0xc0,
268 AcceptBroadcast
= 0x08,
269 AcceptMulticast
= 0x04,
271 AcceptAllPhys
= 0x01,
278 TxInterFrameGapShift
= 24,
279 TxDMAShift
= 8, /* DMA burst value (0-7) is shift this many bits */
281 /* Config1 register p.24 */
282 MSIEnable
= (1 << 5), /* Enable Message Signaled Interrupt */
283 PMEnable
= (1 << 0), /* Power Management Enable */
285 /* Config2 register p. 25 */
286 PCI_Clock_66MHz
= 0x01,
287 PCI_Clock_33MHz
= 0x00,
289 /* Config3 register p.25 */
290 MagicPacket
= (1 << 5), /* Wake up when receives a Magic Packet */
291 LinkUp
= (1 << 4), /* Wake up when the cable connection is re-established */
293 /* Config5 register p.27 */
294 BWF
= (1 << 6), /* Accept Broadcast wakeup frame */
295 MWF
= (1 << 5), /* Accept Multicast wakeup frame */
296 UWF
= (1 << 4), /* Accept Unicast wakeup frame */
297 LanWake
= (1 << 1), /* LanWake enable/disable */
298 PMEStatus
= (1 << 0), /* PME status can be reset by PCI RST# */
301 TBIReset
= 0x80000000,
302 TBILoopback
= 0x40000000,
303 TBINwEnable
= 0x20000000,
304 TBINwRestart
= 0x10000000,
305 TBILinkOk
= 0x02000000,
306 TBINwComplete
= 0x01000000,
309 PktCntrDisable
= (1 << 7), // 8168
314 INTT_0
= 0x0000, // 8168
315 INTT_1
= 0x0001, // 8168
316 INTT_2
= 0x0002, // 8168
317 INTT_3
= 0x0003, // 8168
319 /* rtl8169_PHYstatus */
330 TBILinkOK
= 0x02000000,
332 /* DumpCounterCommand */
336 enum desc_status_bit
{
337 DescOwn
= (1 << 31), /* Descriptor is owned by NIC */
338 RingEnd
= (1 << 30), /* End of descriptor ring */
339 FirstFrag
= (1 << 29), /* First segment of a packet */
340 LastFrag
= (1 << 28), /* Final segment of a packet */
343 LargeSend
= (1 << 27), /* TCP Large Send Offload (TSO) */
344 MSSShift
= 16, /* MSS value position */
345 MSSMask
= 0xfff, /* MSS value + LargeSend bit: 12 bits */
346 IPCS
= (1 << 18), /* Calculate IP checksum */
347 UDPCS
= (1 << 17), /* Calculate UDP/IP checksum */
348 TCPCS
= (1 << 16), /* Calculate TCP/IP checksum */
349 TxVlanTag
= (1 << 17), /* Add VLAN tag */
352 PID1
= (1 << 18), /* Protocol ID bit 1/2 */
353 PID0
= (1 << 17), /* Protocol ID bit 2/2 */
355 #define RxProtoUDP (PID1)
356 #define RxProtoTCP (PID0)
357 #define RxProtoIP (PID1 | PID0)
358 #define RxProtoMask RxProtoIP
360 IPFail
= (1 << 16), /* IP checksum failed */
361 UDPFail
= (1 << 15), /* UDP/IP checksum failed */
362 TCPFail
= (1 << 14), /* TCP/IP checksum failed */
363 RxVlanTag
= (1 << 16), /* VLAN tag available */
366 #define RsvdMask 0x3fffc000
383 u8 __pad
[sizeof(void *) - sizeof(u32
)];
387 RTL_FEATURE_WOL
= (1 << 0),
388 RTL_FEATURE_MSI
= (1 << 1),
391 struct rtl8169_private
{
392 void __iomem
*mmio_addr
; /* memory map physical address */
393 struct pci_dev
*pci_dev
; /* Index of PCI device */
394 struct net_device
*dev
;
395 struct napi_struct napi
;
396 spinlock_t lock
; /* spin lock flag */
400 u32 cur_rx
; /* Index into the Rx descriptor buffer of next Rx pkt. */
401 u32 cur_tx
; /* Index into the Tx descriptor buffer of next Rx pkt. */
404 struct TxDesc
*TxDescArray
; /* 256-aligned Tx descriptor ring */
405 struct RxDesc
*RxDescArray
; /* 256-aligned Rx descriptor ring */
406 dma_addr_t TxPhyAddr
;
407 dma_addr_t RxPhyAddr
;
408 struct sk_buff
*Rx_skbuff
[NUM_RX_DESC
]; /* Rx data buffers */
409 struct ring_info tx_skb
[NUM_TX_DESC
]; /* Tx data buffers */
412 struct timer_list timer
;
417 int phy_auto_nego_reg
;
418 int phy_1000_ctrl_reg
;
419 #ifdef CONFIG_R8169_VLAN
420 struct vlan_group
*vlgrp
;
422 int (*set_speed
)(struct net_device
*, u8 autoneg
, u16 speed
, u8 duplex
);
423 void (*get_settings
)(struct net_device
*, struct ethtool_cmd
*);
424 void (*phy_reset_enable
)(void __iomem
*);
425 void (*hw_start
)(struct net_device
*);
426 unsigned int (*phy_reset_pending
)(void __iomem
*);
427 unsigned int (*link_ok
)(void __iomem
*);
428 struct delayed_work task
;
432 MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
433 MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
434 module_param(rx_copybreak
, int, 0);
435 MODULE_PARM_DESC(rx_copybreak
, "Copy breakpoint for copy-only-tiny-frames");
436 module_param(use_dac
, int, 0);
437 MODULE_PARM_DESC(use_dac
, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
438 module_param_named(debug
, debug
.msg_enable
, int, 0);
439 MODULE_PARM_DESC(debug
, "Debug verbosity level (0=none, ..., 16=all)");
440 MODULE_LICENSE("GPL");
441 MODULE_VERSION(RTL8169_VERSION
);
443 static int rtl8169_open(struct net_device
*dev
);
444 static int rtl8169_start_xmit(struct sk_buff
*skb
, struct net_device
*dev
);
445 static irqreturn_t
rtl8169_interrupt(int irq
, void *dev_instance
);
446 static int rtl8169_init_ring(struct net_device
*dev
);
447 static void rtl_hw_start(struct net_device
*dev
);
448 static int rtl8169_close(struct net_device
*dev
);
449 static void rtl_set_rx_mode(struct net_device
*dev
);
450 static void rtl8169_tx_timeout(struct net_device
*dev
);
451 static struct net_device_stats
*rtl8169_get_stats(struct net_device
*dev
);
452 static int rtl8169_rx_interrupt(struct net_device
*, struct rtl8169_private
*,
453 void __iomem
*, u32 budget
);
454 static int rtl8169_change_mtu(struct net_device
*dev
, int new_mtu
);
455 static void rtl8169_down(struct net_device
*dev
);
456 static void rtl8169_rx_clear(struct rtl8169_private
*tp
);
458 #ifdef CONFIG_R8169_NAPI
459 static int rtl8169_poll(struct napi_struct
*napi
, int budget
);
462 static const unsigned int rtl8169_rx_config
=
463 (RX_FIFO_THRESH
<< RxCfgFIFOShift
) | (RX_DMA_BURST
<< RxCfgDMAShift
);
465 static void mdio_write(void __iomem
*ioaddr
, int reg_addr
, int value
)
469 RTL_W32(PHYAR
, 0x80000000 | (reg_addr
& 0xFF) << 16 | value
);
471 for (i
= 20; i
> 0; i
--) {
473 * Check if the RTL8169 has completed writing to the specified
476 if (!(RTL_R32(PHYAR
) & 0x80000000))
482 static int mdio_read(void __iomem
*ioaddr
, int reg_addr
)
486 RTL_W32(PHYAR
, 0x0 | (reg_addr
& 0xFF) << 16);
488 for (i
= 20; i
> 0; i
--) {
490 * Check if the RTL8169 has completed retrieving data from
491 * the specified MII register.
493 if (RTL_R32(PHYAR
) & 0x80000000) {
494 value
= (int) (RTL_R32(PHYAR
) & 0xFFFF);
502 static void rtl8169_irq_mask_and_ack(void __iomem
*ioaddr
)
504 RTL_W16(IntrMask
, 0x0000);
506 RTL_W16(IntrStatus
, 0xffff);
509 static void rtl8169_asic_down(void __iomem
*ioaddr
)
511 RTL_W8(ChipCmd
, 0x00);
512 rtl8169_irq_mask_and_ack(ioaddr
);
516 static unsigned int rtl8169_tbi_reset_pending(void __iomem
*ioaddr
)
518 return RTL_R32(TBICSR
) & TBIReset
;
521 static unsigned int rtl8169_xmii_reset_pending(void __iomem
*ioaddr
)
523 return mdio_read(ioaddr
, MII_BMCR
) & BMCR_RESET
;
526 static unsigned int rtl8169_tbi_link_ok(void __iomem
*ioaddr
)
528 return RTL_R32(TBICSR
) & TBILinkOk
;
531 static unsigned int rtl8169_xmii_link_ok(void __iomem
*ioaddr
)
533 return RTL_R8(PHYstatus
) & LinkStatus
;
536 static void rtl8169_tbi_reset_enable(void __iomem
*ioaddr
)
538 RTL_W32(TBICSR
, RTL_R32(TBICSR
) | TBIReset
);
541 static void rtl8169_xmii_reset_enable(void __iomem
*ioaddr
)
545 val
= mdio_read(ioaddr
, MII_BMCR
) | BMCR_RESET
;
546 mdio_write(ioaddr
, MII_BMCR
, val
& 0xffff);
549 static void rtl8169_check_link_status(struct net_device
*dev
,
550 struct rtl8169_private
*tp
,
551 void __iomem
*ioaddr
)
555 spin_lock_irqsave(&tp
->lock
, flags
);
556 if (tp
->link_ok(ioaddr
)) {
557 netif_carrier_on(dev
);
558 if (netif_msg_ifup(tp
))
559 printk(KERN_INFO PFX
"%s: link up\n", dev
->name
);
561 if (netif_msg_ifdown(tp
))
562 printk(KERN_INFO PFX
"%s: link down\n", dev
->name
);
563 netif_carrier_off(dev
);
565 spin_unlock_irqrestore(&tp
->lock
, flags
);
568 static void rtl8169_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
570 struct rtl8169_private
*tp
= netdev_priv(dev
);
571 void __iomem
*ioaddr
= tp
->mmio_addr
;
576 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
577 wol
->supported
= WAKE_ANY
;
579 spin_lock_irq(&tp
->lock
);
581 options
= RTL_R8(Config1
);
582 if (!(options
& PMEnable
))
585 options
= RTL_R8(Config3
);
586 if (options
& LinkUp
)
587 wol
->wolopts
|= WAKE_PHY
;
588 if (options
& MagicPacket
)
589 wol
->wolopts
|= WAKE_MAGIC
;
591 options
= RTL_R8(Config5
);
593 wol
->wolopts
|= WAKE_UCAST
;
595 wol
->wolopts
|= WAKE_BCAST
;
597 wol
->wolopts
|= WAKE_MCAST
;
600 spin_unlock_irq(&tp
->lock
);
603 static int rtl8169_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
605 struct rtl8169_private
*tp
= netdev_priv(dev
);
606 void __iomem
*ioaddr
= tp
->mmio_addr
;
613 { WAKE_ANY
, Config1
, PMEnable
},
614 { WAKE_PHY
, Config3
, LinkUp
},
615 { WAKE_MAGIC
, Config3
, MagicPacket
},
616 { WAKE_UCAST
, Config5
, UWF
},
617 { WAKE_BCAST
, Config5
, BWF
},
618 { WAKE_MCAST
, Config5
, MWF
},
619 { WAKE_ANY
, Config5
, LanWake
}
622 spin_lock_irq(&tp
->lock
);
624 RTL_W8(Cfg9346
, Cfg9346_Unlock
);
626 for (i
= 0; i
< ARRAY_SIZE(cfg
); i
++) {
627 u8 options
= RTL_R8(cfg
[i
].reg
) & ~cfg
[i
].mask
;
628 if (wol
->wolopts
& cfg
[i
].opt
)
629 options
|= cfg
[i
].mask
;
630 RTL_W8(cfg
[i
].reg
, options
);
633 RTL_W8(Cfg9346
, Cfg9346_Lock
);
636 tp
->features
|= RTL_FEATURE_WOL
;
638 tp
->features
&= ~RTL_FEATURE_WOL
;
640 spin_unlock_irq(&tp
->lock
);
645 static void rtl8169_get_drvinfo(struct net_device
*dev
,
646 struct ethtool_drvinfo
*info
)
648 struct rtl8169_private
*tp
= netdev_priv(dev
);
650 strcpy(info
->driver
, MODULENAME
);
651 strcpy(info
->version
, RTL8169_VERSION
);
652 strcpy(info
->bus_info
, pci_name(tp
->pci_dev
));
655 static int rtl8169_get_regs_len(struct net_device
*dev
)
657 return R8169_REGS_SIZE
;
660 static int rtl8169_set_speed_tbi(struct net_device
*dev
,
661 u8 autoneg
, u16 speed
, u8 duplex
)
663 struct rtl8169_private
*tp
= netdev_priv(dev
);
664 void __iomem
*ioaddr
= tp
->mmio_addr
;
668 reg
= RTL_R32(TBICSR
);
669 if ((autoneg
== AUTONEG_DISABLE
) && (speed
== SPEED_1000
) &&
670 (duplex
== DUPLEX_FULL
)) {
671 RTL_W32(TBICSR
, reg
& ~(TBINwEnable
| TBINwRestart
));
672 } else if (autoneg
== AUTONEG_ENABLE
)
673 RTL_W32(TBICSR
, reg
| TBINwEnable
| TBINwRestart
);
675 if (netif_msg_link(tp
)) {
676 printk(KERN_WARNING
"%s: "
677 "incorrect speed setting refused in TBI mode\n",
686 static int rtl8169_set_speed_xmii(struct net_device
*dev
,
687 u8 autoneg
, u16 speed
, u8 duplex
)
689 struct rtl8169_private
*tp
= netdev_priv(dev
);
690 void __iomem
*ioaddr
= tp
->mmio_addr
;
691 int auto_nego
, giga_ctrl
;
693 auto_nego
= mdio_read(ioaddr
, MII_ADVERTISE
);
694 auto_nego
&= ~(ADVERTISE_10HALF
| ADVERTISE_10FULL
|
695 ADVERTISE_100HALF
| ADVERTISE_100FULL
);
696 giga_ctrl
= mdio_read(ioaddr
, MII_CTRL1000
);
697 giga_ctrl
&= ~(ADVERTISE_1000FULL
| ADVERTISE_1000HALF
);
699 if (autoneg
== AUTONEG_ENABLE
) {
700 auto_nego
|= (ADVERTISE_10HALF
| ADVERTISE_10FULL
|
701 ADVERTISE_100HALF
| ADVERTISE_100FULL
);
702 giga_ctrl
|= ADVERTISE_1000FULL
| ADVERTISE_1000HALF
;
704 if (speed
== SPEED_10
)
705 auto_nego
|= ADVERTISE_10HALF
| ADVERTISE_10FULL
;
706 else if (speed
== SPEED_100
)
707 auto_nego
|= ADVERTISE_100HALF
| ADVERTISE_100FULL
;
708 else if (speed
== SPEED_1000
)
709 giga_ctrl
|= ADVERTISE_1000FULL
| ADVERTISE_1000HALF
;
711 if (duplex
== DUPLEX_HALF
)
712 auto_nego
&= ~(ADVERTISE_10FULL
| ADVERTISE_100FULL
);
714 if (duplex
== DUPLEX_FULL
)
715 auto_nego
&= ~(ADVERTISE_10HALF
| ADVERTISE_100HALF
);
717 /* This tweak comes straight from Realtek's driver. */
718 if ((speed
== SPEED_100
) && (duplex
== DUPLEX_HALF
) &&
719 ((tp
->mac_version
== RTL_GIGA_MAC_VER_13
) ||
720 (tp
->mac_version
== RTL_GIGA_MAC_VER_16
))) {
721 auto_nego
= ADVERTISE_100HALF
| ADVERTISE_CSMA
;
725 /* The 8100e/8101e do Fast Ethernet only. */
726 if ((tp
->mac_version
== RTL_GIGA_MAC_VER_13
) ||
727 (tp
->mac_version
== RTL_GIGA_MAC_VER_14
) ||
728 (tp
->mac_version
== RTL_GIGA_MAC_VER_15
) ||
729 (tp
->mac_version
== RTL_GIGA_MAC_VER_16
)) {
730 if ((giga_ctrl
& (ADVERTISE_1000FULL
| ADVERTISE_1000HALF
)) &&
731 netif_msg_link(tp
)) {
732 printk(KERN_INFO
"%s: PHY does not support 1000Mbps.\n",
735 giga_ctrl
&= ~(ADVERTISE_1000FULL
| ADVERTISE_1000HALF
);
738 auto_nego
|= ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
;
740 if ((tp
->mac_version
== RTL_GIGA_MAC_VER_12
) ||
741 (tp
->mac_version
== RTL_GIGA_MAC_VER_17
)) {
742 /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
743 mdio_write(ioaddr
, 0x1f, 0x0000);
744 mdio_write(ioaddr
, 0x0e, 0x0000);
747 tp
->phy_auto_nego_reg
= auto_nego
;
748 tp
->phy_1000_ctrl_reg
= giga_ctrl
;
750 mdio_write(ioaddr
, MII_ADVERTISE
, auto_nego
);
751 mdio_write(ioaddr
, MII_CTRL1000
, giga_ctrl
);
752 mdio_write(ioaddr
, MII_BMCR
, BMCR_ANENABLE
| BMCR_ANRESTART
);
756 static int rtl8169_set_speed(struct net_device
*dev
,
757 u8 autoneg
, u16 speed
, u8 duplex
)
759 struct rtl8169_private
*tp
= netdev_priv(dev
);
762 ret
= tp
->set_speed(dev
, autoneg
, speed
, duplex
);
764 if (netif_running(dev
) && (tp
->phy_1000_ctrl_reg
& ADVERTISE_1000FULL
))
765 mod_timer(&tp
->timer
, jiffies
+ RTL8169_PHY_TIMEOUT
);
770 static int rtl8169_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
772 struct rtl8169_private
*tp
= netdev_priv(dev
);
776 spin_lock_irqsave(&tp
->lock
, flags
);
777 ret
= rtl8169_set_speed(dev
, cmd
->autoneg
, cmd
->speed
, cmd
->duplex
);
778 spin_unlock_irqrestore(&tp
->lock
, flags
);
783 static u32
rtl8169_get_rx_csum(struct net_device
*dev
)
785 struct rtl8169_private
*tp
= netdev_priv(dev
);
787 return tp
->cp_cmd
& RxChkSum
;
790 static int rtl8169_set_rx_csum(struct net_device
*dev
, u32 data
)
792 struct rtl8169_private
*tp
= netdev_priv(dev
);
793 void __iomem
*ioaddr
= tp
->mmio_addr
;
796 spin_lock_irqsave(&tp
->lock
, flags
);
799 tp
->cp_cmd
|= RxChkSum
;
801 tp
->cp_cmd
&= ~RxChkSum
;
803 RTL_W16(CPlusCmd
, tp
->cp_cmd
);
806 spin_unlock_irqrestore(&tp
->lock
, flags
);
811 #ifdef CONFIG_R8169_VLAN
813 static inline u32
rtl8169_tx_vlan_tag(struct rtl8169_private
*tp
,
816 return (tp
->vlgrp
&& vlan_tx_tag_present(skb
)) ?
817 TxVlanTag
| swab16(vlan_tx_tag_get(skb
)) : 0x00;
820 static void rtl8169_vlan_rx_register(struct net_device
*dev
,
821 struct vlan_group
*grp
)
823 struct rtl8169_private
*tp
= netdev_priv(dev
);
824 void __iomem
*ioaddr
= tp
->mmio_addr
;
827 spin_lock_irqsave(&tp
->lock
, flags
);
830 tp
->cp_cmd
|= RxVlan
;
832 tp
->cp_cmd
&= ~RxVlan
;
833 RTL_W16(CPlusCmd
, tp
->cp_cmd
);
835 spin_unlock_irqrestore(&tp
->lock
, flags
);
838 static int rtl8169_rx_vlan_skb(struct rtl8169_private
*tp
, struct RxDesc
*desc
,
841 u32 opts2
= le32_to_cpu(desc
->opts2
);
844 if (tp
->vlgrp
&& (opts2
& RxVlanTag
)) {
845 rtl8169_rx_hwaccel_skb(skb
, tp
->vlgrp
, swab16(opts2
& 0xffff));
853 #else /* !CONFIG_R8169_VLAN */
855 static inline u32
rtl8169_tx_vlan_tag(struct rtl8169_private
*tp
,
861 static int rtl8169_rx_vlan_skb(struct rtl8169_private
*tp
, struct RxDesc
*desc
,
869 static void rtl8169_gset_tbi(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
871 struct rtl8169_private
*tp
= netdev_priv(dev
);
872 void __iomem
*ioaddr
= tp
->mmio_addr
;
876 SUPPORTED_1000baseT_Full
| SUPPORTED_Autoneg
| SUPPORTED_FIBRE
;
877 cmd
->port
= PORT_FIBRE
;
878 cmd
->transceiver
= XCVR_INTERNAL
;
880 status
= RTL_R32(TBICSR
);
881 cmd
->advertising
= (status
& TBINwEnable
) ? ADVERTISED_Autoneg
: 0;
882 cmd
->autoneg
= !!(status
& TBINwEnable
);
884 cmd
->speed
= SPEED_1000
;
885 cmd
->duplex
= DUPLEX_FULL
; /* Always set */
888 static void rtl8169_gset_xmii(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
890 struct rtl8169_private
*tp
= netdev_priv(dev
);
891 void __iomem
*ioaddr
= tp
->mmio_addr
;
894 cmd
->supported
= SUPPORTED_10baseT_Half
|
895 SUPPORTED_10baseT_Full
|
896 SUPPORTED_100baseT_Half
|
897 SUPPORTED_100baseT_Full
|
898 SUPPORTED_1000baseT_Full
|
903 cmd
->advertising
= ADVERTISED_TP
| ADVERTISED_Autoneg
;
905 if (tp
->phy_auto_nego_reg
& ADVERTISE_10HALF
)
906 cmd
->advertising
|= ADVERTISED_10baseT_Half
;
907 if (tp
->phy_auto_nego_reg
& ADVERTISE_10FULL
)
908 cmd
->advertising
|= ADVERTISED_10baseT_Full
;
909 if (tp
->phy_auto_nego_reg
& ADVERTISE_100HALF
)
910 cmd
->advertising
|= ADVERTISED_100baseT_Half
;
911 if (tp
->phy_auto_nego_reg
& ADVERTISE_100FULL
)
912 cmd
->advertising
|= ADVERTISED_100baseT_Full
;
913 if (tp
->phy_1000_ctrl_reg
& ADVERTISE_1000FULL
)
914 cmd
->advertising
|= ADVERTISED_1000baseT_Full
;
916 status
= RTL_R8(PHYstatus
);
918 if (status
& _1000bpsF
)
919 cmd
->speed
= SPEED_1000
;
920 else if (status
& _100bps
)
921 cmd
->speed
= SPEED_100
;
922 else if (status
& _10bps
)
923 cmd
->speed
= SPEED_10
;
925 if (status
& TxFlowCtrl
)
926 cmd
->advertising
|= ADVERTISED_Asym_Pause
;
927 if (status
& RxFlowCtrl
)
928 cmd
->advertising
|= ADVERTISED_Pause
;
930 cmd
->duplex
= ((status
& _1000bpsF
) || (status
& FullDup
)) ?
931 DUPLEX_FULL
: DUPLEX_HALF
;
934 static int rtl8169_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
936 struct rtl8169_private
*tp
= netdev_priv(dev
);
939 spin_lock_irqsave(&tp
->lock
, flags
);
941 tp
->get_settings(dev
, cmd
);
943 spin_unlock_irqrestore(&tp
->lock
, flags
);
947 static void rtl8169_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
950 struct rtl8169_private
*tp
= netdev_priv(dev
);
953 if (regs
->len
> R8169_REGS_SIZE
)
954 regs
->len
= R8169_REGS_SIZE
;
956 spin_lock_irqsave(&tp
->lock
, flags
);
957 memcpy_fromio(p
, tp
->mmio_addr
, regs
->len
);
958 spin_unlock_irqrestore(&tp
->lock
, flags
);
961 static u32
rtl8169_get_msglevel(struct net_device
*dev
)
963 struct rtl8169_private
*tp
= netdev_priv(dev
);
965 return tp
->msg_enable
;
968 static void rtl8169_set_msglevel(struct net_device
*dev
, u32 value
)
970 struct rtl8169_private
*tp
= netdev_priv(dev
);
972 tp
->msg_enable
= value
;
975 static const char rtl8169_gstrings
[][ETH_GSTRING_LEN
] = {
982 "tx_single_collisions",
983 "tx_multi_collisions",
991 struct rtl8169_counters
{
998 __le32 tx_one_collision
;
999 __le32 tx_multi_collision
;
1001 __le64 rx_broadcast
;
1002 __le32 rx_multicast
;
1007 static int rtl8169_get_sset_count(struct net_device
*dev
, int sset
)
1011 return ARRAY_SIZE(rtl8169_gstrings
);
1017 static void rtl8169_get_ethtool_stats(struct net_device
*dev
,
1018 struct ethtool_stats
*stats
, u64
*data
)
1020 struct rtl8169_private
*tp
= netdev_priv(dev
);
1021 void __iomem
*ioaddr
= tp
->mmio_addr
;
1022 struct rtl8169_counters
*counters
;
1028 counters
= pci_alloc_consistent(tp
->pci_dev
, sizeof(*counters
), &paddr
);
1032 RTL_W32(CounterAddrHigh
, (u64
)paddr
>> 32);
1033 cmd
= (u64
)paddr
& DMA_32BIT_MASK
;
1034 RTL_W32(CounterAddrLow
, cmd
);
1035 RTL_W32(CounterAddrLow
, cmd
| CounterDump
);
1037 while (RTL_R32(CounterAddrLow
) & CounterDump
) {
1038 if (msleep_interruptible(1))
1042 RTL_W32(CounterAddrLow
, 0);
1043 RTL_W32(CounterAddrHigh
, 0);
1045 data
[0] = le64_to_cpu(counters
->tx_packets
);
1046 data
[1] = le64_to_cpu(counters
->rx_packets
);
1047 data
[2] = le64_to_cpu(counters
->tx_errors
);
1048 data
[3] = le32_to_cpu(counters
->rx_errors
);
1049 data
[4] = le16_to_cpu(counters
->rx_missed
);
1050 data
[5] = le16_to_cpu(counters
->align_errors
);
1051 data
[6] = le32_to_cpu(counters
->tx_one_collision
);
1052 data
[7] = le32_to_cpu(counters
->tx_multi_collision
);
1053 data
[8] = le64_to_cpu(counters
->rx_unicast
);
1054 data
[9] = le64_to_cpu(counters
->rx_broadcast
);
1055 data
[10] = le32_to_cpu(counters
->rx_multicast
);
1056 data
[11] = le16_to_cpu(counters
->tx_aborted
);
1057 data
[12] = le16_to_cpu(counters
->tx_underun
);
1059 pci_free_consistent(tp
->pci_dev
, sizeof(*counters
), counters
, paddr
);
1062 static void rtl8169_get_strings(struct net_device
*dev
, u32 stringset
, u8
*data
)
1066 memcpy(data
, *rtl8169_gstrings
, sizeof(rtl8169_gstrings
));
1071 static const struct ethtool_ops rtl8169_ethtool_ops
= {
1072 .get_drvinfo
= rtl8169_get_drvinfo
,
1073 .get_regs_len
= rtl8169_get_regs_len
,
1074 .get_link
= ethtool_op_get_link
,
1075 .get_settings
= rtl8169_get_settings
,
1076 .set_settings
= rtl8169_set_settings
,
1077 .get_msglevel
= rtl8169_get_msglevel
,
1078 .set_msglevel
= rtl8169_set_msglevel
,
1079 .get_rx_csum
= rtl8169_get_rx_csum
,
1080 .set_rx_csum
= rtl8169_set_rx_csum
,
1081 .set_tx_csum
= ethtool_op_set_tx_csum
,
1082 .set_sg
= ethtool_op_set_sg
,
1083 .set_tso
= ethtool_op_set_tso
,
1084 .get_regs
= rtl8169_get_regs
,
1085 .get_wol
= rtl8169_get_wol
,
1086 .set_wol
= rtl8169_set_wol
,
1087 .get_strings
= rtl8169_get_strings
,
1088 .get_sset_count
= rtl8169_get_sset_count
,
1089 .get_ethtool_stats
= rtl8169_get_ethtool_stats
,
1092 static void rtl8169_write_gmii_reg_bit(void __iomem
*ioaddr
, int reg
,
1093 int bitnum
, int bitval
)
1097 val
= mdio_read(ioaddr
, reg
);
1098 val
= (bitval
== 1) ?
1099 val
| (bitval
<< bitnum
) : val
& ~(0x0001 << bitnum
);
1100 mdio_write(ioaddr
, reg
, val
& 0xffff);
1103 static void rtl8169_get_mac_version(struct rtl8169_private
*tp
,
1104 void __iomem
*ioaddr
)
1107 * The driver currently handles the 8168Bf and the 8168Be identically
1108 * but they can be identified more specifically through the test below
1111 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
1113 * Same thing for the 8101Eb and the 8101Ec:
1115 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
1123 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18
},
1124 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19
},
1125 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20
},
1126 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20
},
1129 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12
},
1130 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17
},
1131 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17
},
1132 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11
},
1135 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13
},
1136 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16
},
1137 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16
},
1138 /* FIXME: where did these entries come from ? -- FR */
1139 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15
},
1140 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14
},
1143 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06
},
1144 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05
},
1145 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04
},
1146 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03
},
1147 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02
},
1148 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01
},
1150 { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01
} /* Catch-all */
1154 reg
= RTL_R32(TxConfig
);
1155 while ((reg
& p
->mask
) != p
->val
)
1157 tp
->mac_version
= p
->mac_version
;
1159 if (p
->mask
== 0x00000000) {
1160 struct pci_dev
*pdev
= tp
->pci_dev
;
1162 dev_info(&pdev
->dev
, "unknown MAC (%08x)\n", reg
);
1166 static void rtl8169_print_mac_version(struct rtl8169_private
*tp
)
1168 dprintk("mac_version = 0x%02x\n", tp
->mac_version
);
1176 static void rtl_phy_write(void __iomem
*ioaddr
, struct phy_reg
*regs
, int len
)
1179 mdio_write(ioaddr
, regs
->reg
, regs
->val
);
1184 static void rtl8169s_hw_phy_config(void __iomem
*ioaddr
)
1187 u16 regs
[5]; /* Beware of bit-sign propagation */
1188 } phy_magic
[5] = { {
1189 { 0x0000, //w 4 15 12 0
1190 0x00a1, //w 3 15 0 00a1
1191 0x0008, //w 2 15 0 0008
1192 0x1020, //w 1 15 0 1020
1193 0x1000 } },{ //w 0 15 0 1000
1194 { 0x7000, //w 4 15 12 7
1195 0xff41, //w 3 15 0 ff41
1196 0xde60, //w 2 15 0 de60
1197 0x0140, //w 1 15 0 0140
1198 0x0077 } },{ //w 0 15 0 0077
1199 { 0xa000, //w 4 15 12 a
1200 0xdf01, //w 3 15 0 df01
1201 0xdf20, //w 2 15 0 df20
1202 0xff95, //w 1 15 0 ff95
1203 0xfa00 } },{ //w 0 15 0 fa00
1204 { 0xb000, //w 4 15 12 b
1205 0xff41, //w 3 15 0 ff41
1206 0xde20, //w 2 15 0 de20
1207 0x0140, //w 1 15 0 0140
1208 0x00bb } },{ //w 0 15 0 00bb
1209 { 0xf000, //w 4 15 12 f
1210 0xdf01, //w 3 15 0 df01
1211 0xdf20, //w 2 15 0 df20
1212 0xff95, //w 1 15 0 ff95
1213 0xbf00 } //w 0 15 0 bf00
1218 mdio_write(ioaddr
, 0x1f, 0x0001); //w 31 2 0 1
1219 mdio_write(ioaddr
, 0x15, 0x1000); //w 21 15 0 1000
1220 mdio_write(ioaddr
, 0x18, 0x65c7); //w 24 15 0 65c7
1221 rtl8169_write_gmii_reg_bit(ioaddr
, 4, 11, 0); //w 4 11 11 0
1223 for (i
= 0; i
< ARRAY_SIZE(phy_magic
); i
++, p
++) {
1226 val
= (mdio_read(ioaddr
, pos
) & 0x0fff) | (p
->regs
[0] & 0xffff);
1227 mdio_write(ioaddr
, pos
, val
);
1229 mdio_write(ioaddr
, pos
, p
->regs
[4 - pos
] & 0xffff);
1230 rtl8169_write_gmii_reg_bit(ioaddr
, 4, 11, 1); //w 4 11 11 1
1231 rtl8169_write_gmii_reg_bit(ioaddr
, 4, 11, 0); //w 4 11 11 0
1233 mdio_write(ioaddr
, 0x1f, 0x0000); //w 31 2 0 0
1236 static void rtl8169sb_hw_phy_config(void __iomem
*ioaddr
)
1238 struct phy_reg phy_reg_init
[] = {
1244 rtl_phy_write(ioaddr
, phy_reg_init
, ARRAY_SIZE(phy_reg_init
));
1247 static void rtl8168cp_hw_phy_config(void __iomem
*ioaddr
)
1249 struct phy_reg phy_reg_init
[] = {
1257 rtl_phy_write(ioaddr
, phy_reg_init
, ARRAY_SIZE(phy_reg_init
));
1260 static void rtl8168c_hw_phy_config(void __iomem
*ioaddr
)
1262 struct phy_reg phy_reg_init
[] = {
1277 rtl_phy_write(ioaddr
, phy_reg_init
, ARRAY_SIZE(phy_reg_init
));
1280 static void rtl_hw_phy_config(struct net_device
*dev
)
1282 struct rtl8169_private
*tp
= netdev_priv(dev
);
1283 void __iomem
*ioaddr
= tp
->mmio_addr
;
1285 rtl8169_print_mac_version(tp
);
1287 switch (tp
->mac_version
) {
1288 case RTL_GIGA_MAC_VER_01
:
1290 case RTL_GIGA_MAC_VER_02
:
1291 case RTL_GIGA_MAC_VER_03
:
1292 rtl8169s_hw_phy_config(ioaddr
);
1294 case RTL_GIGA_MAC_VER_04
:
1295 rtl8169sb_hw_phy_config(ioaddr
);
1297 case RTL_GIGA_MAC_VER_18
:
1298 rtl8168cp_hw_phy_config(ioaddr
);
1300 case RTL_GIGA_MAC_VER_19
:
1301 rtl8168c_hw_phy_config(ioaddr
);
1308 static void rtl8169_phy_timer(unsigned long __opaque
)
1310 struct net_device
*dev
= (struct net_device
*)__opaque
;
1311 struct rtl8169_private
*tp
= netdev_priv(dev
);
1312 struct timer_list
*timer
= &tp
->timer
;
1313 void __iomem
*ioaddr
= tp
->mmio_addr
;
1314 unsigned long timeout
= RTL8169_PHY_TIMEOUT
;
1316 assert(tp
->mac_version
> RTL_GIGA_MAC_VER_01
);
1318 if (!(tp
->phy_1000_ctrl_reg
& ADVERTISE_1000FULL
))
1321 spin_lock_irq(&tp
->lock
);
1323 if (tp
->phy_reset_pending(ioaddr
)) {
1325 * A busy loop could burn quite a few cycles on nowadays CPU.
1326 * Let's delay the execution of the timer for a few ticks.
1332 if (tp
->link_ok(ioaddr
))
1335 if (netif_msg_link(tp
))
1336 printk(KERN_WARNING
"%s: PHY reset until link up\n", dev
->name
);
1338 tp
->phy_reset_enable(ioaddr
);
1341 mod_timer(timer
, jiffies
+ timeout
);
1343 spin_unlock_irq(&tp
->lock
);
1346 static inline void rtl8169_delete_timer(struct net_device
*dev
)
1348 struct rtl8169_private
*tp
= netdev_priv(dev
);
1349 struct timer_list
*timer
= &tp
->timer
;
1351 if (tp
->mac_version
<= RTL_GIGA_MAC_VER_01
)
1354 del_timer_sync(timer
);
1357 static inline void rtl8169_request_timer(struct net_device
*dev
)
1359 struct rtl8169_private
*tp
= netdev_priv(dev
);
1360 struct timer_list
*timer
= &tp
->timer
;
1362 if (tp
->mac_version
<= RTL_GIGA_MAC_VER_01
)
1365 mod_timer(timer
, jiffies
+ RTL8169_PHY_TIMEOUT
);
1368 #ifdef CONFIG_NET_POLL_CONTROLLER
1370 * Polling 'interrupt' - used by things like netconsole to send skbs
1371 * without having to re-enable interrupts. It's not called while
1372 * the interrupt routine is executing.
1374 static void rtl8169_netpoll(struct net_device
*dev
)
1376 struct rtl8169_private
*tp
= netdev_priv(dev
);
1377 struct pci_dev
*pdev
= tp
->pci_dev
;
1379 disable_irq(pdev
->irq
);
1380 rtl8169_interrupt(pdev
->irq
, dev
);
1381 enable_irq(pdev
->irq
);
1385 static void rtl8169_release_board(struct pci_dev
*pdev
, struct net_device
*dev
,
1386 void __iomem
*ioaddr
)
1389 pci_release_regions(pdev
);
1390 pci_disable_device(pdev
);
1394 static void rtl8169_phy_reset(struct net_device
*dev
,
1395 struct rtl8169_private
*tp
)
1397 void __iomem
*ioaddr
= tp
->mmio_addr
;
1400 tp
->phy_reset_enable(ioaddr
);
1401 for (i
= 0; i
< 100; i
++) {
1402 if (!tp
->phy_reset_pending(ioaddr
))
1406 if (netif_msg_link(tp
))
1407 printk(KERN_ERR
"%s: PHY reset failed.\n", dev
->name
);
1410 static void rtl8169_init_phy(struct net_device
*dev
, struct rtl8169_private
*tp
)
1412 void __iomem
*ioaddr
= tp
->mmio_addr
;
1414 rtl_hw_phy_config(dev
);
1416 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1419 pci_write_config_byte(tp
->pci_dev
, PCI_LATENCY_TIMER
, 0x40);
1421 if (tp
->mac_version
<= RTL_GIGA_MAC_VER_06
)
1422 pci_write_config_byte(tp
->pci_dev
, PCI_CACHE_LINE_SIZE
, 0x08);
1424 if (tp
->mac_version
== RTL_GIGA_MAC_VER_02
) {
1425 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1427 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
1428 mdio_write(ioaddr
, 0x0b, 0x0000); //w 0x0b 15 0 0
1431 rtl8169_phy_reset(dev
, tp
);
1434 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
1435 * only 8101. Don't panic.
1437 rtl8169_set_speed(dev
, AUTONEG_ENABLE
, SPEED_1000
, DUPLEX_FULL
);
1439 if ((RTL_R8(PHYstatus
) & TBI_Enable
) && netif_msg_link(tp
))
1440 printk(KERN_INFO PFX
"%s: TBI auto-negotiating\n", dev
->name
);
1443 static void rtl_rar_set(struct rtl8169_private
*tp
, u8
*addr
)
1445 void __iomem
*ioaddr
= tp
->mmio_addr
;
1449 low
= addr
[0] | (addr
[1] << 8) | (addr
[2] << 16) | (addr
[3] << 24);
1450 high
= addr
[4] | (addr
[5] << 8);
1452 spin_lock_irq(&tp
->lock
);
1454 RTL_W8(Cfg9346
, Cfg9346_Unlock
);
1456 RTL_W32(MAC4
, high
);
1457 RTL_W8(Cfg9346
, Cfg9346_Lock
);
1459 spin_unlock_irq(&tp
->lock
);
1462 static int rtl_set_mac_address(struct net_device
*dev
, void *p
)
1464 struct rtl8169_private
*tp
= netdev_priv(dev
);
1465 struct sockaddr
*addr
= p
;
1467 if (!is_valid_ether_addr(addr
->sa_data
))
1468 return -EADDRNOTAVAIL
;
1470 memcpy(dev
->dev_addr
, addr
->sa_data
, dev
->addr_len
);
1472 rtl_rar_set(tp
, dev
->dev_addr
);
1477 static int rtl8169_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
1479 struct rtl8169_private
*tp
= netdev_priv(dev
);
1480 struct mii_ioctl_data
*data
= if_mii(ifr
);
1482 if (!netif_running(dev
))
1487 data
->phy_id
= 32; /* Internal PHY */
1491 data
->val_out
= mdio_read(tp
->mmio_addr
, data
->reg_num
& 0x1f);
1495 if (!capable(CAP_NET_ADMIN
))
1497 mdio_write(tp
->mmio_addr
, data
->reg_num
& 0x1f, data
->val_in
);
1503 static const struct rtl_cfg_info
{
1504 void (*hw_start
)(struct net_device
*);
1505 unsigned int region
;
1510 } rtl_cfg_infos
[] = {
1512 .hw_start
= rtl_hw_start_8169
,
1515 .intr_event
= SYSErr
| LinkChg
| RxOverflow
|
1516 RxFIFOOver
| TxErr
| TxOK
| RxOK
| RxErr
,
1517 .napi_event
= RxFIFOOver
| TxErr
| TxOK
| RxOK
| RxOverflow
,
1521 .hw_start
= rtl_hw_start_8168
,
1524 .intr_event
= SYSErr
| LinkChg
| RxOverflow
|
1525 TxErr
| TxOK
| RxOK
| RxErr
,
1526 .napi_event
= TxErr
| TxOK
| RxOK
| RxOverflow
,
1527 .msi
= RTL_FEATURE_MSI
1530 .hw_start
= rtl_hw_start_8101
,
1533 .intr_event
= SYSErr
| LinkChg
| RxOverflow
| PCSTimeout
|
1534 RxFIFOOver
| TxErr
| TxOK
| RxOK
| RxErr
,
1535 .napi_event
= RxFIFOOver
| TxErr
| TxOK
| RxOK
| RxOverflow
,
1536 .msi
= RTL_FEATURE_MSI
1540 /* Cfg9346_Unlock assumed. */
1541 static unsigned rtl_try_msi(struct pci_dev
*pdev
, void __iomem
*ioaddr
,
1542 const struct rtl_cfg_info
*cfg
)
1547 cfg2
= RTL_R8(Config2
) & ~MSIEnable
;
1549 if (pci_enable_msi(pdev
)) {
1550 dev_info(&pdev
->dev
, "no MSI. Back to INTx.\n");
1553 msi
= RTL_FEATURE_MSI
;
1556 RTL_W8(Config2
, cfg2
);
1560 static void rtl_disable_msi(struct pci_dev
*pdev
, struct rtl8169_private
*tp
)
1562 if (tp
->features
& RTL_FEATURE_MSI
) {
1563 pci_disable_msi(pdev
);
1564 tp
->features
&= ~RTL_FEATURE_MSI
;
1568 static int __devinit
1569 rtl8169_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1571 const struct rtl_cfg_info
*cfg
= rtl_cfg_infos
+ ent
->driver_data
;
1572 const unsigned int region
= cfg
->region
;
1573 struct rtl8169_private
*tp
;
1574 struct net_device
*dev
;
1575 void __iomem
*ioaddr
;
1579 if (netif_msg_drv(&debug
)) {
1580 printk(KERN_INFO
"%s Gigabit Ethernet driver %s loaded\n",
1581 MODULENAME
, RTL8169_VERSION
);
1584 dev
= alloc_etherdev(sizeof (*tp
));
1586 if (netif_msg_drv(&debug
))
1587 dev_err(&pdev
->dev
, "unable to alloc new ethernet\n");
1592 SET_NETDEV_DEV(dev
, &pdev
->dev
);
1593 tp
= netdev_priv(dev
);
1595 tp
->msg_enable
= netif_msg_init(debug
.msg_enable
, R8169_MSG_DEFAULT
);
1597 /* enable device (incl. PCI PM wakeup and hotplug setup) */
1598 rc
= pci_enable_device(pdev
);
1600 if (netif_msg_probe(tp
))
1601 dev_err(&pdev
->dev
, "enable failure\n");
1602 goto err_out_free_dev_1
;
1605 rc
= pci_set_mwi(pdev
);
1607 goto err_out_disable_2
;
1609 /* make sure PCI base addr 1 is MMIO */
1610 if (!(pci_resource_flags(pdev
, region
) & IORESOURCE_MEM
)) {
1611 if (netif_msg_probe(tp
)) {
1613 "region #%d not an MMIO resource, aborting\n",
1620 /* check for weird/broken PCI region reporting */
1621 if (pci_resource_len(pdev
, region
) < R8169_REGS_SIZE
) {
1622 if (netif_msg_probe(tp
)) {
1624 "Invalid PCI region size(s), aborting\n");
1630 rc
= pci_request_regions(pdev
, MODULENAME
);
1632 if (netif_msg_probe(tp
))
1633 dev_err(&pdev
->dev
, "could not request regions.\n");
1637 tp
->cp_cmd
= PCIMulRW
| RxChkSum
;
1639 if ((sizeof(dma_addr_t
) > 4) &&
1640 !pci_set_dma_mask(pdev
, DMA_64BIT_MASK
) && use_dac
) {
1641 tp
->cp_cmd
|= PCIDAC
;
1642 dev
->features
|= NETIF_F_HIGHDMA
;
1644 rc
= pci_set_dma_mask(pdev
, DMA_32BIT_MASK
);
1646 if (netif_msg_probe(tp
)) {
1648 "DMA configuration failed.\n");
1650 goto err_out_free_res_4
;
1654 pci_set_master(pdev
);
1656 /* ioremap MMIO region */
1657 ioaddr
= ioremap(pci_resource_start(pdev
, region
), R8169_REGS_SIZE
);
1659 if (netif_msg_probe(tp
))
1660 dev_err(&pdev
->dev
, "cannot remap MMIO, aborting\n");
1662 goto err_out_free_res_4
;
1665 /* Unneeded ? Don't mess with Mrs. Murphy. */
1666 rtl8169_irq_mask_and_ack(ioaddr
);
1668 /* Soft reset the chip. */
1669 RTL_W8(ChipCmd
, CmdReset
);
1671 /* Check that the chip has finished the reset. */
1672 for (i
= 0; i
< 100; i
++) {
1673 if ((RTL_R8(ChipCmd
) & CmdReset
) == 0)
1675 msleep_interruptible(1);
1678 /* Identify chip attached to board */
1679 rtl8169_get_mac_version(tp
, ioaddr
);
1681 rtl8169_print_mac_version(tp
);
1683 for (i
= ARRAY_SIZE(rtl_chip_info
) - 1; i
>= 0; i
--) {
1684 if (tp
->mac_version
== rtl_chip_info
[i
].mac_version
)
1688 /* Unknown chip: assume array element #0, original RTL-8169 */
1689 if (netif_msg_probe(tp
)) {
1690 dev_printk(KERN_DEBUG
, &pdev
->dev
,
1691 "unknown chip version, assuming %s\n",
1692 rtl_chip_info
[0].name
);
1698 RTL_W8(Cfg9346
, Cfg9346_Unlock
);
1699 RTL_W8(Config1
, RTL_R8(Config1
) | PMEnable
);
1700 RTL_W8(Config5
, RTL_R8(Config5
) & PMEStatus
);
1701 tp
->features
|= rtl_try_msi(pdev
, ioaddr
, cfg
);
1702 RTL_W8(Cfg9346
, Cfg9346_Lock
);
1704 if (RTL_R8(PHYstatus
) & TBI_Enable
) {
1705 tp
->set_speed
= rtl8169_set_speed_tbi
;
1706 tp
->get_settings
= rtl8169_gset_tbi
;
1707 tp
->phy_reset_enable
= rtl8169_tbi_reset_enable
;
1708 tp
->phy_reset_pending
= rtl8169_tbi_reset_pending
;
1709 tp
->link_ok
= rtl8169_tbi_link_ok
;
1711 tp
->phy_1000_ctrl_reg
= ADVERTISE_1000FULL
; /* Implied by TBI */
1713 tp
->set_speed
= rtl8169_set_speed_xmii
;
1714 tp
->get_settings
= rtl8169_gset_xmii
;
1715 tp
->phy_reset_enable
= rtl8169_xmii_reset_enable
;
1716 tp
->phy_reset_pending
= rtl8169_xmii_reset_pending
;
1717 tp
->link_ok
= rtl8169_xmii_link_ok
;
1719 dev
->do_ioctl
= rtl8169_ioctl
;
1722 /* Get MAC address. FIXME: read EEPROM */
1723 for (i
= 0; i
< MAC_ADDR_LEN
; i
++)
1724 dev
->dev_addr
[i
] = RTL_R8(MAC0
+ i
);
1725 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
1727 dev
->open
= rtl8169_open
;
1728 dev
->hard_start_xmit
= rtl8169_start_xmit
;
1729 dev
->get_stats
= rtl8169_get_stats
;
1730 SET_ETHTOOL_OPS(dev
, &rtl8169_ethtool_ops
);
1731 dev
->stop
= rtl8169_close
;
1732 dev
->tx_timeout
= rtl8169_tx_timeout
;
1733 dev
->set_multicast_list
= rtl_set_rx_mode
;
1734 dev
->watchdog_timeo
= RTL8169_TX_TIMEOUT
;
1735 dev
->irq
= pdev
->irq
;
1736 dev
->base_addr
= (unsigned long) ioaddr
;
1737 dev
->change_mtu
= rtl8169_change_mtu
;
1738 dev
->set_mac_address
= rtl_set_mac_address
;
1740 #ifdef CONFIG_R8169_NAPI
1741 netif_napi_add(dev
, &tp
->napi
, rtl8169_poll
, R8169_NAPI_WEIGHT
);
1744 #ifdef CONFIG_R8169_VLAN
1745 dev
->features
|= NETIF_F_HW_VLAN_TX
| NETIF_F_HW_VLAN_RX
;
1746 dev
->vlan_rx_register
= rtl8169_vlan_rx_register
;
1749 #ifdef CONFIG_NET_POLL_CONTROLLER
1750 dev
->poll_controller
= rtl8169_netpoll
;
1753 tp
->intr_mask
= 0xffff;
1755 tp
->mmio_addr
= ioaddr
;
1756 tp
->align
= cfg
->align
;
1757 tp
->hw_start
= cfg
->hw_start
;
1758 tp
->intr_event
= cfg
->intr_event
;
1759 tp
->napi_event
= cfg
->napi_event
;
1761 init_timer(&tp
->timer
);
1762 tp
->timer
.data
= (unsigned long) dev
;
1763 tp
->timer
.function
= rtl8169_phy_timer
;
1765 spin_lock_init(&tp
->lock
);
1767 rc
= register_netdev(dev
);
1771 pci_set_drvdata(pdev
, dev
);
1773 if (netif_msg_probe(tp
)) {
1774 u32 xid
= RTL_R32(TxConfig
) & 0x7cf0f8ff;
1776 printk(KERN_INFO
"%s: %s at 0x%lx, "
1777 "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
1778 "XID %08x IRQ %d\n",
1780 rtl_chip_info
[tp
->chipset
].name
,
1782 dev
->dev_addr
[0], dev
->dev_addr
[1],
1783 dev
->dev_addr
[2], dev
->dev_addr
[3],
1784 dev
->dev_addr
[4], dev
->dev_addr
[5], xid
, dev
->irq
);
1787 rtl8169_init_phy(dev
, tp
);
1793 rtl_disable_msi(pdev
, tp
);
1796 pci_release_regions(pdev
);
1798 pci_clear_mwi(pdev
);
1800 pci_disable_device(pdev
);
1806 static void __devexit
rtl8169_remove_one(struct pci_dev
*pdev
)
1808 struct net_device
*dev
= pci_get_drvdata(pdev
);
1809 struct rtl8169_private
*tp
= netdev_priv(dev
);
1811 flush_scheduled_work();
1813 unregister_netdev(dev
);
1814 rtl_disable_msi(pdev
, tp
);
1815 rtl8169_release_board(pdev
, dev
, tp
->mmio_addr
);
1816 pci_set_drvdata(pdev
, NULL
);
1819 static void rtl8169_set_rxbufsize(struct rtl8169_private
*tp
,
1820 struct net_device
*dev
)
1822 unsigned int mtu
= dev
->mtu
;
1824 tp
->rx_buf_sz
= (mtu
> RX_BUF_SIZE
) ? mtu
+ ETH_HLEN
+ 8 : RX_BUF_SIZE
;
1827 static int rtl8169_open(struct net_device
*dev
)
1829 struct rtl8169_private
*tp
= netdev_priv(dev
);
1830 struct pci_dev
*pdev
= tp
->pci_dev
;
1831 int retval
= -ENOMEM
;
1834 rtl8169_set_rxbufsize(tp
, dev
);
1837 * Rx and Tx desscriptors needs 256 bytes alignment.
1838 * pci_alloc_consistent provides more.
1840 tp
->TxDescArray
= pci_alloc_consistent(pdev
, R8169_TX_RING_BYTES
,
1842 if (!tp
->TxDescArray
)
1845 tp
->RxDescArray
= pci_alloc_consistent(pdev
, R8169_RX_RING_BYTES
,
1847 if (!tp
->RxDescArray
)
1850 retval
= rtl8169_init_ring(dev
);
1854 INIT_DELAYED_WORK(&tp
->task
, NULL
);
1858 retval
= request_irq(dev
->irq
, rtl8169_interrupt
,
1859 (tp
->features
& RTL_FEATURE_MSI
) ? 0 : IRQF_SHARED
,
1862 goto err_release_ring_2
;
1864 #ifdef CONFIG_R8169_NAPI
1865 napi_enable(&tp
->napi
);
1870 rtl8169_request_timer(dev
);
1872 rtl8169_check_link_status(dev
, tp
, tp
->mmio_addr
);
1877 rtl8169_rx_clear(tp
);
1879 pci_free_consistent(pdev
, R8169_RX_RING_BYTES
, tp
->RxDescArray
,
1882 pci_free_consistent(pdev
, R8169_TX_RING_BYTES
, tp
->TxDescArray
,
1887 static void rtl8169_hw_reset(void __iomem
*ioaddr
)
1889 /* Disable interrupts */
1890 rtl8169_irq_mask_and_ack(ioaddr
);
1892 /* Reset the chipset */
1893 RTL_W8(ChipCmd
, CmdReset
);
1899 static void rtl_set_rx_tx_config_registers(struct rtl8169_private
*tp
)
1901 void __iomem
*ioaddr
= tp
->mmio_addr
;
1902 u32 cfg
= rtl8169_rx_config
;
1904 cfg
|= (RTL_R32(RxConfig
) & rtl_chip_info
[tp
->chipset
].RxConfigMask
);
1905 RTL_W32(RxConfig
, cfg
);
1907 /* Set DMA burst size and Interframe Gap Time */
1908 RTL_W32(TxConfig
, (TX_DMA_BURST
<< TxDMAShift
) |
1909 (InterFrameGap
<< TxInterFrameGapShift
));
1912 static void rtl_hw_start(struct net_device
*dev
)
1914 struct rtl8169_private
*tp
= netdev_priv(dev
);
1915 void __iomem
*ioaddr
= tp
->mmio_addr
;
1918 /* Soft reset the chip. */
1919 RTL_W8(ChipCmd
, CmdReset
);
1921 /* Check that the chip has finished the reset. */
1922 for (i
= 0; i
< 100; i
++) {
1923 if ((RTL_R8(ChipCmd
) & CmdReset
) == 0)
1925 msleep_interruptible(1);
1930 netif_start_queue(dev
);
1934 static void rtl_set_rx_tx_desc_registers(struct rtl8169_private
*tp
,
1935 void __iomem
*ioaddr
)
1938 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
1939 * register to be written before TxDescAddrLow to work.
1940 * Switching from MMIO to I/O access fixes the issue as well.
1942 RTL_W32(TxDescStartAddrHigh
, ((u64
) tp
->TxPhyAddr
) >> 32);
1943 RTL_W32(TxDescStartAddrLow
, ((u64
) tp
->TxPhyAddr
) & DMA_32BIT_MASK
);
1944 RTL_W32(RxDescAddrHigh
, ((u64
) tp
->RxPhyAddr
) >> 32);
1945 RTL_W32(RxDescAddrLow
, ((u64
) tp
->RxPhyAddr
) & DMA_32BIT_MASK
);
1948 static u16
rtl_rw_cpluscmd(void __iomem
*ioaddr
)
1952 cmd
= RTL_R16(CPlusCmd
);
1953 RTL_W16(CPlusCmd
, cmd
);
1957 static void rtl_set_rx_max_size(void __iomem
*ioaddr
)
1959 /* Low hurts. Let's disable the filtering. */
1960 RTL_W16(RxMaxSize
, 16383);
1963 static void rtl8169_set_magic_reg(void __iomem
*ioaddr
, unsigned mac_version
)
1970 { RTL_GIGA_MAC_VER_05
, PCI_Clock_33MHz
, 0x000fff00 }, // 8110SCd
1971 { RTL_GIGA_MAC_VER_05
, PCI_Clock_66MHz
, 0x000fffff },
1972 { RTL_GIGA_MAC_VER_06
, PCI_Clock_33MHz
, 0x00ffff00 }, // 8110SCe
1973 { RTL_GIGA_MAC_VER_06
, PCI_Clock_66MHz
, 0x00ffffff }
1978 clk
= RTL_R8(Config2
) & PCI_Clock_66MHz
;
1979 for (i
= 0; i
< ARRAY_SIZE(cfg2_info
); i
++) {
1980 if ((p
->mac_version
== mac_version
) && (p
->clk
== clk
)) {
1981 RTL_W32(0x7c, p
->val
);
1987 static void rtl_hw_start_8169(struct net_device
*dev
)
1989 struct rtl8169_private
*tp
= netdev_priv(dev
);
1990 void __iomem
*ioaddr
= tp
->mmio_addr
;
1991 struct pci_dev
*pdev
= tp
->pci_dev
;
1993 if (tp
->mac_version
== RTL_GIGA_MAC_VER_05
) {
1994 RTL_W16(CPlusCmd
, RTL_R16(CPlusCmd
) | PCIMulRW
);
1995 pci_write_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, 0x08);
1998 RTL_W8(Cfg9346
, Cfg9346_Unlock
);
1999 if ((tp
->mac_version
== RTL_GIGA_MAC_VER_01
) ||
2000 (tp
->mac_version
== RTL_GIGA_MAC_VER_02
) ||
2001 (tp
->mac_version
== RTL_GIGA_MAC_VER_03
) ||
2002 (tp
->mac_version
== RTL_GIGA_MAC_VER_04
))
2003 RTL_W8(ChipCmd
, CmdTxEnb
| CmdRxEnb
);
2005 RTL_W8(EarlyTxThres
, EarlyTxThld
);
2007 rtl_set_rx_max_size(ioaddr
);
2009 if ((tp
->mac_version
== RTL_GIGA_MAC_VER_01
) ||
2010 (tp
->mac_version
== RTL_GIGA_MAC_VER_02
) ||
2011 (tp
->mac_version
== RTL_GIGA_MAC_VER_03
) ||
2012 (tp
->mac_version
== RTL_GIGA_MAC_VER_04
))
2013 rtl_set_rx_tx_config_registers(tp
);
2015 tp
->cp_cmd
|= rtl_rw_cpluscmd(ioaddr
) | PCIMulRW
;
2017 if ((tp
->mac_version
== RTL_GIGA_MAC_VER_02
) ||
2018 (tp
->mac_version
== RTL_GIGA_MAC_VER_03
)) {
2019 dprintk("Set MAC Reg C+CR Offset 0xE0. "
2020 "Bit-3 and bit-14 MUST be 1\n");
2021 tp
->cp_cmd
|= (1 << 14);
2024 RTL_W16(CPlusCmd
, tp
->cp_cmd
);
2026 rtl8169_set_magic_reg(ioaddr
, tp
->mac_version
);
2029 * Undocumented corner. Supposedly:
2030 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
2032 RTL_W16(IntrMitigate
, 0x0000);
2034 rtl_set_rx_tx_desc_registers(tp
, ioaddr
);
2036 if ((tp
->mac_version
!= RTL_GIGA_MAC_VER_01
) &&
2037 (tp
->mac_version
!= RTL_GIGA_MAC_VER_02
) &&
2038 (tp
->mac_version
!= RTL_GIGA_MAC_VER_03
) &&
2039 (tp
->mac_version
!= RTL_GIGA_MAC_VER_04
)) {
2040 RTL_W8(ChipCmd
, CmdTxEnb
| CmdRxEnb
);
2041 rtl_set_rx_tx_config_registers(tp
);
2044 RTL_W8(Cfg9346
, Cfg9346_Lock
);
2046 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
2049 RTL_W32(RxMissed
, 0);
2051 rtl_set_rx_mode(dev
);
2053 /* no early-rx interrupts */
2054 RTL_W16(MultiIntr
, RTL_R16(MultiIntr
) & 0xF000);
2056 /* Enable all known interrupts by setting the interrupt mask. */
2057 RTL_W16(IntrMask
, tp
->intr_event
);
2060 static void rtl_hw_start_8168(struct net_device
*dev
)
2062 struct rtl8169_private
*tp
= netdev_priv(dev
);
2063 void __iomem
*ioaddr
= tp
->mmio_addr
;
2064 struct pci_dev
*pdev
= tp
->pci_dev
;
2067 RTL_W8(Cfg9346
, Cfg9346_Unlock
);
2069 RTL_W8(EarlyTxThres
, EarlyTxThld
);
2071 rtl_set_rx_max_size(ioaddr
);
2073 rtl_set_rx_tx_config_registers(tp
);
2075 tp
->cp_cmd
|= RTL_R16(CPlusCmd
) | PktCntrDisable
| INTT_1
;
2077 RTL_W16(CPlusCmd
, tp
->cp_cmd
);
2079 /* Tx performance tweak. */
2080 pci_read_config_byte(pdev
, 0x69, &ctl
);
2081 ctl
= (ctl
& ~0x70) | 0x50;
2082 pci_write_config_byte(pdev
, 0x69, ctl
);
2084 RTL_W16(IntrMitigate
, 0x5151);
2086 /* Work around for RxFIFO overflow. */
2087 if (tp
->mac_version
== RTL_GIGA_MAC_VER_11
) {
2088 tp
->intr_event
|= RxFIFOOver
| PCSTimeout
;
2089 tp
->intr_event
&= ~RxOverflow
;
2092 rtl_set_rx_tx_desc_registers(tp
, ioaddr
);
2094 RTL_W8(Cfg9346
, Cfg9346_Lock
);
2098 RTL_W32(RxMissed
, 0);
2100 rtl_set_rx_mode(dev
);
2102 RTL_W8(ChipCmd
, CmdTxEnb
| CmdRxEnb
);
2104 RTL_W16(MultiIntr
, RTL_R16(MultiIntr
) & 0xF000);
2106 RTL_W16(IntrMask
, tp
->intr_event
);
2109 static void rtl_hw_start_8101(struct net_device
*dev
)
2111 struct rtl8169_private
*tp
= netdev_priv(dev
);
2112 void __iomem
*ioaddr
= tp
->mmio_addr
;
2113 struct pci_dev
*pdev
= tp
->pci_dev
;
2115 if ((tp
->mac_version
== RTL_GIGA_MAC_VER_13
) ||
2116 (tp
->mac_version
== RTL_GIGA_MAC_VER_16
)) {
2117 pci_write_config_word(pdev
, 0x68, 0x00);
2118 pci_write_config_word(pdev
, 0x69, 0x08);
2121 RTL_W8(Cfg9346
, Cfg9346_Unlock
);
2123 RTL_W8(EarlyTxThres
, EarlyTxThld
);
2125 rtl_set_rx_max_size(ioaddr
);
2127 tp
->cp_cmd
|= rtl_rw_cpluscmd(ioaddr
) | PCIMulRW
;
2129 RTL_W16(CPlusCmd
, tp
->cp_cmd
);
2131 RTL_W16(IntrMitigate
, 0x0000);
2133 rtl_set_rx_tx_desc_registers(tp
, ioaddr
);
2135 RTL_W8(ChipCmd
, CmdTxEnb
| CmdRxEnb
);
2136 rtl_set_rx_tx_config_registers(tp
);
2138 RTL_W8(Cfg9346
, Cfg9346_Lock
);
2142 RTL_W32(RxMissed
, 0);
2144 rtl_set_rx_mode(dev
);
2146 RTL_W8(ChipCmd
, CmdTxEnb
| CmdRxEnb
);
2148 RTL_W16(MultiIntr
, RTL_R16(MultiIntr
) & 0xf000);
2150 RTL_W16(IntrMask
, tp
->intr_event
);
2153 static int rtl8169_change_mtu(struct net_device
*dev
, int new_mtu
)
2155 struct rtl8169_private
*tp
= netdev_priv(dev
);
2158 if (new_mtu
< ETH_ZLEN
|| new_mtu
> SafeMtu
)
2163 if (!netif_running(dev
))
2168 rtl8169_set_rxbufsize(tp
, dev
);
2170 ret
= rtl8169_init_ring(dev
);
2174 #ifdef CONFIG_R8169_NAPI
2175 napi_enable(&tp
->napi
);
2180 rtl8169_request_timer(dev
);
2186 static inline void rtl8169_make_unusable_by_asic(struct RxDesc
*desc
)
2188 desc
->addr
= 0x0badbadbadbadbadull
;
2189 desc
->opts1
&= ~cpu_to_le32(DescOwn
| RsvdMask
);
2192 static void rtl8169_free_rx_skb(struct rtl8169_private
*tp
,
2193 struct sk_buff
**sk_buff
, struct RxDesc
*desc
)
2195 struct pci_dev
*pdev
= tp
->pci_dev
;
2197 pci_unmap_single(pdev
, le64_to_cpu(desc
->addr
), tp
->rx_buf_sz
,
2198 PCI_DMA_FROMDEVICE
);
2199 dev_kfree_skb(*sk_buff
);
2201 rtl8169_make_unusable_by_asic(desc
);
2204 static inline void rtl8169_mark_to_asic(struct RxDesc
*desc
, u32 rx_buf_sz
)
2206 u32 eor
= le32_to_cpu(desc
->opts1
) & RingEnd
;
2208 desc
->opts1
= cpu_to_le32(DescOwn
| eor
| rx_buf_sz
);
2211 static inline void rtl8169_map_to_asic(struct RxDesc
*desc
, dma_addr_t mapping
,
2214 desc
->addr
= cpu_to_le64(mapping
);
2216 rtl8169_mark_to_asic(desc
, rx_buf_sz
);
2219 static struct sk_buff
*rtl8169_alloc_rx_skb(struct pci_dev
*pdev
,
2220 struct net_device
*dev
,
2221 struct RxDesc
*desc
, int rx_buf_sz
,
2224 struct sk_buff
*skb
;
2228 pad
= align
? align
: NET_IP_ALIGN
;
2230 skb
= netdev_alloc_skb(dev
, rx_buf_sz
+ pad
);
2234 skb_reserve(skb
, align
? ((pad
- 1) & (unsigned long)skb
->data
) : pad
);
2236 mapping
= pci_map_single(pdev
, skb
->data
, rx_buf_sz
,
2237 PCI_DMA_FROMDEVICE
);
2239 rtl8169_map_to_asic(desc
, mapping
, rx_buf_sz
);
2244 rtl8169_make_unusable_by_asic(desc
);
2248 static void rtl8169_rx_clear(struct rtl8169_private
*tp
)
2252 for (i
= 0; i
< NUM_RX_DESC
; i
++) {
2253 if (tp
->Rx_skbuff
[i
]) {
2254 rtl8169_free_rx_skb(tp
, tp
->Rx_skbuff
+ i
,
2255 tp
->RxDescArray
+ i
);
2260 static u32
rtl8169_rx_fill(struct rtl8169_private
*tp
, struct net_device
*dev
,
2265 for (cur
= start
; end
- cur
!= 0; cur
++) {
2266 struct sk_buff
*skb
;
2267 unsigned int i
= cur
% NUM_RX_DESC
;
2269 WARN_ON((s32
)(end
- cur
) < 0);
2271 if (tp
->Rx_skbuff
[i
])
2274 skb
= rtl8169_alloc_rx_skb(tp
->pci_dev
, dev
,
2275 tp
->RxDescArray
+ i
,
2276 tp
->rx_buf_sz
, tp
->align
);
2280 tp
->Rx_skbuff
[i
] = skb
;
2285 static inline void rtl8169_mark_as_last_descriptor(struct RxDesc
*desc
)
2287 desc
->opts1
|= cpu_to_le32(RingEnd
);
2290 static void rtl8169_init_ring_indexes(struct rtl8169_private
*tp
)
2292 tp
->dirty_tx
= tp
->dirty_rx
= tp
->cur_tx
= tp
->cur_rx
= 0;
2295 static int rtl8169_init_ring(struct net_device
*dev
)
2297 struct rtl8169_private
*tp
= netdev_priv(dev
);
2299 rtl8169_init_ring_indexes(tp
);
2301 memset(tp
->tx_skb
, 0x0, NUM_TX_DESC
* sizeof(struct ring_info
));
2302 memset(tp
->Rx_skbuff
, 0x0, NUM_RX_DESC
* sizeof(struct sk_buff
*));
2304 if (rtl8169_rx_fill(tp
, dev
, 0, NUM_RX_DESC
) != NUM_RX_DESC
)
2307 rtl8169_mark_as_last_descriptor(tp
->RxDescArray
+ NUM_RX_DESC
- 1);
2312 rtl8169_rx_clear(tp
);
2316 static void rtl8169_unmap_tx_skb(struct pci_dev
*pdev
, struct ring_info
*tx_skb
,
2317 struct TxDesc
*desc
)
2319 unsigned int len
= tx_skb
->len
;
2321 pci_unmap_single(pdev
, le64_to_cpu(desc
->addr
), len
, PCI_DMA_TODEVICE
);
2328 static void rtl8169_tx_clear(struct rtl8169_private
*tp
)
2332 for (i
= tp
->dirty_tx
; i
< tp
->dirty_tx
+ NUM_TX_DESC
; i
++) {
2333 unsigned int entry
= i
% NUM_TX_DESC
;
2334 struct ring_info
*tx_skb
= tp
->tx_skb
+ entry
;
2335 unsigned int len
= tx_skb
->len
;
2338 struct sk_buff
*skb
= tx_skb
->skb
;
2340 rtl8169_unmap_tx_skb(tp
->pci_dev
, tx_skb
,
2341 tp
->TxDescArray
+ entry
);
2346 tp
->dev
->stats
.tx_dropped
++;
2349 tp
->cur_tx
= tp
->dirty_tx
= 0;
2352 static void rtl8169_schedule_work(struct net_device
*dev
, work_func_t task
)
2354 struct rtl8169_private
*tp
= netdev_priv(dev
);
2356 PREPARE_DELAYED_WORK(&tp
->task
, task
);
2357 schedule_delayed_work(&tp
->task
, 4);
2360 static void rtl8169_wait_for_quiescence(struct net_device
*dev
)
2362 struct rtl8169_private
*tp
= netdev_priv(dev
);
2363 void __iomem
*ioaddr
= tp
->mmio_addr
;
2365 synchronize_irq(dev
->irq
);
2367 /* Wait for any pending NAPI task to complete */
2368 #ifdef CONFIG_R8169_NAPI
2369 napi_disable(&tp
->napi
);
2372 rtl8169_irq_mask_and_ack(ioaddr
);
2374 #ifdef CONFIG_R8169_NAPI
2375 napi_enable(&tp
->napi
);
2379 static void rtl8169_reinit_task(struct work_struct
*work
)
2381 struct rtl8169_private
*tp
=
2382 container_of(work
, struct rtl8169_private
, task
.work
);
2383 struct net_device
*dev
= tp
->dev
;
2388 if (!netif_running(dev
))
2391 rtl8169_wait_for_quiescence(dev
);
2394 ret
= rtl8169_open(dev
);
2395 if (unlikely(ret
< 0)) {
2396 if (net_ratelimit() && netif_msg_drv(tp
)) {
2397 printk(KERN_ERR PFX
"%s: reinit failure (status = %d)."
2398 " Rescheduling.\n", dev
->name
, ret
);
2400 rtl8169_schedule_work(dev
, rtl8169_reinit_task
);
2407 static void rtl8169_reset_task(struct work_struct
*work
)
2409 struct rtl8169_private
*tp
=
2410 container_of(work
, struct rtl8169_private
, task
.work
);
2411 struct net_device
*dev
= tp
->dev
;
2415 if (!netif_running(dev
))
2418 rtl8169_wait_for_quiescence(dev
);
2420 rtl8169_rx_interrupt(dev
, tp
, tp
->mmio_addr
, ~(u32
)0);
2421 rtl8169_tx_clear(tp
);
2423 if (tp
->dirty_rx
== tp
->cur_rx
) {
2424 rtl8169_init_ring_indexes(tp
);
2426 netif_wake_queue(dev
);
2427 rtl8169_check_link_status(dev
, tp
, tp
->mmio_addr
);
2429 if (net_ratelimit() && netif_msg_intr(tp
)) {
2430 printk(KERN_EMERG PFX
"%s: Rx buffers shortage\n",
2433 rtl8169_schedule_work(dev
, rtl8169_reset_task
);
2440 static void rtl8169_tx_timeout(struct net_device
*dev
)
2442 struct rtl8169_private
*tp
= netdev_priv(dev
);
2444 rtl8169_hw_reset(tp
->mmio_addr
);
2446 /* Let's wait a bit while any (async) irq lands on */
2447 rtl8169_schedule_work(dev
, rtl8169_reset_task
);
2450 static int rtl8169_xmit_frags(struct rtl8169_private
*tp
, struct sk_buff
*skb
,
2453 struct skb_shared_info
*info
= skb_shinfo(skb
);
2454 unsigned int cur_frag
, entry
;
2455 struct TxDesc
* uninitialized_var(txd
);
2458 for (cur_frag
= 0; cur_frag
< info
->nr_frags
; cur_frag
++) {
2459 skb_frag_t
*frag
= info
->frags
+ cur_frag
;
2464 entry
= (entry
+ 1) % NUM_TX_DESC
;
2466 txd
= tp
->TxDescArray
+ entry
;
2468 addr
= ((void *) page_address(frag
->page
)) + frag
->page_offset
;
2469 mapping
= pci_map_single(tp
->pci_dev
, addr
, len
, PCI_DMA_TODEVICE
);
2471 /* anti gcc 2.95.3 bugware (sic) */
2472 status
= opts1
| len
| (RingEnd
* !((entry
+ 1) % NUM_TX_DESC
));
2474 txd
->opts1
= cpu_to_le32(status
);
2475 txd
->addr
= cpu_to_le64(mapping
);
2477 tp
->tx_skb
[entry
].len
= len
;
2481 tp
->tx_skb
[entry
].skb
= skb
;
2482 txd
->opts1
|= cpu_to_le32(LastFrag
);
2488 static inline u32
rtl8169_tso_csum(struct sk_buff
*skb
, struct net_device
*dev
)
2490 if (dev
->features
& NETIF_F_TSO
) {
2491 u32 mss
= skb_shinfo(skb
)->gso_size
;
2494 return LargeSend
| ((mss
& MSSMask
) << MSSShift
);
2496 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
2497 const struct iphdr
*ip
= ip_hdr(skb
);
2499 if (ip
->protocol
== IPPROTO_TCP
)
2500 return IPCS
| TCPCS
;
2501 else if (ip
->protocol
== IPPROTO_UDP
)
2502 return IPCS
| UDPCS
;
2503 WARN_ON(1); /* we need a WARN() */
2508 static int rtl8169_start_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
2510 struct rtl8169_private
*tp
= netdev_priv(dev
);
2511 unsigned int frags
, entry
= tp
->cur_tx
% NUM_TX_DESC
;
2512 struct TxDesc
*txd
= tp
->TxDescArray
+ entry
;
2513 void __iomem
*ioaddr
= tp
->mmio_addr
;
2517 int ret
= NETDEV_TX_OK
;
2519 if (unlikely(TX_BUFFS_AVAIL(tp
) < skb_shinfo(skb
)->nr_frags
)) {
2520 if (netif_msg_drv(tp
)) {
2522 "%s: BUG! Tx Ring full when queue awake!\n",
2528 if (unlikely(le32_to_cpu(txd
->opts1
) & DescOwn
))
2531 opts1
= DescOwn
| rtl8169_tso_csum(skb
, dev
);
2533 frags
= rtl8169_xmit_frags(tp
, skb
, opts1
);
2535 len
= skb_headlen(skb
);
2540 if (unlikely(len
< ETH_ZLEN
)) {
2541 if (skb_padto(skb
, ETH_ZLEN
))
2542 goto err_update_stats
;
2546 opts1
|= FirstFrag
| LastFrag
;
2547 tp
->tx_skb
[entry
].skb
= skb
;
2550 mapping
= pci_map_single(tp
->pci_dev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
2552 tp
->tx_skb
[entry
].len
= len
;
2553 txd
->addr
= cpu_to_le64(mapping
);
2554 txd
->opts2
= cpu_to_le32(rtl8169_tx_vlan_tag(tp
, skb
));
2558 /* anti gcc 2.95.3 bugware (sic) */
2559 status
= opts1
| len
| (RingEnd
* !((entry
+ 1) % NUM_TX_DESC
));
2560 txd
->opts1
= cpu_to_le32(status
);
2562 dev
->trans_start
= jiffies
;
2564 tp
->cur_tx
+= frags
+ 1;
2568 RTL_W8(TxPoll
, NPQ
); /* set polling bit */
2570 if (TX_BUFFS_AVAIL(tp
) < MAX_SKB_FRAGS
) {
2571 netif_stop_queue(dev
);
2573 if (TX_BUFFS_AVAIL(tp
) >= MAX_SKB_FRAGS
)
2574 netif_wake_queue(dev
);
2581 netif_stop_queue(dev
);
2582 ret
= NETDEV_TX_BUSY
;
2584 dev
->stats
.tx_dropped
++;
2588 static void rtl8169_pcierr_interrupt(struct net_device
*dev
)
2590 struct rtl8169_private
*tp
= netdev_priv(dev
);
2591 struct pci_dev
*pdev
= tp
->pci_dev
;
2592 void __iomem
*ioaddr
= tp
->mmio_addr
;
2593 u16 pci_status
, pci_cmd
;
2595 pci_read_config_word(pdev
, PCI_COMMAND
, &pci_cmd
);
2596 pci_read_config_word(pdev
, PCI_STATUS
, &pci_status
);
2598 if (netif_msg_intr(tp
)) {
2600 "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
2601 dev
->name
, pci_cmd
, pci_status
);
2605 * The recovery sequence below admits a very elaborated explanation:
2606 * - it seems to work;
2607 * - I did not see what else could be done;
2608 * - it makes iop3xx happy.
2610 * Feel free to adjust to your needs.
2612 if (pdev
->broken_parity_status
)
2613 pci_cmd
&= ~PCI_COMMAND_PARITY
;
2615 pci_cmd
|= PCI_COMMAND_SERR
| PCI_COMMAND_PARITY
;
2617 pci_write_config_word(pdev
, PCI_COMMAND
, pci_cmd
);
2619 pci_write_config_word(pdev
, PCI_STATUS
,
2620 pci_status
& (PCI_STATUS_DETECTED_PARITY
|
2621 PCI_STATUS_SIG_SYSTEM_ERROR
| PCI_STATUS_REC_MASTER_ABORT
|
2622 PCI_STATUS_REC_TARGET_ABORT
| PCI_STATUS_SIG_TARGET_ABORT
));
2624 /* The infamous DAC f*ckup only happens at boot time */
2625 if ((tp
->cp_cmd
& PCIDAC
) && !tp
->dirty_rx
&& !tp
->cur_rx
) {
2626 if (netif_msg_intr(tp
))
2627 printk(KERN_INFO
"%s: disabling PCI DAC.\n", dev
->name
);
2628 tp
->cp_cmd
&= ~PCIDAC
;
2629 RTL_W16(CPlusCmd
, tp
->cp_cmd
);
2630 dev
->features
&= ~NETIF_F_HIGHDMA
;
2633 rtl8169_hw_reset(ioaddr
);
2635 rtl8169_schedule_work(dev
, rtl8169_reinit_task
);
2638 static void rtl8169_tx_interrupt(struct net_device
*dev
,
2639 struct rtl8169_private
*tp
,
2640 void __iomem
*ioaddr
)
2642 unsigned int dirty_tx
, tx_left
;
2644 dirty_tx
= tp
->dirty_tx
;
2646 tx_left
= tp
->cur_tx
- dirty_tx
;
2648 while (tx_left
> 0) {
2649 unsigned int entry
= dirty_tx
% NUM_TX_DESC
;
2650 struct ring_info
*tx_skb
= tp
->tx_skb
+ entry
;
2651 u32 len
= tx_skb
->len
;
2655 status
= le32_to_cpu(tp
->TxDescArray
[entry
].opts1
);
2656 if (status
& DescOwn
)
2659 dev
->stats
.tx_bytes
+= len
;
2660 dev
->stats
.tx_packets
++;
2662 rtl8169_unmap_tx_skb(tp
->pci_dev
, tx_skb
, tp
->TxDescArray
+ entry
);
2664 if (status
& LastFrag
) {
2665 dev_kfree_skb_irq(tx_skb
->skb
);
2672 if (tp
->dirty_tx
!= dirty_tx
) {
2673 tp
->dirty_tx
= dirty_tx
;
2675 if (netif_queue_stopped(dev
) &&
2676 (TX_BUFFS_AVAIL(tp
) >= MAX_SKB_FRAGS
)) {
2677 netif_wake_queue(dev
);
2680 * 8168 hack: TxPoll requests are lost when the Tx packets are
2681 * too close. Let's kick an extra TxPoll request when a burst
2682 * of start_xmit activity is detected (if it is not detected,
2683 * it is slow enough). -- FR
2686 if (tp
->cur_tx
!= dirty_tx
)
2687 RTL_W8(TxPoll
, NPQ
);
2691 static inline int rtl8169_fragmented_frame(u32 status
)
2693 return (status
& (FirstFrag
| LastFrag
)) != (FirstFrag
| LastFrag
);
2696 static inline void rtl8169_rx_csum(struct sk_buff
*skb
, struct RxDesc
*desc
)
2698 u32 opts1
= le32_to_cpu(desc
->opts1
);
2699 u32 status
= opts1
& RxProtoMask
;
2701 if (((status
== RxProtoTCP
) && !(opts1
& TCPFail
)) ||
2702 ((status
== RxProtoUDP
) && !(opts1
& UDPFail
)) ||
2703 ((status
== RxProtoIP
) && !(opts1
& IPFail
)))
2704 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
2706 skb
->ip_summed
= CHECKSUM_NONE
;
2709 static inline bool rtl8169_try_rx_copy(struct sk_buff
**sk_buff
,
2710 struct rtl8169_private
*tp
, int pkt_size
,
2713 struct sk_buff
*skb
;
2716 if (pkt_size
>= rx_copybreak
)
2719 skb
= netdev_alloc_skb(tp
->dev
, pkt_size
+ NET_IP_ALIGN
);
2723 pci_dma_sync_single_for_cpu(tp
->pci_dev
, addr
, pkt_size
,
2724 PCI_DMA_FROMDEVICE
);
2725 skb_reserve(skb
, NET_IP_ALIGN
);
2726 skb_copy_from_linear_data(*sk_buff
, skb
->data
, pkt_size
);
2733 static int rtl8169_rx_interrupt(struct net_device
*dev
,
2734 struct rtl8169_private
*tp
,
2735 void __iomem
*ioaddr
, u32 budget
)
2737 unsigned int cur_rx
, rx_left
;
2738 unsigned int delta
, count
;
2740 cur_rx
= tp
->cur_rx
;
2741 rx_left
= NUM_RX_DESC
+ tp
->dirty_rx
- cur_rx
;
2742 rx_left
= rtl8169_rx_quota(rx_left
, budget
);
2744 for (; rx_left
> 0; rx_left
--, cur_rx
++) {
2745 unsigned int entry
= cur_rx
% NUM_RX_DESC
;
2746 struct RxDesc
*desc
= tp
->RxDescArray
+ entry
;
2750 status
= le32_to_cpu(desc
->opts1
);
2752 if (status
& DescOwn
)
2754 if (unlikely(status
& RxRES
)) {
2755 if (netif_msg_rx_err(tp
)) {
2757 "%s: Rx ERROR. status = %08x\n",
2760 dev
->stats
.rx_errors
++;
2761 if (status
& (RxRWT
| RxRUNT
))
2762 dev
->stats
.rx_length_errors
++;
2764 dev
->stats
.rx_crc_errors
++;
2765 if (status
& RxFOVF
) {
2766 rtl8169_schedule_work(dev
, rtl8169_reset_task
);
2767 dev
->stats
.rx_fifo_errors
++;
2769 rtl8169_mark_to_asic(desc
, tp
->rx_buf_sz
);
2771 struct sk_buff
*skb
= tp
->Rx_skbuff
[entry
];
2772 dma_addr_t addr
= le64_to_cpu(desc
->addr
);
2773 int pkt_size
= (status
& 0x00001FFF) - 4;
2774 struct pci_dev
*pdev
= tp
->pci_dev
;
2777 * The driver does not support incoming fragmented
2778 * frames. They are seen as a symptom of over-mtu
2781 if (unlikely(rtl8169_fragmented_frame(status
))) {
2782 dev
->stats
.rx_dropped
++;
2783 dev
->stats
.rx_length_errors
++;
2784 rtl8169_mark_to_asic(desc
, tp
->rx_buf_sz
);
2788 rtl8169_rx_csum(skb
, desc
);
2790 if (rtl8169_try_rx_copy(&skb
, tp
, pkt_size
, addr
)) {
2791 pci_dma_sync_single_for_device(pdev
, addr
,
2792 pkt_size
, PCI_DMA_FROMDEVICE
);
2793 rtl8169_mark_to_asic(desc
, tp
->rx_buf_sz
);
2795 pci_unmap_single(pdev
, addr
, pkt_size
,
2796 PCI_DMA_FROMDEVICE
);
2797 tp
->Rx_skbuff
[entry
] = NULL
;
2800 skb_put(skb
, pkt_size
);
2801 skb
->protocol
= eth_type_trans(skb
, dev
);
2803 if (rtl8169_rx_vlan_skb(tp
, desc
, skb
) < 0)
2804 rtl8169_rx_skb(skb
);
2806 dev
->last_rx
= jiffies
;
2807 dev
->stats
.rx_bytes
+= pkt_size
;
2808 dev
->stats
.rx_packets
++;
2811 /* Work around for AMD plateform. */
2812 if ((desc
->opts2
& 0xfffe000) &&
2813 (tp
->mac_version
== RTL_GIGA_MAC_VER_05
)) {
2819 count
= cur_rx
- tp
->cur_rx
;
2820 tp
->cur_rx
= cur_rx
;
2822 delta
= rtl8169_rx_fill(tp
, dev
, tp
->dirty_rx
, tp
->cur_rx
);
2823 if (!delta
&& count
&& netif_msg_intr(tp
))
2824 printk(KERN_INFO
"%s: no Rx buffer allocated\n", dev
->name
);
2825 tp
->dirty_rx
+= delta
;
2828 * FIXME: until there is periodic timer to try and refill the ring,
2829 * a temporary shortage may definitely kill the Rx process.
2830 * - disable the asic to try and avoid an overflow and kick it again
2832 * - how do others driver handle this condition (Uh oh...).
2834 if ((tp
->dirty_rx
+ NUM_RX_DESC
== tp
->cur_rx
) && netif_msg_intr(tp
))
2835 printk(KERN_EMERG
"%s: Rx buffers exhausted\n", dev
->name
);
2840 static irqreturn_t
rtl8169_interrupt(int irq
, void *dev_instance
)
2842 struct net_device
*dev
= dev_instance
;
2843 struct rtl8169_private
*tp
= netdev_priv(dev
);
2844 int boguscnt
= max_interrupt_work
;
2845 void __iomem
*ioaddr
= tp
->mmio_addr
;
2850 status
= RTL_R16(IntrStatus
);
2852 /* hotplug/major error/no more work/shared irq */
2853 if ((status
== 0xFFFF) || !status
)
2858 if (unlikely(!netif_running(dev
))) {
2859 rtl8169_asic_down(ioaddr
);
2863 status
&= tp
->intr_mask
;
2865 (status
& RxFIFOOver
) ? (status
| RxOverflow
) : status
);
2867 if (!(status
& tp
->intr_event
))
2870 /* Work around for rx fifo overflow */
2871 if (unlikely(status
& RxFIFOOver
) &&
2872 (tp
->mac_version
== RTL_GIGA_MAC_VER_11
)) {
2873 netif_stop_queue(dev
);
2874 rtl8169_tx_timeout(dev
);
2878 if (unlikely(status
& SYSErr
)) {
2879 rtl8169_pcierr_interrupt(dev
);
2883 if (status
& LinkChg
)
2884 rtl8169_check_link_status(dev
, tp
, ioaddr
);
2886 #ifdef CONFIG_R8169_NAPI
2887 if (status
& tp
->napi_event
) {
2888 RTL_W16(IntrMask
, tp
->intr_event
& ~tp
->napi_event
);
2889 tp
->intr_mask
= ~tp
->napi_event
;
2891 if (likely(netif_rx_schedule_prep(dev
, &tp
->napi
)))
2892 __netif_rx_schedule(dev
, &tp
->napi
);
2893 else if (netif_msg_intr(tp
)) {
2894 printk(KERN_INFO
"%s: interrupt %04x in poll\n",
2901 if (status
& (RxOK
| RxOverflow
| RxFIFOOver
))
2902 rtl8169_rx_interrupt(dev
, tp
, ioaddr
, ~(u32
)0);
2905 if (status
& (TxOK
| TxErr
))
2906 rtl8169_tx_interrupt(dev
, tp
, ioaddr
);
2910 } while (boguscnt
> 0);
2912 if (boguscnt
<= 0) {
2913 if (netif_msg_intr(tp
) && net_ratelimit() ) {
2915 "%s: Too much work at interrupt!\n", dev
->name
);
2917 /* Clear all interrupt sources. */
2918 RTL_W16(IntrStatus
, 0xffff);
2921 return IRQ_RETVAL(handled
);
2924 #ifdef CONFIG_R8169_NAPI
2925 static int rtl8169_poll(struct napi_struct
*napi
, int budget
)
2927 struct rtl8169_private
*tp
= container_of(napi
, struct rtl8169_private
, napi
);
2928 struct net_device
*dev
= tp
->dev
;
2929 void __iomem
*ioaddr
= tp
->mmio_addr
;
2932 work_done
= rtl8169_rx_interrupt(dev
, tp
, ioaddr
, (u32
) budget
);
2933 rtl8169_tx_interrupt(dev
, tp
, ioaddr
);
2935 if (work_done
< budget
) {
2936 netif_rx_complete(dev
, napi
);
2937 tp
->intr_mask
= 0xffff;
2939 * 20040426: the barrier is not strictly required but the
2940 * behavior of the irq handler could be less predictable
2941 * without it. Btw, the lack of flush for the posted pci
2942 * write is safe - FR
2945 RTL_W16(IntrMask
, tp
->intr_event
);
2952 static void rtl8169_down(struct net_device
*dev
)
2954 struct rtl8169_private
*tp
= netdev_priv(dev
);
2955 void __iomem
*ioaddr
= tp
->mmio_addr
;
2956 unsigned int poll_locked
= 0;
2957 unsigned int intrmask
;
2959 rtl8169_delete_timer(dev
);
2961 netif_stop_queue(dev
);
2964 spin_lock_irq(&tp
->lock
);
2966 rtl8169_asic_down(ioaddr
);
2968 /* Update the error counts. */
2969 dev
->stats
.rx_missed_errors
+= RTL_R32(RxMissed
);
2970 RTL_W32(RxMissed
, 0);
2972 spin_unlock_irq(&tp
->lock
);
2974 synchronize_irq(dev
->irq
);
2977 napi_disable(&tp
->napi
);
2981 /* Give a racing hard_start_xmit a few cycles to complete. */
2982 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
2985 * And now for the 50k$ question: are IRQ disabled or not ?
2987 * Two paths lead here:
2989 * -> netif_running() is available to sync the current code and the
2990 * IRQ handler. See rtl8169_interrupt for details.
2991 * 2) dev->change_mtu
2992 * -> rtl8169_poll can not be issued again and re-enable the
2993 * interruptions. Let's simply issue the IRQ down sequence again.
2995 * No loop if hotpluged or major error (0xffff).
2997 intrmask
= RTL_R16(IntrMask
);
2998 if (intrmask
&& (intrmask
!= 0xffff))
3001 rtl8169_tx_clear(tp
);
3003 rtl8169_rx_clear(tp
);
3006 static int rtl8169_close(struct net_device
*dev
)
3008 struct rtl8169_private
*tp
= netdev_priv(dev
);
3009 struct pci_dev
*pdev
= tp
->pci_dev
;
3013 free_irq(dev
->irq
, dev
);
3015 pci_free_consistent(pdev
, R8169_RX_RING_BYTES
, tp
->RxDescArray
,
3017 pci_free_consistent(pdev
, R8169_TX_RING_BYTES
, tp
->TxDescArray
,
3019 tp
->TxDescArray
= NULL
;
3020 tp
->RxDescArray
= NULL
;
3025 static void rtl_set_rx_mode(struct net_device
*dev
)
3027 struct rtl8169_private
*tp
= netdev_priv(dev
);
3028 void __iomem
*ioaddr
= tp
->mmio_addr
;
3029 unsigned long flags
;
3030 u32 mc_filter
[2]; /* Multicast hash filter */
3034 if (dev
->flags
& IFF_PROMISC
) {
3035 /* Unconditionally log net taps. */
3036 if (netif_msg_link(tp
)) {
3037 printk(KERN_NOTICE
"%s: Promiscuous mode enabled.\n",
3041 AcceptBroadcast
| AcceptMulticast
| AcceptMyPhys
|
3043 mc_filter
[1] = mc_filter
[0] = 0xffffffff;
3044 } else if ((dev
->mc_count
> multicast_filter_limit
)
3045 || (dev
->flags
& IFF_ALLMULTI
)) {
3046 /* Too many to filter perfectly -- accept all multicasts. */
3047 rx_mode
= AcceptBroadcast
| AcceptMulticast
| AcceptMyPhys
;
3048 mc_filter
[1] = mc_filter
[0] = 0xffffffff;
3050 struct dev_mc_list
*mclist
;
3053 rx_mode
= AcceptBroadcast
| AcceptMyPhys
;
3054 mc_filter
[1] = mc_filter
[0] = 0;
3055 for (i
= 0, mclist
= dev
->mc_list
; mclist
&& i
< dev
->mc_count
;
3056 i
++, mclist
= mclist
->next
) {
3057 int bit_nr
= ether_crc(ETH_ALEN
, mclist
->dmi_addr
) >> 26;
3058 mc_filter
[bit_nr
>> 5] |= 1 << (bit_nr
& 31);
3059 rx_mode
|= AcceptMulticast
;
3063 spin_lock_irqsave(&tp
->lock
, flags
);
3065 tmp
= rtl8169_rx_config
| rx_mode
|
3066 (RTL_R32(RxConfig
) & rtl_chip_info
[tp
->chipset
].RxConfigMask
);
3068 if ((tp
->mac_version
== RTL_GIGA_MAC_VER_11
) ||
3069 (tp
->mac_version
== RTL_GIGA_MAC_VER_12
) ||
3070 (tp
->mac_version
== RTL_GIGA_MAC_VER_13
) ||
3071 (tp
->mac_version
== RTL_GIGA_MAC_VER_14
) ||
3072 (tp
->mac_version
== RTL_GIGA_MAC_VER_15
) ||
3073 (tp
->mac_version
== RTL_GIGA_MAC_VER_16
) ||
3074 (tp
->mac_version
== RTL_GIGA_MAC_VER_17
)) {
3075 mc_filter
[0] = 0xffffffff;
3076 mc_filter
[1] = 0xffffffff;
3079 RTL_W32(MAR0
+ 0, mc_filter
[0]);
3080 RTL_W32(MAR0
+ 4, mc_filter
[1]);
3082 RTL_W32(RxConfig
, tmp
);
3084 spin_unlock_irqrestore(&tp
->lock
, flags
);
3088 * rtl8169_get_stats - Get rtl8169 read/write statistics
3089 * @dev: The Ethernet Device to get statistics for
3091 * Get TX/RX statistics for rtl8169
3093 static struct net_device_stats
*rtl8169_get_stats(struct net_device
*dev
)
3095 struct rtl8169_private
*tp
= netdev_priv(dev
);
3096 void __iomem
*ioaddr
= tp
->mmio_addr
;
3097 unsigned long flags
;
3099 if (netif_running(dev
)) {
3100 spin_lock_irqsave(&tp
->lock
, flags
);
3101 dev
->stats
.rx_missed_errors
+= RTL_R32(RxMissed
);
3102 RTL_W32(RxMissed
, 0);
3103 spin_unlock_irqrestore(&tp
->lock
, flags
);
3111 static int rtl8169_suspend(struct pci_dev
*pdev
, pm_message_t state
)
3113 struct net_device
*dev
= pci_get_drvdata(pdev
);
3114 struct rtl8169_private
*tp
= netdev_priv(dev
);
3115 void __iomem
*ioaddr
= tp
->mmio_addr
;
3117 if (!netif_running(dev
))
3118 goto out_pci_suspend
;
3120 netif_device_detach(dev
);
3121 netif_stop_queue(dev
);
3123 spin_lock_irq(&tp
->lock
);
3125 rtl8169_asic_down(ioaddr
);
3127 dev
->stats
.rx_missed_errors
+= RTL_R32(RxMissed
);
3128 RTL_W32(RxMissed
, 0);
3130 spin_unlock_irq(&tp
->lock
);
3133 pci_save_state(pdev
);
3134 pci_enable_wake(pdev
, pci_choose_state(pdev
, state
),
3135 (tp
->features
& RTL_FEATURE_WOL
) ? 1 : 0);
3136 pci_set_power_state(pdev
, pci_choose_state(pdev
, state
));
3141 static int rtl8169_resume(struct pci_dev
*pdev
)
3143 struct net_device
*dev
= pci_get_drvdata(pdev
);
3145 pci_set_power_state(pdev
, PCI_D0
);
3146 pci_restore_state(pdev
);
3147 pci_enable_wake(pdev
, PCI_D0
, 0);
3149 if (!netif_running(dev
))
3152 netif_device_attach(dev
);
3154 rtl8169_schedule_work(dev
, rtl8169_reset_task
);
3159 #endif /* CONFIG_PM */
3161 static struct pci_driver rtl8169_pci_driver
= {
3163 .id_table
= rtl8169_pci_tbl
,
3164 .probe
= rtl8169_init_one
,
3165 .remove
= __devexit_p(rtl8169_remove_one
),
3167 .suspend
= rtl8169_suspend
,
3168 .resume
= rtl8169_resume
,
3172 static int __init
rtl8169_init_module(void)
3174 return pci_register_driver(&rtl8169_pci_driver
);
3177 static void __exit
rtl8169_cleanup_module(void)
3179 pci_unregister_driver(&rtl8169_pci_driver
);
3182 module_init(rtl8169_init_module
);
3183 module_exit(rtl8169_cleanup_module
);