2 * Lite5200 board Device Tree Source
4 * Copyright 2006-2007 Secret Lab Technologies Ltd.
5 * Grant Likely <grant.likely@secretlab.ca>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
16 model = "fsl,lite5200";
17 compatible = "fsl,lite5200";
20 interrupt-parent = <&mpc5200_pic>;
29 d-cache-line-size = <32>;
30 i-cache-line-size = <32>;
31 d-cache-size = <0x4000>; // L1, 16K
32 i-cache-size = <0x4000>; // L1, 16K
33 timebase-frequency = <0>; // from bootloader
34 bus-frequency = <0>; // from bootloader
35 clock-frequency = <0>; // from bootloader
40 device_type = "memory";
41 reg = <0x00000000 0x04000000>; // 64MB
47 compatible = "fsl,mpc5200-immr";
48 ranges = <0 0xf0000000 0x0000c000>;
49 reg = <0xf0000000 0x00000100>;
50 bus-frequency = <0>; // from bootloader
51 system-frequency = <0>; // from bootloader
54 compatible = "fsl,mpc5200-cdm";
58 mpc5200_pic: interrupt-controller@500 {
59 // 5200 interrupts are encoded into two levels;
61 #interrupt-cells = <3>;
62 compatible = "fsl,mpc5200-pic";
66 timer@600 { // General Purpose Timer
67 compatible = "fsl,mpc5200-gpt";
73 timer@610 { // General Purpose Timer
74 compatible = "fsl,mpc5200-gpt";
76 interrupts = <1 10 0>;
79 timer@620 { // General Purpose Timer
80 compatible = "fsl,mpc5200-gpt";
82 interrupts = <1 11 0>;
85 timer@630 { // General Purpose Timer
86 compatible = "fsl,mpc5200-gpt";
88 interrupts = <1 12 0>;
91 timer@640 { // General Purpose Timer
92 compatible = "fsl,mpc5200-gpt";
94 interrupts = <1 13 0>;
97 timer@650 { // General Purpose Timer
98 compatible = "fsl,mpc5200-gpt";
100 interrupts = <1 14 0>;
103 timer@660 { // General Purpose Timer
104 compatible = "fsl,mpc5200-gpt";
106 interrupts = <1 15 0>;
109 timer@670 { // General Purpose Timer
110 compatible = "fsl,mpc5200-gpt";
112 interrupts = <1 16 0>;
115 rtc@800 { // Real time clock
116 compatible = "fsl,mpc5200-rtc";
118 interrupts = <1 5 0 1 6 0>;
122 compatible = "fsl,mpc5200-mscan";
123 interrupts = <2 17 0>;
128 compatible = "fsl,mpc5200-mscan";
129 interrupts = <2 18 0>;
134 compatible = "fsl,mpc5200-gpio";
136 interrupts = <1 7 0>;
140 compatible = "fsl,mpc5200-gpio-wkup";
142 interrupts = <1 8 0 0 3 0>;
146 compatible = "fsl,mpc5200-spi";
148 interrupts = <2 13 0 2 14 0>;
152 compatible = "fsl,mpc5200-ohci","ohci-be";
154 interrupts = <2 6 0>;
157 dma-controller@1200 {
158 compatible = "fsl,mpc5200-bestcomm";
160 interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
161 3 4 0 3 5 0 3 6 0 3 7 0
162 3 8 0 3 9 0 3 10 0 3 11 0
163 3 12 0 3 13 0 3 14 0 3 15 0>;
167 compatible = "fsl,mpc5200-xlb";
168 reg = <0x1f00 0x100>;
171 serial@2000 { // PSC1
172 compatible = "fsl,mpc5200-psc-uart";
174 reg = <0x2000 0x100>;
175 interrupts = <2 1 0>;
178 // PSC2 in ac97 mode example
179 //ac97@2200 { // PSC2
180 // compatible = "fsl,mpc5200-psc-ac97";
182 // reg = <0x2200 0x100>;
183 // interrupts = <2 2 0>;
186 // PSC3 in CODEC mode example
188 // compatible = "fsl,mpc5200-psc-i2s";
190 // reg = <0x2400 0x100>;
191 // interrupts = <2 3 0>;
194 // PSC4 in uart mode example
195 //serial@2600 { // PSC4
196 // compatible = "fsl,mpc5200-psc-uart";
198 // reg = <0x2600 0x100>;
199 // interrupts = <2 11 0>;
202 // PSC5 in uart mode example
203 //serial@2800 { // PSC5
204 // compatible = "fsl,mpc5200-psc-uart";
206 // reg = <0x2800 0x100>;
207 // interrupts = <2 12 0>;
210 // PSC6 in spi mode example
212 // compatible = "fsl,mpc5200-psc-spi";
214 // reg = <0x2c00 0x100>;
215 // interrupts = <2 4 0>;
219 compatible = "fsl,mpc5200-fec";
220 reg = <0x3000 0x400>;
221 local-mac-address = [ 00 00 00 00 00 00 ];
222 interrupts = <2 5 0>;
223 phy-handle = <&phy0>;
227 #address-cells = <1>;
229 compatible = "fsl,mpc5200-mdio";
230 reg = <0x3000 0x400>; // fec range, since we need to setup fec interrupts
231 interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co.
233 phy0: ethernet-phy@1 {
239 compatible = "fsl,mpc5200-ata";
240 reg = <0x3a00 0x100>;
241 interrupts = <2 7 0>;
245 #address-cells = <1>;
247 compatible = "fsl,mpc5200-i2c","fsl-i2c";
249 interrupts = <2 15 0>;
253 #address-cells = <1>;
255 compatible = "fsl,mpc5200-i2c","fsl-i2c";
257 interrupts = <2 16 0>;
260 compatible = "fsl,mpc5200-sram";
261 reg = <0x8000 0x4000>;
266 #interrupt-cells = <1>;
268 #address-cells = <3>;
270 compatible = "fsl,mpc5200-pci";
271 reg = <0xf0000d00 0x100>;
272 interrupt-map-mask = <0xf800 0 0 7>;
273 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3
274 0xc000 0 0 2 &mpc5200_pic 0 0 3
275 0xc000 0 0 3 &mpc5200_pic 0 0 3
276 0xc000 0 0 4 &mpc5200_pic 0 0 3>;
277 clock-frequency = <0>; // From boot loader
278 interrupts = <2 8 0 2 9 0 2 10 0>;
280 ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000
281 0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
282 0x01000000 0 0x00000000 0xb0000000 0 0x01000000>;