2 * Copyright (C) 2005, 2006 IBM Corporation
5 * Leendert van Doorn <leendert@watson.ibm.com>
6 * Kylene Hall <kjhall@us.ibm.com>
8 * Maintained by: <tpmdd-devel@lists.sourceforge.net>
10 * Device driver for TCG/TCPA TPM (trusted platform module).
11 * Specifications at www.trustedcomputinggroup.org
13 * This device driver implements the TPM interface as defined in
14 * the TCG TPM Interface Spec version 1.2, revision 1.0.
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation, version 2 of the
21 #include <linux/init.h>
22 #include <linux/module.h>
23 #include <linux/moduleparam.h>
24 #include <linux/pnp.h>
25 #include <linux/interrupt.h>
26 #include <linux/wait.h>
29 #define TPM_HEADER_SIZE 10
32 TPM_ACCESS_VALID
= 0x80,
33 TPM_ACCESS_ACTIVE_LOCALITY
= 0x20,
34 TPM_ACCESS_REQUEST_PENDING
= 0x04,
35 TPM_ACCESS_REQUEST_USE
= 0x02,
40 TPM_STS_COMMAND_READY
= 0x40,
42 TPM_STS_DATA_AVAIL
= 0x10,
43 TPM_STS_DATA_EXPECT
= 0x08,
47 TPM_GLOBAL_INT_ENABLE
= 0x80000000,
48 TPM_INTF_BURST_COUNT_STATIC
= 0x100,
49 TPM_INTF_CMD_READY_INT
= 0x080,
50 TPM_INTF_INT_EDGE_FALLING
= 0x040,
51 TPM_INTF_INT_EDGE_RISING
= 0x020,
52 TPM_INTF_INT_LEVEL_LOW
= 0x010,
53 TPM_INTF_INT_LEVEL_HIGH
= 0x008,
54 TPM_INTF_LOCALITY_CHANGE_INT
= 0x004,
55 TPM_INTF_STS_VALID_INT
= 0x002,
56 TPM_INTF_DATA_AVAIL_INT
= 0x001,
60 TIS_MEM_BASE
= 0xFED40000,
62 TIS_SHORT_TIMEOUT
= 750, /* ms */
63 TIS_LONG_TIMEOUT
= 2000, /* 2 sec */
66 #define TPM_ACCESS(l) (0x0000 | ((l) << 12))
67 #define TPM_INT_ENABLE(l) (0x0008 | ((l) << 12))
68 #define TPM_INT_VECTOR(l) (0x000C | ((l) << 12))
69 #define TPM_INT_STATUS(l) (0x0010 | ((l) << 12))
70 #define TPM_INTF_CAPS(l) (0x0014 | ((l) << 12))
71 #define TPM_STS(l) (0x0018 | ((l) << 12))
72 #define TPM_DATA_FIFO(l) (0x0024 | ((l) << 12))
74 #define TPM_DID_VID(l) (0x0F00 | ((l) << 12))
75 #define TPM_RID(l) (0x0F04 | ((l) << 12))
77 static LIST_HEAD(tis_chips
);
78 static DEFINE_SPINLOCK(tis_lock
);
80 static int check_locality(struct tpm_chip
*chip
, int l
)
82 if ((ioread8(chip
->vendor
.iobase
+ TPM_ACCESS(l
)) &
83 (TPM_ACCESS_ACTIVE_LOCALITY
| TPM_ACCESS_VALID
)) ==
84 (TPM_ACCESS_ACTIVE_LOCALITY
| TPM_ACCESS_VALID
))
85 return chip
->vendor
.locality
= l
;
90 static void release_locality(struct tpm_chip
*chip
, int l
, int force
)
92 if (force
|| (ioread8(chip
->vendor
.iobase
+ TPM_ACCESS(l
)) &
93 (TPM_ACCESS_REQUEST_PENDING
| TPM_ACCESS_VALID
)) ==
94 (TPM_ACCESS_REQUEST_PENDING
| TPM_ACCESS_VALID
))
95 iowrite8(TPM_ACCESS_ACTIVE_LOCALITY
,
96 chip
->vendor
.iobase
+ TPM_ACCESS(l
));
99 static int request_locality(struct tpm_chip
*chip
, int l
)
104 if (check_locality(chip
, l
) >= 0)
107 iowrite8(TPM_ACCESS_REQUEST_USE
,
108 chip
->vendor
.iobase
+ TPM_ACCESS(l
));
110 if (chip
->vendor
.irq
) {
111 rc
= wait_event_interruptible_timeout(chip
->vendor
.int_queue
,
114 chip
->vendor
.timeout_a
);
119 /* wait for burstcount */
120 stop
= jiffies
+ chip
->vendor
.timeout_a
;
122 if (check_locality(chip
, l
) >= 0)
126 while (time_before(jiffies
, stop
));
131 static u8
tpm_tis_status(struct tpm_chip
*chip
)
133 return ioread8(chip
->vendor
.iobase
+
134 TPM_STS(chip
->vendor
.locality
));
137 static void tpm_tis_ready(struct tpm_chip
*chip
)
139 /* this causes the current command to be aborted */
140 iowrite8(TPM_STS_COMMAND_READY
,
141 chip
->vendor
.iobase
+ TPM_STS(chip
->vendor
.locality
));
144 static int get_burstcount(struct tpm_chip
*chip
)
149 /* wait for burstcount */
150 /* which timeout value, spec has 2 answers (c & d) */
151 stop
= jiffies
+ chip
->vendor
.timeout_d
;
153 burstcnt
= ioread8(chip
->vendor
.iobase
+
154 TPM_STS(chip
->vendor
.locality
) + 1);
155 burstcnt
+= ioread8(chip
->vendor
.iobase
+
156 TPM_STS(chip
->vendor
.locality
) +
161 } while (time_before(jiffies
, stop
));
165 static int wait_for_stat(struct tpm_chip
*chip
, u8 mask
, unsigned long timeout
,
166 wait_queue_head_t
*queue
)
172 /* check current status */
173 status
= tpm_tis_status(chip
);
174 if ((status
& mask
) == mask
)
177 if (chip
->vendor
.irq
) {
178 rc
= wait_event_interruptible_timeout(*queue
,
185 stop
= jiffies
+ timeout
;
188 status
= tpm_tis_status(chip
);
189 if ((status
& mask
) == mask
)
191 } while (time_before(jiffies
, stop
));
196 static int recv_data(struct tpm_chip
*chip
, u8
*buf
, size_t count
)
198 int size
= 0, burstcnt
;
199 while (size
< count
&&
201 TPM_STS_DATA_AVAIL
| TPM_STS_VALID
,
202 chip
->vendor
.timeout_c
,
203 &chip
->vendor
.read_queue
)
205 burstcnt
= get_burstcount(chip
);
206 for (; burstcnt
> 0 && size
< count
; burstcnt
--)
207 buf
[size
++] = ioread8(chip
->vendor
.iobase
+
208 TPM_DATA_FIFO(chip
->vendor
.
214 static int tpm_tis_recv(struct tpm_chip
*chip
, u8
*buf
, size_t count
)
217 int expected
, status
;
219 if (count
< TPM_HEADER_SIZE
) {
224 /* read first 10 bytes, including tag, paramsize, and result */
226 recv_data(chip
, buf
, TPM_HEADER_SIZE
)) < TPM_HEADER_SIZE
) {
227 dev_err(chip
->dev
, "Unable to read header\n");
231 expected
= be32_to_cpu(*(__be32
*) (buf
+ 2));
232 if (expected
> count
) {
238 recv_data(chip
, &buf
[TPM_HEADER_SIZE
],
239 expected
- TPM_HEADER_SIZE
)) < expected
) {
240 dev_err(chip
->dev
, "Unable to read remainder of result\n");
245 wait_for_stat(chip
, TPM_STS_VALID
, chip
->vendor
.timeout_c
,
246 &chip
->vendor
.int_queue
);
247 status
= tpm_tis_status(chip
);
248 if (status
& TPM_STS_DATA_AVAIL
) { /* retry? */
249 dev_err(chip
->dev
, "Error left over data\n");
256 release_locality(chip
, chip
->vendor
.locality
, 0);
261 * If interrupts are used (signaled by an irq set in the vendor structure)
262 * tpm.c can skip polling for the data to be available as the interrupt is
265 static int tpm_tis_send(struct tpm_chip
*chip
, u8
*buf
, size_t len
)
267 int rc
, status
, burstcnt
;
271 if (request_locality(chip
, 0) < 0)
274 status
= tpm_tis_status(chip
);
275 if ((status
& TPM_STS_COMMAND_READY
) == 0) {
278 (chip
, TPM_STS_COMMAND_READY
, chip
->vendor
.timeout_b
,
279 &chip
->vendor
.int_queue
) < 0) {
285 while (count
< len
- 1) {
286 burstcnt
= get_burstcount(chip
);
287 for (; burstcnt
> 0 && count
< len
- 1; burstcnt
--) {
288 iowrite8(buf
[count
], chip
->vendor
.iobase
+
289 TPM_DATA_FIFO(chip
->vendor
.locality
));
293 wait_for_stat(chip
, TPM_STS_VALID
, chip
->vendor
.timeout_c
,
294 &chip
->vendor
.int_queue
);
295 status
= tpm_tis_status(chip
);
296 if ((status
& TPM_STS_DATA_EXPECT
) == 0) {
302 /* write last byte */
304 chip
->vendor
.iobase
+
305 TPM_DATA_FIFO(chip
->vendor
.locality
));
306 wait_for_stat(chip
, TPM_STS_VALID
, chip
->vendor
.timeout_c
,
307 &chip
->vendor
.int_queue
);
308 status
= tpm_tis_status(chip
);
309 if ((status
& TPM_STS_DATA_EXPECT
) != 0) {
316 chip
->vendor
.iobase
+ TPM_STS(chip
->vendor
.locality
));
318 if (chip
->vendor
.irq
) {
319 ordinal
= be32_to_cpu(*((__be32
*) (buf
+ 6)));
321 (chip
, TPM_STS_DATA_AVAIL
| TPM_STS_VALID
,
322 tpm_calc_ordinal_duration(chip
, ordinal
),
323 &chip
->vendor
.read_queue
) < 0) {
331 release_locality(chip
, chip
->vendor
.locality
, 0);
335 static const struct file_operations tis_ops
= {
336 .owner
= THIS_MODULE
,
341 .release
= tpm_release
,
344 static DEVICE_ATTR(pubek
, S_IRUGO
, tpm_show_pubek
, NULL
);
345 static DEVICE_ATTR(pcrs
, S_IRUGO
, tpm_show_pcrs
, NULL
);
346 static DEVICE_ATTR(enabled
, S_IRUGO
, tpm_show_enabled
, NULL
);
347 static DEVICE_ATTR(active
, S_IRUGO
, tpm_show_active
, NULL
);
348 static DEVICE_ATTR(owned
, S_IRUGO
, tpm_show_owned
, NULL
);
349 static DEVICE_ATTR(temp_deactivated
, S_IRUGO
, tpm_show_temp_deactivated
,
351 static DEVICE_ATTR(caps
, S_IRUGO
, tpm_show_caps_1_2
, NULL
);
352 static DEVICE_ATTR(cancel
, S_IWUSR
| S_IWGRP
, NULL
, tpm_store_cancel
);
354 static struct attribute
*tis_attrs
[] = {
355 &dev_attr_pubek
.attr
,
357 &dev_attr_enabled
.attr
,
358 &dev_attr_active
.attr
,
359 &dev_attr_owned
.attr
,
360 &dev_attr_temp_deactivated
.attr
,
362 &dev_attr_cancel
.attr
, NULL
,
365 static struct attribute_group tis_attr_grp
= {
369 static struct tpm_vendor_specific tpm_tis
= {
370 .status
= tpm_tis_status
,
371 .recv
= tpm_tis_recv
,
372 .send
= tpm_tis_send
,
373 .cancel
= tpm_tis_ready
,
374 .req_complete_mask
= TPM_STS_DATA_AVAIL
| TPM_STS_VALID
,
375 .req_complete_val
= TPM_STS_DATA_AVAIL
| TPM_STS_VALID
,
376 .req_canceled
= TPM_STS_COMMAND_READY
,
377 .attr_group
= &tis_attr_grp
,
382 static irqreturn_t
tis_int_probe(int irq
, void *dev_id
)
384 struct tpm_chip
*chip
= dev_id
;
387 interrupt
= ioread32(chip
->vendor
.iobase
+
388 TPM_INT_STATUS(chip
->vendor
.locality
));
393 chip
->vendor
.irq
= irq
;
395 /* Clear interrupts handled with TPM_EOI */
397 chip
->vendor
.iobase
+
398 TPM_INT_STATUS(chip
->vendor
.locality
));
402 static irqreturn_t
tis_int_handler(int dummy
, void *dev_id
)
404 struct tpm_chip
*chip
= dev_id
;
408 interrupt
= ioread32(chip
->vendor
.iobase
+
409 TPM_INT_STATUS(chip
->vendor
.locality
));
414 if (interrupt
& TPM_INTF_DATA_AVAIL_INT
)
415 wake_up_interruptible(&chip
->vendor
.read_queue
);
416 if (interrupt
& TPM_INTF_LOCALITY_CHANGE_INT
)
417 for (i
= 0; i
< 5; i
++)
418 if (check_locality(chip
, i
) >= 0)
421 (TPM_INTF_LOCALITY_CHANGE_INT
| TPM_INTF_STS_VALID_INT
|
422 TPM_INTF_CMD_READY_INT
))
423 wake_up_interruptible(&chip
->vendor
.int_queue
);
425 /* Clear interrupts handled with TPM_EOI */
427 chip
->vendor
.iobase
+
428 TPM_INT_STATUS(chip
->vendor
.locality
));
429 ioread32(chip
->vendor
.iobase
+ TPM_INT_STATUS(chip
->vendor
.locality
));
433 static int interrupts
= 1;
434 module_param(interrupts
, bool, 0444);
435 MODULE_PARM_DESC(interrupts
, "Enable interrupts");
437 static int tpm_tis_init(struct device
*dev
, resource_size_t start
,
438 resource_size_t len
, unsigned int irq
)
440 u32 vendor
, intfcaps
, intmask
;
442 struct tpm_chip
*chip
;
444 if (!(chip
= tpm_register_hardware(dev
, &tpm_tis
)))
447 chip
->vendor
.iobase
= ioremap(start
, len
);
448 if (!chip
->vendor
.iobase
) {
453 if (request_locality(chip
, 0) != 0) {
458 vendor
= ioread32(chip
->vendor
.iobase
+ TPM_DID_VID(0));
460 /* Default timeouts */
461 chip
->vendor
.timeout_a
= msecs_to_jiffies(TIS_SHORT_TIMEOUT
);
462 chip
->vendor
.timeout_b
= msecs_to_jiffies(TIS_LONG_TIMEOUT
);
463 chip
->vendor
.timeout_c
= msecs_to_jiffies(TIS_SHORT_TIMEOUT
);
464 chip
->vendor
.timeout_d
= msecs_to_jiffies(TIS_SHORT_TIMEOUT
);
467 "1.2 TPM (device-id 0x%X, rev-id %d)\n",
468 vendor
>> 16, ioread8(chip
->vendor
.iobase
+ TPM_RID(0)));
470 /* Figure out the capabilities */
472 ioread32(chip
->vendor
.iobase
+
473 TPM_INTF_CAPS(chip
->vendor
.locality
));
474 dev_dbg(dev
, "TPM interface capabilities (0x%x):\n",
476 if (intfcaps
& TPM_INTF_BURST_COUNT_STATIC
)
477 dev_dbg(dev
, "\tBurst Count Static\n");
478 if (intfcaps
& TPM_INTF_CMD_READY_INT
)
479 dev_dbg(dev
, "\tCommand Ready Int Support\n");
480 if (intfcaps
& TPM_INTF_INT_EDGE_FALLING
)
481 dev_dbg(dev
, "\tInterrupt Edge Falling\n");
482 if (intfcaps
& TPM_INTF_INT_EDGE_RISING
)
483 dev_dbg(dev
, "\tInterrupt Edge Rising\n");
484 if (intfcaps
& TPM_INTF_INT_LEVEL_LOW
)
485 dev_dbg(dev
, "\tInterrupt Level Low\n");
486 if (intfcaps
& TPM_INTF_INT_LEVEL_HIGH
)
487 dev_dbg(dev
, "\tInterrupt Level High\n");
488 if (intfcaps
& TPM_INTF_LOCALITY_CHANGE_INT
)
489 dev_dbg(dev
, "\tLocality Change Int Support\n");
490 if (intfcaps
& TPM_INTF_STS_VALID_INT
)
491 dev_dbg(dev
, "\tSts Valid Int Support\n");
492 if (intfcaps
& TPM_INTF_DATA_AVAIL_INT
)
493 dev_dbg(dev
, "\tData Avail Int Support\n");
495 /* INTERRUPT Setup */
496 init_waitqueue_head(&chip
->vendor
.read_queue
);
497 init_waitqueue_head(&chip
->vendor
.int_queue
);
500 ioread32(chip
->vendor
.iobase
+
501 TPM_INT_ENABLE(chip
->vendor
.locality
));
503 intmask
|= TPM_INTF_CMD_READY_INT
504 | TPM_INTF_LOCALITY_CHANGE_INT
| TPM_INTF_DATA_AVAIL_INT
505 | TPM_INTF_STS_VALID_INT
;
508 chip
->vendor
.iobase
+
509 TPM_INT_ENABLE(chip
->vendor
.locality
));
511 chip
->vendor
.irq
= irq
;
512 if (interrupts
&& !chip
->vendor
.irq
) {
514 ioread8(chip
->vendor
.iobase
+
515 TPM_INT_VECTOR(chip
->vendor
.locality
));
517 for (i
= 3; i
< 16 && chip
->vendor
.irq
== 0; i
++) {
518 iowrite8(i
, chip
->vendor
.iobase
+
519 TPM_INT_VECTOR(chip
->vendor
.locality
));
521 (i
, tis_int_probe
, IRQF_SHARED
,
522 chip
->vendor
.miscdev
.name
, chip
) != 0) {
524 "Unable to request irq: %d for probe\n",
529 /* Clear all existing */
531 (chip
->vendor
.iobase
+
532 TPM_INT_STATUS(chip
->vendor
.locality
)),
533 chip
->vendor
.iobase
+
534 TPM_INT_STATUS(chip
->vendor
.locality
));
537 iowrite32(intmask
| TPM_GLOBAL_INT_ENABLE
,
538 chip
->vendor
.iobase
+
539 TPM_INT_ENABLE(chip
->vendor
.locality
));
541 /* Generate Interrupts */
542 tpm_gen_interrupt(chip
);
546 chip
->vendor
.iobase
+
547 TPM_INT_ENABLE(chip
->vendor
.locality
));
551 if (chip
->vendor
.irq
) {
552 iowrite8(chip
->vendor
.irq
,
553 chip
->vendor
.iobase
+
554 TPM_INT_VECTOR(chip
->vendor
.locality
));
556 (chip
->vendor
.irq
, tis_int_handler
, IRQF_SHARED
,
557 chip
->vendor
.miscdev
.name
, chip
) != 0) {
559 "Unable to request irq: %d for use\n",
561 chip
->vendor
.irq
= 0;
563 /* Clear all existing */
565 (chip
->vendor
.iobase
+
566 TPM_INT_STATUS(chip
->vendor
.locality
)),
567 chip
->vendor
.iobase
+
568 TPM_INT_STATUS(chip
->vendor
.locality
));
571 iowrite32(intmask
| TPM_GLOBAL_INT_ENABLE
,
572 chip
->vendor
.iobase
+
573 TPM_INT_ENABLE(chip
->vendor
.locality
));
577 INIT_LIST_HEAD(&chip
->vendor
.list
);
578 spin_lock(&tis_lock
);
579 list_add(&chip
->vendor
.list
, &tis_chips
);
580 spin_unlock(&tis_lock
);
582 tpm_get_timeouts(chip
);
583 tpm_continue_selftest(chip
);
587 if (chip
->vendor
.iobase
)
588 iounmap(chip
->vendor
.iobase
);
589 tpm_remove_hardware(chip
->dev
);
593 static int __devinit
tpm_tis_pnp_init(struct pnp_dev
*pnp_dev
,
594 const struct pnp_device_id
*pnp_id
)
596 resource_size_t start
, len
;
597 unsigned int irq
= 0;
599 start
= pnp_mem_start(pnp_dev
, 0);
600 len
= pnp_mem_len(pnp_dev
, 0);
602 if (pnp_irq_valid(pnp_dev
, 0))
603 irq
= pnp_irq(pnp_dev
, 0);
607 return tpm_tis_init(&pnp_dev
->dev
, start
, len
, irq
);
610 static int tpm_tis_pnp_suspend(struct pnp_dev
*dev
, pm_message_t msg
)
612 return tpm_pm_suspend(&dev
->dev
, msg
);
615 static int tpm_tis_pnp_resume(struct pnp_dev
*dev
)
617 return tpm_pm_resume(&dev
->dev
);
620 static struct pnp_device_id tpm_pnp_tbl
[] __devinitdata
= {
621 {"PNP0C31", 0}, /* TPM */
622 {"ATM1200", 0}, /* Atmel */
623 {"IFX0102", 0}, /* Infineon */
624 {"BCM0101", 0}, /* Broadcom */
625 {"BCM0102", 0}, /* Broadcom */
626 {"NSC1200", 0}, /* National */
627 {"ICO0102", 0}, /* Intel */
629 {"", 0}, /* User Specified */
630 {"", 0} /* Terminator */
633 static __devexit
void tpm_tis_pnp_remove(struct pnp_dev
*dev
)
635 struct tpm_chip
*chip
= pnp_get_drvdata(dev
);
637 tpm_dev_vendor_release(chip
);
643 static struct pnp_driver tis_pnp_driver
= {
645 .id_table
= tpm_pnp_tbl
,
646 .probe
= tpm_tis_pnp_init
,
647 .suspend
= tpm_tis_pnp_suspend
,
648 .resume
= tpm_tis_pnp_resume
,
649 .remove
= tpm_tis_pnp_remove
,
652 #define TIS_HID_USR_IDX sizeof(tpm_pnp_tbl)/sizeof(struct pnp_device_id) -2
653 module_param_string(hid
, tpm_pnp_tbl
[TIS_HID_USR_IDX
].id
,
654 sizeof(tpm_pnp_tbl
[TIS_HID_USR_IDX
].id
), 0444);
655 MODULE_PARM_DESC(hid
, "Set additional specific HID for this driver to probe");
657 static int tpm_tis_suspend(struct platform_device
*dev
, pm_message_t msg
)
659 return tpm_pm_suspend(&dev
->dev
, msg
);
662 static int tpm_tis_resume(struct platform_device
*dev
)
664 return tpm_pm_resume(&dev
->dev
);
666 static struct platform_driver tis_drv
= {
669 .owner
= THIS_MODULE
,
671 .suspend
= tpm_tis_suspend
,
672 .resume
= tpm_tis_resume
,
675 static struct platform_device
*pdev
;
678 module_param(force
, bool, 0444);
679 MODULE_PARM_DESC(force
, "Force device probe rather than using ACPI entry");
680 static int __init
init_tis(void)
685 rc
= platform_driver_register(&tis_drv
);
688 if (IS_ERR(pdev
=platform_device_register_simple("tpm_tis", -1, NULL
, 0)))
689 return PTR_ERR(pdev
);
690 if((rc
=tpm_tis_init(&pdev
->dev
, TIS_MEM_BASE
, TIS_MEM_LEN
, 0)) != 0) {
691 platform_device_unregister(pdev
);
692 platform_driver_unregister(&tis_drv
);
697 return pnp_register_driver(&tis_pnp_driver
);
700 static void __exit
cleanup_tis(void)
702 struct tpm_vendor_specific
*i
, *j
;
703 struct tpm_chip
*chip
;
704 spin_lock(&tis_lock
);
705 list_for_each_entry_safe(i
, j
, &tis_chips
, list
) {
706 chip
= to_tpm_chip(i
);
707 tpm_remove_hardware(chip
->dev
);
708 iowrite32(~TPM_GLOBAL_INT_ENABLE
&
709 ioread32(chip
->vendor
.iobase
+
710 TPM_INT_ENABLE(chip
->vendor
.
712 chip
->vendor
.iobase
+
713 TPM_INT_ENABLE(chip
->vendor
.locality
));
714 release_locality(chip
, chip
->vendor
.locality
, 1);
715 if (chip
->vendor
.irq
)
716 free_irq(chip
->vendor
.irq
, chip
);
720 spin_unlock(&tis_lock
);
723 platform_device_unregister(pdev
);
724 platform_driver_unregister(&tis_drv
);
726 pnp_unregister_driver(&tis_pnp_driver
);
729 module_init(init_tis
);
730 module_exit(cleanup_tis
);
731 MODULE_AUTHOR("Leendert van Doorn (leendert@watson.ibm.com)");
732 MODULE_DESCRIPTION("TPM Driver");
733 MODULE_VERSION("2.0");
734 MODULE_LICENSE("GPL");