Blackfin arch: Clean up trace buffer handling, No major functional changes.
[linux-2.6/linux-2.6-openrd.git] / drivers / char / mbcs.c
blob57f9115a456cfd4b2443195a7fd67d545dd21318
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * Copyright (c) 2005 Silicon Graphics, Inc. All rights reserved.
7 */
9 /*
10 * MOATB Core Services driver.
13 #include <linux/interrupt.h>
14 #include <linux/module.h>
15 #include <linux/moduleparam.h>
16 #include <linux/types.h>
17 #include <linux/ioport.h>
18 #include <linux/notifier.h>
19 #include <linux/reboot.h>
20 #include <linux/init.h>
21 #include <linux/fs.h>
22 #include <linux/delay.h>
23 #include <linux/device.h>
24 #include <linux/mm.h>
25 #include <linux/fs.h>
26 #include <linux/uio.h>
27 #include <asm/io.h>
28 #include <asm/uaccess.h>
29 #include <asm/system.h>
30 #include <asm/pgtable.h>
31 #include <asm/sn/addrs.h>
32 #include <asm/sn/intr.h>
33 #include <asm/sn/tiocx.h>
34 #include "mbcs.h"
36 #define MBCS_DEBUG 0
37 #if MBCS_DEBUG
38 #define DBG(fmt...) printk(KERN_ALERT fmt)
39 #else
40 #define DBG(fmt...)
41 #endif
42 int mbcs_major;
44 LIST_HEAD(soft_list);
47 * file operations
49 const struct file_operations mbcs_ops = {
50 .open = mbcs_open,
51 .llseek = mbcs_sram_llseek,
52 .read = mbcs_sram_read,
53 .write = mbcs_sram_write,
54 .mmap = mbcs_gscr_mmap,
57 struct mbcs_callback_arg {
58 int minor;
59 struct cx_dev *cx_dev;
62 static inline void mbcs_getdma_init(struct getdma *gdma)
64 memset(gdma, 0, sizeof(struct getdma));
65 gdma->DoneIntEnable = 1;
68 static inline void mbcs_putdma_init(struct putdma *pdma)
70 memset(pdma, 0, sizeof(struct putdma));
71 pdma->DoneIntEnable = 1;
74 static inline void mbcs_algo_init(struct algoblock *algo_soft)
76 memset(algo_soft, 0, sizeof(struct algoblock));
79 static inline void mbcs_getdma_set(void *mmr,
80 uint64_t hostAddr,
81 uint64_t localAddr,
82 uint64_t localRamSel,
83 uint64_t numPkts,
84 uint64_t amoEnable,
85 uint64_t intrEnable,
86 uint64_t peerIO,
87 uint64_t amoHostDest,
88 uint64_t amoModType, uint64_t intrHostDest,
89 uint64_t intrVector)
91 union dma_control rdma_control;
92 union dma_amo_dest amo_dest;
93 union intr_dest intr_dest;
94 union dma_localaddr local_addr;
95 union dma_hostaddr host_addr;
97 rdma_control.dma_control_reg = 0;
98 amo_dest.dma_amo_dest_reg = 0;
99 intr_dest.intr_dest_reg = 0;
100 local_addr.dma_localaddr_reg = 0;
101 host_addr.dma_hostaddr_reg = 0;
103 host_addr.dma_sys_addr = hostAddr;
104 MBCS_MMR_SET(mmr, MBCS_RD_DMA_SYS_ADDR, host_addr.dma_hostaddr_reg);
106 local_addr.dma_ram_addr = localAddr;
107 local_addr.dma_ram_sel = localRamSel;
108 MBCS_MMR_SET(mmr, MBCS_RD_DMA_LOC_ADDR, local_addr.dma_localaddr_reg);
110 rdma_control.dma_op_length = numPkts;
111 rdma_control.done_amo_en = amoEnable;
112 rdma_control.done_int_en = intrEnable;
113 rdma_control.pio_mem_n = peerIO;
114 MBCS_MMR_SET(mmr, MBCS_RD_DMA_CTRL, rdma_control.dma_control_reg);
116 amo_dest.dma_amo_sys_addr = amoHostDest;
117 amo_dest.dma_amo_mod_type = amoModType;
118 MBCS_MMR_SET(mmr, MBCS_RD_DMA_AMO_DEST, amo_dest.dma_amo_dest_reg);
120 intr_dest.address = intrHostDest;
121 intr_dest.int_vector = intrVector;
122 MBCS_MMR_SET(mmr, MBCS_RD_DMA_INT_DEST, intr_dest.intr_dest_reg);
126 static inline void mbcs_putdma_set(void *mmr,
127 uint64_t hostAddr,
128 uint64_t localAddr,
129 uint64_t localRamSel,
130 uint64_t numPkts,
131 uint64_t amoEnable,
132 uint64_t intrEnable,
133 uint64_t peerIO,
134 uint64_t amoHostDest,
135 uint64_t amoModType,
136 uint64_t intrHostDest, uint64_t intrVector)
138 union dma_control wdma_control;
139 union dma_amo_dest amo_dest;
140 union intr_dest intr_dest;
141 union dma_localaddr local_addr;
142 union dma_hostaddr host_addr;
144 wdma_control.dma_control_reg = 0;
145 amo_dest.dma_amo_dest_reg = 0;
146 intr_dest.intr_dest_reg = 0;
147 local_addr.dma_localaddr_reg = 0;
148 host_addr.dma_hostaddr_reg = 0;
150 host_addr.dma_sys_addr = hostAddr;
151 MBCS_MMR_SET(mmr, MBCS_WR_DMA_SYS_ADDR, host_addr.dma_hostaddr_reg);
153 local_addr.dma_ram_addr = localAddr;
154 local_addr.dma_ram_sel = localRamSel;
155 MBCS_MMR_SET(mmr, MBCS_WR_DMA_LOC_ADDR, local_addr.dma_localaddr_reg);
157 wdma_control.dma_op_length = numPkts;
158 wdma_control.done_amo_en = amoEnable;
159 wdma_control.done_int_en = intrEnable;
160 wdma_control.pio_mem_n = peerIO;
161 MBCS_MMR_SET(mmr, MBCS_WR_DMA_CTRL, wdma_control.dma_control_reg);
163 amo_dest.dma_amo_sys_addr = amoHostDest;
164 amo_dest.dma_amo_mod_type = amoModType;
165 MBCS_MMR_SET(mmr, MBCS_WR_DMA_AMO_DEST, amo_dest.dma_amo_dest_reg);
167 intr_dest.address = intrHostDest;
168 intr_dest.int_vector = intrVector;
169 MBCS_MMR_SET(mmr, MBCS_WR_DMA_INT_DEST, intr_dest.intr_dest_reg);
173 static inline void mbcs_algo_set(void *mmr,
174 uint64_t amoHostDest,
175 uint64_t amoModType,
176 uint64_t intrHostDest,
177 uint64_t intrVector, uint64_t algoStepCount)
179 union dma_amo_dest amo_dest;
180 union intr_dest intr_dest;
181 union algo_step step;
183 step.algo_step_reg = 0;
184 intr_dest.intr_dest_reg = 0;
185 amo_dest.dma_amo_dest_reg = 0;
187 amo_dest.dma_amo_sys_addr = amoHostDest;
188 amo_dest.dma_amo_mod_type = amoModType;
189 MBCS_MMR_SET(mmr, MBCS_ALG_AMO_DEST, amo_dest.dma_amo_dest_reg);
191 intr_dest.address = intrHostDest;
192 intr_dest.int_vector = intrVector;
193 MBCS_MMR_SET(mmr, MBCS_ALG_INT_DEST, intr_dest.intr_dest_reg);
195 step.alg_step_cnt = algoStepCount;
196 MBCS_MMR_SET(mmr, MBCS_ALG_STEP, step.algo_step_reg);
199 static inline int mbcs_getdma_start(struct mbcs_soft *soft)
201 void *mmr_base;
202 struct getdma *gdma;
203 uint64_t numPkts;
204 union cm_control cm_control;
206 mmr_base = soft->mmr_base;
207 gdma = &soft->getdma;
209 /* check that host address got setup */
210 if (!gdma->hostAddr)
211 return -1;
213 numPkts =
214 (gdma->bytes + (MBCS_CACHELINE_SIZE - 1)) / MBCS_CACHELINE_SIZE;
216 /* program engine */
217 mbcs_getdma_set(mmr_base, tiocx_dma_addr(gdma->hostAddr),
218 gdma->localAddr,
219 (gdma->localAddr < MB2) ? 0 :
220 (gdma->localAddr < MB4) ? 1 :
221 (gdma->localAddr < MB6) ? 2 : 3,
222 numPkts,
223 gdma->DoneAmoEnable,
224 gdma->DoneIntEnable,
225 gdma->peerIO,
226 gdma->amoHostDest,
227 gdma->amoModType,
228 gdma->intrHostDest, gdma->intrVector);
230 /* start engine */
231 cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
232 cm_control.rd_dma_go = 1;
233 MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
235 return 0;
239 static inline int mbcs_putdma_start(struct mbcs_soft *soft)
241 void *mmr_base;
242 struct putdma *pdma;
243 uint64_t numPkts;
244 union cm_control cm_control;
246 mmr_base = soft->mmr_base;
247 pdma = &soft->putdma;
249 /* check that host address got setup */
250 if (!pdma->hostAddr)
251 return -1;
253 numPkts =
254 (pdma->bytes + (MBCS_CACHELINE_SIZE - 1)) / MBCS_CACHELINE_SIZE;
256 /* program engine */
257 mbcs_putdma_set(mmr_base, tiocx_dma_addr(pdma->hostAddr),
258 pdma->localAddr,
259 (pdma->localAddr < MB2) ? 0 :
260 (pdma->localAddr < MB4) ? 1 :
261 (pdma->localAddr < MB6) ? 2 : 3,
262 numPkts,
263 pdma->DoneAmoEnable,
264 pdma->DoneIntEnable,
265 pdma->peerIO,
266 pdma->amoHostDest,
267 pdma->amoModType,
268 pdma->intrHostDest, pdma->intrVector);
270 /* start engine */
271 cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
272 cm_control.wr_dma_go = 1;
273 MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
275 return 0;
279 static inline int mbcs_algo_start(struct mbcs_soft *soft)
281 struct algoblock *algo_soft = &soft->algo;
282 void *mmr_base = soft->mmr_base;
283 union cm_control cm_control;
285 if (down_interruptible(&soft->algolock))
286 return -ERESTARTSYS;
288 atomic_set(&soft->algo_done, 0);
290 mbcs_algo_set(mmr_base,
291 algo_soft->amoHostDest,
292 algo_soft->amoModType,
293 algo_soft->intrHostDest,
294 algo_soft->intrVector, algo_soft->algoStepCount);
296 /* start algorithm */
297 cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
298 cm_control.alg_done_int_en = 1;
299 cm_control.alg_go = 1;
300 MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
302 up(&soft->algolock);
304 return 0;
307 static inline ssize_t
308 do_mbcs_sram_dmawrite(struct mbcs_soft *soft, uint64_t hostAddr,
309 size_t len, loff_t * off)
311 int rv = 0;
313 if (down_interruptible(&soft->dmawritelock))
314 return -ERESTARTSYS;
316 atomic_set(&soft->dmawrite_done, 0);
318 soft->putdma.hostAddr = hostAddr;
319 soft->putdma.localAddr = *off;
320 soft->putdma.bytes = len;
322 if (mbcs_putdma_start(soft) < 0) {
323 DBG(KERN_ALERT "do_mbcs_sram_dmawrite: "
324 "mbcs_putdma_start failed\n");
325 rv = -EAGAIN;
326 goto dmawrite_exit;
329 if (wait_event_interruptible(soft->dmawrite_queue,
330 atomic_read(&soft->dmawrite_done))) {
331 rv = -ERESTARTSYS;
332 goto dmawrite_exit;
335 rv = len;
336 *off += len;
338 dmawrite_exit:
339 up(&soft->dmawritelock);
341 return rv;
344 static inline ssize_t
345 do_mbcs_sram_dmaread(struct mbcs_soft *soft, uint64_t hostAddr,
346 size_t len, loff_t * off)
348 int rv = 0;
350 if (down_interruptible(&soft->dmareadlock))
351 return -ERESTARTSYS;
353 atomic_set(&soft->dmawrite_done, 0);
355 soft->getdma.hostAddr = hostAddr;
356 soft->getdma.localAddr = *off;
357 soft->getdma.bytes = len;
359 if (mbcs_getdma_start(soft) < 0) {
360 DBG(KERN_ALERT "mbcs_strategy: mbcs_getdma_start failed\n");
361 rv = -EAGAIN;
362 goto dmaread_exit;
365 if (wait_event_interruptible(soft->dmaread_queue,
366 atomic_read(&soft->dmaread_done))) {
367 rv = -ERESTARTSYS;
368 goto dmaread_exit;
371 rv = len;
372 *off += len;
374 dmaread_exit:
375 up(&soft->dmareadlock);
377 return rv;
380 int mbcs_open(struct inode *ip, struct file *fp)
382 struct mbcs_soft *soft;
383 int minor;
385 minor = iminor(ip);
387 list_for_each_entry(soft, &soft_list, list) {
388 if (soft->nasid == minor) {
389 fp->private_data = soft->cxdev;
390 return 0;
394 return -ENODEV;
397 ssize_t mbcs_sram_read(struct file * fp, char __user *buf, size_t len, loff_t * off)
399 struct cx_dev *cx_dev = fp->private_data;
400 struct mbcs_soft *soft = cx_dev->soft;
401 uint64_t hostAddr;
402 int rv = 0;
404 hostAddr = __get_dma_pages(GFP_KERNEL, get_order(len));
405 if (hostAddr == 0)
406 return -ENOMEM;
408 rv = do_mbcs_sram_dmawrite(soft, hostAddr, len, off);
409 if (rv < 0)
410 goto exit;
412 if (copy_to_user(buf, (void *)hostAddr, len))
413 rv = -EFAULT;
415 exit:
416 free_pages(hostAddr, get_order(len));
418 return rv;
421 ssize_t
422 mbcs_sram_write(struct file * fp, const char __user *buf, size_t len, loff_t * off)
424 struct cx_dev *cx_dev = fp->private_data;
425 struct mbcs_soft *soft = cx_dev->soft;
426 uint64_t hostAddr;
427 int rv = 0;
429 hostAddr = __get_dma_pages(GFP_KERNEL, get_order(len));
430 if (hostAddr == 0)
431 return -ENOMEM;
433 if (copy_from_user((void *)hostAddr, buf, len)) {
434 rv = -EFAULT;
435 goto exit;
438 rv = do_mbcs_sram_dmaread(soft, hostAddr, len, off);
440 exit:
441 free_pages(hostAddr, get_order(len));
443 return rv;
446 loff_t mbcs_sram_llseek(struct file * filp, loff_t off, int whence)
448 loff_t newpos;
450 switch (whence) {
451 case SEEK_SET:
452 newpos = off;
453 break;
455 case SEEK_CUR:
456 newpos = filp->f_pos + off;
457 break;
459 case SEEK_END:
460 newpos = MBCS_SRAM_SIZE + off;
461 break;
463 default: /* can't happen */
464 return -EINVAL;
467 if (newpos < 0)
468 return -EINVAL;
470 filp->f_pos = newpos;
472 return newpos;
475 static uint64_t mbcs_pioaddr(struct mbcs_soft *soft, uint64_t offset)
477 uint64_t mmr_base;
479 mmr_base = (uint64_t) (soft->mmr_base + offset);
481 return mmr_base;
484 static void mbcs_debug_pioaddr_set(struct mbcs_soft *soft)
486 soft->debug_addr = mbcs_pioaddr(soft, MBCS_DEBUG_START);
489 static void mbcs_gscr_pioaddr_set(struct mbcs_soft *soft)
491 soft->gscr_addr = mbcs_pioaddr(soft, MBCS_GSCR_START);
494 int mbcs_gscr_mmap(struct file *fp, struct vm_area_struct *vma)
496 struct cx_dev *cx_dev = fp->private_data;
497 struct mbcs_soft *soft = cx_dev->soft;
499 if (vma->vm_pgoff != 0)
500 return -EINVAL;
502 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
504 /* Remap-pfn-range will mark the range VM_IO and VM_RESERVED */
505 if (remap_pfn_range(vma,
506 vma->vm_start,
507 __pa(soft->gscr_addr) >> PAGE_SHIFT,
508 PAGE_SIZE,
509 vma->vm_page_prot))
510 return -EAGAIN;
512 return 0;
516 * mbcs_completion_intr_handler - Primary completion handler.
517 * @irq: irq
518 * @arg: soft struct for device
521 static irqreturn_t
522 mbcs_completion_intr_handler(int irq, void *arg)
524 struct mbcs_soft *soft = (struct mbcs_soft *)arg;
525 void *mmr_base;
526 union cm_status cm_status;
527 union cm_control cm_control;
529 mmr_base = soft->mmr_base;
530 cm_status.cm_status_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_STATUS);
532 if (cm_status.rd_dma_done) {
533 /* stop dma-read engine, clear status */
534 cm_control.cm_control_reg =
535 MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
536 cm_control.rd_dma_clr = 1;
537 MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
538 cm_control.cm_control_reg);
539 atomic_set(&soft->dmaread_done, 1);
540 wake_up(&soft->dmaread_queue);
542 if (cm_status.wr_dma_done) {
543 /* stop dma-write engine, clear status */
544 cm_control.cm_control_reg =
545 MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
546 cm_control.wr_dma_clr = 1;
547 MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
548 cm_control.cm_control_reg);
549 atomic_set(&soft->dmawrite_done, 1);
550 wake_up(&soft->dmawrite_queue);
552 if (cm_status.alg_done) {
553 /* clear status */
554 cm_control.cm_control_reg =
555 MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
556 cm_control.alg_done_clr = 1;
557 MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
558 cm_control.cm_control_reg);
559 atomic_set(&soft->algo_done, 1);
560 wake_up(&soft->algo_queue);
563 return IRQ_HANDLED;
567 * mbcs_intr_alloc - Allocate interrupts.
568 * @dev: device pointer
571 static int mbcs_intr_alloc(struct cx_dev *dev)
573 struct sn_irq_info *sn_irq;
574 struct mbcs_soft *soft;
575 struct getdma *getdma;
576 struct putdma *putdma;
577 struct algoblock *algo;
579 soft = dev->soft;
580 getdma = &soft->getdma;
581 putdma = &soft->putdma;
582 algo = &soft->algo;
584 soft->get_sn_irq = NULL;
585 soft->put_sn_irq = NULL;
586 soft->algo_sn_irq = NULL;
588 sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
589 if (sn_irq == NULL)
590 return -EAGAIN;
591 soft->get_sn_irq = sn_irq;
592 getdma->intrHostDest = sn_irq->irq_xtalkaddr;
593 getdma->intrVector = sn_irq->irq_irq;
594 if (request_irq(sn_irq->irq_irq,
595 (void *)mbcs_completion_intr_handler, IRQF_SHARED,
596 "MBCS get intr", (void *)soft)) {
597 tiocx_irq_free(soft->get_sn_irq);
598 return -EAGAIN;
601 sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
602 if (sn_irq == NULL) {
603 free_irq(soft->get_sn_irq->irq_irq, soft);
604 tiocx_irq_free(soft->get_sn_irq);
605 return -EAGAIN;
607 soft->put_sn_irq = sn_irq;
608 putdma->intrHostDest = sn_irq->irq_xtalkaddr;
609 putdma->intrVector = sn_irq->irq_irq;
610 if (request_irq(sn_irq->irq_irq,
611 (void *)mbcs_completion_intr_handler, IRQF_SHARED,
612 "MBCS put intr", (void *)soft)) {
613 tiocx_irq_free(soft->put_sn_irq);
614 free_irq(soft->get_sn_irq->irq_irq, soft);
615 tiocx_irq_free(soft->get_sn_irq);
616 return -EAGAIN;
619 sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
620 if (sn_irq == NULL) {
621 free_irq(soft->put_sn_irq->irq_irq, soft);
622 tiocx_irq_free(soft->put_sn_irq);
623 free_irq(soft->get_sn_irq->irq_irq, soft);
624 tiocx_irq_free(soft->get_sn_irq);
625 return -EAGAIN;
627 soft->algo_sn_irq = sn_irq;
628 algo->intrHostDest = sn_irq->irq_xtalkaddr;
629 algo->intrVector = sn_irq->irq_irq;
630 if (request_irq(sn_irq->irq_irq,
631 (void *)mbcs_completion_intr_handler, IRQF_SHARED,
632 "MBCS algo intr", (void *)soft)) {
633 tiocx_irq_free(soft->algo_sn_irq);
634 free_irq(soft->put_sn_irq->irq_irq, soft);
635 tiocx_irq_free(soft->put_sn_irq);
636 free_irq(soft->get_sn_irq->irq_irq, soft);
637 tiocx_irq_free(soft->get_sn_irq);
638 return -EAGAIN;
641 return 0;
645 * mbcs_intr_dealloc - Remove interrupts.
646 * @dev: device pointer
649 static void mbcs_intr_dealloc(struct cx_dev *dev)
651 struct mbcs_soft *soft;
653 soft = dev->soft;
655 free_irq(soft->get_sn_irq->irq_irq, soft);
656 tiocx_irq_free(soft->get_sn_irq);
657 free_irq(soft->put_sn_irq->irq_irq, soft);
658 tiocx_irq_free(soft->put_sn_irq);
659 free_irq(soft->algo_sn_irq->irq_irq, soft);
660 tiocx_irq_free(soft->algo_sn_irq);
663 static inline int mbcs_hw_init(struct mbcs_soft *soft)
665 void *mmr_base = soft->mmr_base;
666 union cm_control cm_control;
667 union cm_req_timeout cm_req_timeout;
668 uint64_t err_stat;
670 cm_req_timeout.cm_req_timeout_reg =
671 MBCS_MMR_GET(mmr_base, MBCS_CM_REQ_TOUT);
673 cm_req_timeout.time_out = MBCS_CM_CONTROL_REQ_TOUT_MASK;
674 MBCS_MMR_SET(mmr_base, MBCS_CM_REQ_TOUT,
675 cm_req_timeout.cm_req_timeout_reg);
677 mbcs_gscr_pioaddr_set(soft);
678 mbcs_debug_pioaddr_set(soft);
680 /* clear errors */
681 err_stat = MBCS_MMR_GET(mmr_base, MBCS_CM_ERR_STAT);
682 MBCS_MMR_SET(mmr_base, MBCS_CM_CLR_ERR_STAT, err_stat);
683 MBCS_MMR_ZERO(mmr_base, MBCS_CM_ERROR_DETAIL1);
685 /* enable interrupts */
686 /* turn off 2^23 (INT_EN_PIO_REQ_ADDR_INV) */
687 MBCS_MMR_SET(mmr_base, MBCS_CM_ERR_INT_EN, 0x3ffffff7e00ffUL);
689 /* arm status regs and clear engines */
690 cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
691 cm_control.rearm_stat_regs = 1;
692 cm_control.alg_clr = 1;
693 cm_control.wr_dma_clr = 1;
694 cm_control.rd_dma_clr = 1;
696 MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
698 return 0;
701 static ssize_t show_algo(struct device *dev, struct device_attribute *attr, char *buf)
703 struct cx_dev *cx_dev = to_cx_dev(dev);
704 struct mbcs_soft *soft = cx_dev->soft;
705 uint64_t debug0;
708 * By convention, the first debug register contains the
709 * algorithm number and revision.
711 debug0 = *(uint64_t *) soft->debug_addr;
713 return sprintf(buf, "0x%lx 0x%lx\n",
714 (debug0 >> 32), (debug0 & 0xffffffff));
717 static ssize_t store_algo(struct device *dev, struct device_attribute *attr, const char *buf, size_t count)
719 int n;
720 struct cx_dev *cx_dev = to_cx_dev(dev);
721 struct mbcs_soft *soft = cx_dev->soft;
723 if (count <= 0)
724 return 0;
726 n = simple_strtoul(buf, NULL, 0);
728 if (n == 1) {
729 mbcs_algo_start(soft);
730 if (wait_event_interruptible(soft->algo_queue,
731 atomic_read(&soft->algo_done)))
732 return -ERESTARTSYS;
735 return count;
738 DEVICE_ATTR(algo, 0644, show_algo, store_algo);
741 * mbcs_probe - Initialize for device
742 * @dev: device pointer
743 * @device_id: id table pointer
746 static int mbcs_probe(struct cx_dev *dev, const struct cx_device_id *id)
748 struct mbcs_soft *soft;
750 dev->soft = NULL;
752 soft = kzalloc(sizeof(struct mbcs_soft), GFP_KERNEL);
753 if (soft == NULL)
754 return -ENOMEM;
756 soft->nasid = dev->cx_id.nasid;
757 list_add(&soft->list, &soft_list);
758 soft->mmr_base = (void *)tiocx_swin_base(dev->cx_id.nasid);
759 dev->soft = soft;
760 soft->cxdev = dev;
762 init_waitqueue_head(&soft->dmawrite_queue);
763 init_waitqueue_head(&soft->dmaread_queue);
764 init_waitqueue_head(&soft->algo_queue);
766 init_MUTEX(&soft->dmawritelock);
767 init_MUTEX(&soft->dmareadlock);
768 init_MUTEX(&soft->algolock);
770 mbcs_getdma_init(&soft->getdma);
771 mbcs_putdma_init(&soft->putdma);
772 mbcs_algo_init(&soft->algo);
774 mbcs_hw_init(soft);
776 /* Allocate interrupts */
777 mbcs_intr_alloc(dev);
779 device_create_file(&dev->dev, &dev_attr_algo);
781 return 0;
784 static int mbcs_remove(struct cx_dev *dev)
786 if (dev->soft) {
787 mbcs_intr_dealloc(dev);
788 kfree(dev->soft);
791 device_remove_file(&dev->dev, &dev_attr_algo);
793 return 0;
796 const struct cx_device_id __devinitdata mbcs_id_table[] = {
798 .part_num = MBCS_PART_NUM,
799 .mfg_num = MBCS_MFG_NUM,
802 .part_num = MBCS_PART_NUM_ALG0,
803 .mfg_num = MBCS_MFG_NUM,
805 {0, 0}
808 MODULE_DEVICE_TABLE(cx, mbcs_id_table);
810 struct cx_drv mbcs_driver = {
811 .name = DEVICE_NAME,
812 .id_table = mbcs_id_table,
813 .probe = mbcs_probe,
814 .remove = mbcs_remove,
817 static void __exit mbcs_exit(void)
819 int rv;
821 rv = unregister_chrdev(mbcs_major, DEVICE_NAME);
822 if (rv < 0)
823 DBG(KERN_ALERT "Error in unregister_chrdev: %d\n", rv);
825 cx_driver_unregister(&mbcs_driver);
828 static int __init mbcs_init(void)
830 int rv;
832 if (!ia64_platform_is("sn2"))
833 return -ENODEV;
835 // Put driver into chrdevs[]. Get major number.
836 rv = register_chrdev(mbcs_major, DEVICE_NAME, &mbcs_ops);
837 if (rv < 0) {
838 DBG(KERN_ALERT "mbcs_init: can't get major number. %d\n", rv);
839 return rv;
841 mbcs_major = rv;
843 return cx_driver_register(&mbcs_driver);
846 module_init(mbcs_init);
847 module_exit(mbcs_exit);
849 MODULE_AUTHOR("Bruce Losure <blosure@sgi.com>");
850 MODULE_DESCRIPTION("Driver for MOATB Core Services");
851 MODULE_LICENSE("GPL");