sfc: Move xmac_poll_required into struct falcon_nic_data
[linux-2.6/libata-dev.git] / drivers / net / sfc / net_driver.h
blobb7e8fe967826e88fedaa0e2ae8d583fa88015ae1
1 /****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2005-2009 Solarflare Communications Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
11 /* Common definitions for all Efx net driver code */
13 #ifndef EFX_NET_DRIVER_H
14 #define EFX_NET_DRIVER_H
16 #if defined(EFX_ENABLE_DEBUG) && !defined(DEBUG)
17 #define DEBUG
18 #endif
20 #include <linux/version.h>
21 #include <linux/netdevice.h>
22 #include <linux/etherdevice.h>
23 #include <linux/ethtool.h>
24 #include <linux/if_vlan.h>
25 #include <linux/timer.h>
26 #include <linux/mdio.h>
27 #include <linux/list.h>
28 #include <linux/pci.h>
29 #include <linux/device.h>
30 #include <linux/highmem.h>
31 #include <linux/workqueue.h>
32 #include <linux/vmalloc.h>
33 #include <linux/i2c.h>
35 #include "enum.h"
36 #include "bitfield.h"
38 /**************************************************************************
40 * Build definitions
42 **************************************************************************/
44 #define EFX_DRIVER_VERSION "3.0"
46 #ifdef EFX_ENABLE_DEBUG
47 #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
48 #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49 #else
50 #define EFX_BUG_ON_PARANOID(x) do {} while (0)
51 #define EFX_WARN_ON_PARANOID(x) do {} while (0)
52 #endif
54 /**************************************************************************
56 * Efx data structures
58 **************************************************************************/
60 #define EFX_MAX_CHANNELS 32
61 #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
63 /* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
66 #define EFX_MAX_CORE_TX_QUEUES EFX_MAX_CHANNELS
67 #define EFX_TXQ_TYPE_OFFLOAD 1
68 #define EFX_TXQ_TYPES 2
69 #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CORE_TX_QUEUES)
71 /**
72 * struct efx_special_buffer - An Efx special buffer
73 * @addr: CPU base address of the buffer
74 * @dma_addr: DMA base address of the buffer
75 * @len: Buffer length, in bytes
76 * @index: Buffer index within controller;s buffer table
77 * @entries: Number of buffer table entries
79 * Special buffers are used for the event queues and the TX and RX
80 * descriptor queues for each channel. They are *not* used for the
81 * actual transmit and receive buffers.
83 struct efx_special_buffer {
84 void *addr;
85 dma_addr_t dma_addr;
86 unsigned int len;
87 int index;
88 int entries;
91 enum efx_flush_state {
92 FLUSH_NONE,
93 FLUSH_PENDING,
94 FLUSH_FAILED,
95 FLUSH_DONE,
98 /**
99 * struct efx_tx_buffer - An Efx TX buffer
100 * @skb: The associated socket buffer.
101 * Set only on the final fragment of a packet; %NULL for all other
102 * fragments. When this fragment completes, then we can free this
103 * skb.
104 * @tsoh: The associated TSO header structure, or %NULL if this
105 * buffer is not a TSO header.
106 * @dma_addr: DMA address of the fragment.
107 * @len: Length of this fragment.
108 * This field is zero when the queue slot is empty.
109 * @continuation: True if this fragment is not the end of a packet.
110 * @unmap_single: True if pci_unmap_single should be used.
111 * @unmap_len: Length of this fragment to unmap
113 struct efx_tx_buffer {
114 const struct sk_buff *skb;
115 struct efx_tso_header *tsoh;
116 dma_addr_t dma_addr;
117 unsigned short len;
118 bool continuation;
119 bool unmap_single;
120 unsigned short unmap_len;
124 * struct efx_tx_queue - An Efx TX queue
126 * This is a ring buffer of TX fragments.
127 * Since the TX completion path always executes on the same
128 * CPU and the xmit path can operate on different CPUs,
129 * performance is increased by ensuring that the completion
130 * path and the xmit path operate on different cache lines.
131 * This is particularly important if the xmit path is always
132 * executing on one CPU which is different from the completion
133 * path. There is also a cache line for members which are
134 * read but not written on the fast path.
136 * @efx: The associated Efx NIC
137 * @queue: DMA queue number
138 * @channel: The associated channel
139 * @buffer: The software buffer ring
140 * @txd: The hardware descriptor ring
141 * @ptr_mask: The size of the ring minus 1.
142 * @flushed: Used when handling queue flushing
143 * @read_count: Current read pointer.
144 * This is the number of buffers that have been removed from both rings.
145 * @stopped: Stopped count.
146 * Set if this TX queue is currently stopping its port.
147 * @insert_count: Current insert pointer
148 * This is the number of buffers that have been added to the
149 * software ring.
150 * @write_count: Current write pointer
151 * This is the number of buffers that have been added to the
152 * hardware ring.
153 * @old_read_count: The value of read_count when last checked.
154 * This is here for performance reasons. The xmit path will
155 * only get the up-to-date value of read_count if this
156 * variable indicates that the queue is full. This is to
157 * avoid cache-line ping-pong between the xmit path and the
158 * completion path.
159 * @tso_headers_free: A list of TSO headers allocated for this TX queue
160 * that are not in use, and so available for new TSO sends. The list
161 * is protected by the TX queue lock.
162 * @tso_bursts: Number of times TSO xmit invoked by kernel
163 * @tso_long_headers: Number of packets with headers too long for standard
164 * blocks
165 * @tso_packets: Number of packets via the TSO xmit path
167 struct efx_tx_queue {
168 /* Members which don't change on the fast path */
169 struct efx_nic *efx ____cacheline_aligned_in_smp;
170 unsigned queue;
171 struct efx_channel *channel;
172 struct efx_nic *nic;
173 struct efx_tx_buffer *buffer;
174 struct efx_special_buffer txd;
175 unsigned int ptr_mask;
176 enum efx_flush_state flushed;
178 /* Members used mainly on the completion path */
179 unsigned int read_count ____cacheline_aligned_in_smp;
180 int stopped;
182 /* Members used only on the xmit path */
183 unsigned int insert_count ____cacheline_aligned_in_smp;
184 unsigned int write_count;
185 unsigned int old_read_count;
186 struct efx_tso_header *tso_headers_free;
187 unsigned int tso_bursts;
188 unsigned int tso_long_headers;
189 unsigned int tso_packets;
193 * struct efx_rx_buffer - An Efx RX data buffer
194 * @dma_addr: DMA base address of the buffer
195 * @skb: The associated socket buffer, if any.
196 * If both this and page are %NULL, the buffer slot is currently free.
197 * @page: The associated page buffer, if any.
198 * If both this and skb are %NULL, the buffer slot is currently free.
199 * @data: Pointer to ethernet header
200 * @len: Buffer length, in bytes.
202 struct efx_rx_buffer {
203 dma_addr_t dma_addr;
204 struct sk_buff *skb;
205 struct page *page;
206 char *data;
207 unsigned int len;
211 * struct efx_rx_page_state - Page-based rx buffer state
213 * Inserted at the start of every page allocated for receive buffers.
214 * Used to facilitate sharing dma mappings between recycled rx buffers
215 * and those passed up to the kernel.
217 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
218 * When refcnt falls to zero, the page is unmapped for dma
219 * @dma_addr: The dma address of this page.
221 struct efx_rx_page_state {
222 unsigned refcnt;
223 dma_addr_t dma_addr;
225 unsigned int __pad[0] ____cacheline_aligned;
229 * struct efx_rx_queue - An Efx RX queue
230 * @efx: The associated Efx NIC
231 * @buffer: The software buffer ring
232 * @rxd: The hardware descriptor ring
233 * @ptr_mask: The size of the ring minus 1.
234 * @added_count: Number of buffers added to the receive queue.
235 * @notified_count: Number of buffers given to NIC (<= @added_count).
236 * @removed_count: Number of buffers removed from the receive queue.
237 * @max_fill: RX descriptor maximum fill level (<= ring size)
238 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
239 * (<= @max_fill)
240 * @fast_fill_limit: The level to which a fast fill will fill
241 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
242 * @min_fill: RX descriptor minimum non-zero fill level.
243 * This records the minimum fill level observed when a ring
244 * refill was triggered.
245 * @alloc_page_count: RX allocation strategy counter.
246 * @alloc_skb_count: RX allocation strategy counter.
247 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
248 * @flushed: Use when handling queue flushing
250 struct efx_rx_queue {
251 struct efx_nic *efx;
252 struct efx_rx_buffer *buffer;
253 struct efx_special_buffer rxd;
254 unsigned int ptr_mask;
256 int added_count;
257 int notified_count;
258 int removed_count;
259 unsigned int max_fill;
260 unsigned int fast_fill_trigger;
261 unsigned int fast_fill_limit;
262 unsigned int min_fill;
263 unsigned int min_overfill;
264 unsigned int alloc_page_count;
265 unsigned int alloc_skb_count;
266 struct timer_list slow_fill;
267 unsigned int slow_fill_count;
269 enum efx_flush_state flushed;
273 * struct efx_buffer - An Efx general-purpose buffer
274 * @addr: host base address of the buffer
275 * @dma_addr: DMA base address of the buffer
276 * @len: Buffer length, in bytes
278 * The NIC uses these buffers for its interrupt status registers and
279 * MAC stats dumps.
281 struct efx_buffer {
282 void *addr;
283 dma_addr_t dma_addr;
284 unsigned int len;
288 enum efx_rx_alloc_method {
289 RX_ALLOC_METHOD_AUTO = 0,
290 RX_ALLOC_METHOD_SKB = 1,
291 RX_ALLOC_METHOD_PAGE = 2,
295 * struct efx_channel - An Efx channel
297 * A channel comprises an event queue, at least one TX queue, at least
298 * one RX queue, and an associated tasklet for processing the event
299 * queue.
301 * @efx: Associated Efx NIC
302 * @channel: Channel instance number
303 * @enabled: Channel enabled indicator
304 * @irq: IRQ number (MSI and MSI-X only)
305 * @irq_moderation: IRQ moderation value (in hardware ticks)
306 * @napi_dev: Net device used with NAPI
307 * @napi_str: NAPI control structure
308 * @reset_work: Scheduled reset work thread
309 * @work_pending: Is work pending via NAPI?
310 * @eventq: Event queue buffer
311 * @eventq_mask: Event queue pointer mask
312 * @eventq_read_ptr: Event queue read pointer
313 * @last_eventq_read_ptr: Last event queue read pointer value.
314 * @magic_count: Event queue test event count
315 * @irq_count: Number of IRQs since last adaptive moderation decision
316 * @irq_mod_score: IRQ moderation score
317 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
318 * and diagnostic counters
319 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
320 * descriptors
321 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
322 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
323 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
324 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
325 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
326 * @n_rx_overlength: Count of RX_OVERLENGTH errors
327 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
328 * @rx_queue: RX queue for this channel
329 * @tx_stop_count: Core TX queue stop count
330 * @tx_stop_lock: Core TX queue stop lock
331 * @tx_queue: TX queues for this channel
333 struct efx_channel {
334 struct efx_nic *efx;
335 int channel;
336 bool enabled;
337 int irq;
338 unsigned int irq_moderation;
339 struct net_device *napi_dev;
340 struct napi_struct napi_str;
341 bool work_pending;
342 struct efx_special_buffer eventq;
343 unsigned int eventq_mask;
344 unsigned int eventq_read_ptr;
345 unsigned int last_eventq_read_ptr;
346 unsigned int magic_count;
348 unsigned int irq_count;
349 unsigned int irq_mod_score;
351 int rx_alloc_level;
352 int rx_alloc_push_pages;
354 unsigned n_rx_tobe_disc;
355 unsigned n_rx_ip_hdr_chksum_err;
356 unsigned n_rx_tcp_udp_chksum_err;
357 unsigned n_rx_mcast_mismatch;
358 unsigned n_rx_frm_trunc;
359 unsigned n_rx_overlength;
360 unsigned n_skbuff_leaks;
362 /* Used to pipeline received packets in order to optimise memory
363 * access with prefetches.
365 struct efx_rx_buffer *rx_pkt;
366 bool rx_pkt_csummed;
368 struct efx_rx_queue rx_queue;
370 atomic_t tx_stop_count;
371 spinlock_t tx_stop_lock;
373 struct efx_tx_queue tx_queue[2];
376 enum efx_led_mode {
377 EFX_LED_OFF = 0,
378 EFX_LED_ON = 1,
379 EFX_LED_DEFAULT = 2
382 #define STRING_TABLE_LOOKUP(val, member) \
383 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
385 extern const char *efx_loopback_mode_names[];
386 extern const unsigned int efx_loopback_mode_max;
387 #define LOOPBACK_MODE(efx) \
388 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
390 extern const char *efx_reset_type_names[];
391 extern const unsigned int efx_reset_type_max;
392 #define RESET_TYPE(type) \
393 STRING_TABLE_LOOKUP(type, efx_reset_type)
395 enum efx_int_mode {
396 /* Be careful if altering to correct macro below */
397 EFX_INT_MODE_MSIX = 0,
398 EFX_INT_MODE_MSI = 1,
399 EFX_INT_MODE_LEGACY = 2,
400 EFX_INT_MODE_MAX /* Insert any new items before this */
402 #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
404 enum nic_state {
405 STATE_INIT = 0,
406 STATE_RUNNING = 1,
407 STATE_FINI = 2,
408 STATE_DISABLED = 3,
409 STATE_MAX,
413 * Alignment of page-allocated RX buffers
415 * Controls the number of bytes inserted at the start of an RX buffer.
416 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
417 * of the skb->head for hardware DMA].
419 #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
420 #define EFX_PAGE_IP_ALIGN 0
421 #else
422 #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
423 #endif
426 * Alignment of the skb->head which wraps a page-allocated RX buffer
428 * The skb allocated to wrap an rx_buffer can have this alignment. Since
429 * the data is memcpy'd from the rx_buf, it does not need to be equal to
430 * EFX_PAGE_IP_ALIGN.
432 #define EFX_PAGE_SKB_ALIGN 2
434 /* Forward declaration */
435 struct efx_nic;
437 /* Pseudo bit-mask flow control field */
438 enum efx_fc_type {
439 EFX_FC_RX = FLOW_CTRL_RX,
440 EFX_FC_TX = FLOW_CTRL_TX,
441 EFX_FC_AUTO = 4,
445 * struct efx_link_state - Current state of the link
446 * @up: Link is up
447 * @fd: Link is full-duplex
448 * @fc: Actual flow control flags
449 * @speed: Link speed (Mbps)
451 struct efx_link_state {
452 bool up;
453 bool fd;
454 enum efx_fc_type fc;
455 unsigned int speed;
458 static inline bool efx_link_state_equal(const struct efx_link_state *left,
459 const struct efx_link_state *right)
461 return left->up == right->up && left->fd == right->fd &&
462 left->fc == right->fc && left->speed == right->speed;
466 * struct efx_mac_operations - Efx MAC operations table
467 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
468 * @update_stats: Update statistics
469 * @check_fault: Check fault state. True if fault present.
471 struct efx_mac_operations {
472 int (*reconfigure) (struct efx_nic *efx);
473 void (*update_stats) (struct efx_nic *efx);
474 bool (*check_fault)(struct efx_nic *efx);
478 * struct efx_phy_operations - Efx PHY operations table
479 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
480 * efx->loopback_modes.
481 * @init: Initialise PHY
482 * @fini: Shut down PHY
483 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
484 * @poll: Update @link_state and report whether it changed.
485 * Serialised by the mac_lock.
486 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
487 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
488 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
489 * (only needed where AN bit is set in mmds)
490 * @test_alive: Test that PHY is 'alive' (online)
491 * @test_name: Get the name of a PHY-specific test/result
492 * @run_tests: Run tests and record results as appropriate (offline).
493 * Flags are the ethtool tests flags.
495 struct efx_phy_operations {
496 int (*probe) (struct efx_nic *efx);
497 int (*init) (struct efx_nic *efx);
498 void (*fini) (struct efx_nic *efx);
499 void (*remove) (struct efx_nic *efx);
500 int (*reconfigure) (struct efx_nic *efx);
501 bool (*poll) (struct efx_nic *efx);
502 void (*get_settings) (struct efx_nic *efx,
503 struct ethtool_cmd *ecmd);
504 int (*set_settings) (struct efx_nic *efx,
505 struct ethtool_cmd *ecmd);
506 void (*set_npage_adv) (struct efx_nic *efx, u32);
507 int (*test_alive) (struct efx_nic *efx);
508 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
509 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
513 * @enum efx_phy_mode - PHY operating mode flags
514 * @PHY_MODE_NORMAL: on and should pass traffic
515 * @PHY_MODE_TX_DISABLED: on with TX disabled
516 * @PHY_MODE_LOW_POWER: set to low power through MDIO
517 * @PHY_MODE_OFF: switched off through external control
518 * @PHY_MODE_SPECIAL: on but will not pass traffic
520 enum efx_phy_mode {
521 PHY_MODE_NORMAL = 0,
522 PHY_MODE_TX_DISABLED = 1,
523 PHY_MODE_LOW_POWER = 2,
524 PHY_MODE_OFF = 4,
525 PHY_MODE_SPECIAL = 8,
528 static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
530 return !!(mode & ~PHY_MODE_TX_DISABLED);
534 * Efx extended statistics
536 * Not all statistics are provided by all supported MACs. The purpose
537 * is this structure is to contain the raw statistics provided by each
538 * MAC.
540 struct efx_mac_stats {
541 u64 tx_bytes;
542 u64 tx_good_bytes;
543 u64 tx_bad_bytes;
544 unsigned long tx_packets;
545 unsigned long tx_bad;
546 unsigned long tx_pause;
547 unsigned long tx_control;
548 unsigned long tx_unicast;
549 unsigned long tx_multicast;
550 unsigned long tx_broadcast;
551 unsigned long tx_lt64;
552 unsigned long tx_64;
553 unsigned long tx_65_to_127;
554 unsigned long tx_128_to_255;
555 unsigned long tx_256_to_511;
556 unsigned long tx_512_to_1023;
557 unsigned long tx_1024_to_15xx;
558 unsigned long tx_15xx_to_jumbo;
559 unsigned long tx_gtjumbo;
560 unsigned long tx_collision;
561 unsigned long tx_single_collision;
562 unsigned long tx_multiple_collision;
563 unsigned long tx_excessive_collision;
564 unsigned long tx_deferred;
565 unsigned long tx_late_collision;
566 unsigned long tx_excessive_deferred;
567 unsigned long tx_non_tcpudp;
568 unsigned long tx_mac_src_error;
569 unsigned long tx_ip_src_error;
570 u64 rx_bytes;
571 u64 rx_good_bytes;
572 u64 rx_bad_bytes;
573 unsigned long rx_packets;
574 unsigned long rx_good;
575 unsigned long rx_bad;
576 unsigned long rx_pause;
577 unsigned long rx_control;
578 unsigned long rx_unicast;
579 unsigned long rx_multicast;
580 unsigned long rx_broadcast;
581 unsigned long rx_lt64;
582 unsigned long rx_64;
583 unsigned long rx_65_to_127;
584 unsigned long rx_128_to_255;
585 unsigned long rx_256_to_511;
586 unsigned long rx_512_to_1023;
587 unsigned long rx_1024_to_15xx;
588 unsigned long rx_15xx_to_jumbo;
589 unsigned long rx_gtjumbo;
590 unsigned long rx_bad_lt64;
591 unsigned long rx_bad_64_to_15xx;
592 unsigned long rx_bad_15xx_to_jumbo;
593 unsigned long rx_bad_gtjumbo;
594 unsigned long rx_overflow;
595 unsigned long rx_missed;
596 unsigned long rx_false_carrier;
597 unsigned long rx_symbol_error;
598 unsigned long rx_align_error;
599 unsigned long rx_length_error;
600 unsigned long rx_internal_error;
601 unsigned long rx_good_lt64;
604 /* Number of bits used in a multicast filter hash address */
605 #define EFX_MCAST_HASH_BITS 8
607 /* Number of (single-bit) entries in a multicast filter hash */
608 #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
610 /* An Efx multicast filter hash */
611 union efx_multicast_hash {
612 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
613 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
616 struct efx_filter_state;
619 * struct efx_nic - an Efx NIC
620 * @name: Device name (net device name or bus id before net device registered)
621 * @pci_dev: The PCI device
622 * @type: Controller type attributes
623 * @legacy_irq: IRQ number
624 * @workqueue: Workqueue for port reconfigures and the HW monitor.
625 * Work items do not hold and must not acquire RTNL.
626 * @workqueue_name: Name of workqueue
627 * @reset_work: Scheduled reset workitem
628 * @monitor_work: Hardware monitor workitem
629 * @membase_phys: Memory BAR value as physical address
630 * @membase: Memory BAR value
631 * @biu_lock: BIU (bus interface unit) lock
632 * @interrupt_mode: Interrupt mode
633 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
634 * @irq_rx_moderation: IRQ moderation time for RX event queues
635 * @msg_enable: Log message enable flags
636 * @state: Device state flag. Serialised by the rtnl_lock.
637 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
638 * @tx_queue: TX DMA queues
639 * @rx_queue: RX DMA queues
640 * @channel: Channels
641 * @channel_name: Names for channels and their IRQs
642 * @rxq_entries: Size of receive queues requested by user.
643 * @txq_entries: Size of transmit queues requested by user.
644 * @next_buffer_table: First available buffer table id
645 * @n_channels: Number of channels in use
646 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
647 * @n_tx_channels: Number of channels used for TX
648 * @rx_buffer_len: RX buffer length
649 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
650 * @rx_indir_table: Indirection table for RSS
651 * @int_error_count: Number of internal errors seen recently
652 * @int_error_expire: Time at which error count will be expired
653 * @irq_status: Interrupt status buffer
654 * @last_irq_cpu: Last CPU to handle interrupt.
655 * This register is written with the SMP processor ID whenever an
656 * interrupt is handled. It is used by efx_nic_test_interrupt()
657 * to verify that an interrupt has occurred.
658 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
659 * @fatal_irq_level: IRQ level (bit number) used for serious errors
660 * @mtd_list: List of MTDs attached to the NIC
661 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
662 * @nic_data: Hardware dependant state
663 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
664 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
665 * @port_enabled: Port enabled indicator.
666 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
667 * efx_mac_work() with kernel interfaces. Safe to read under any
668 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
669 * be held to modify it.
670 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
671 * @port_initialized: Port initialized?
672 * @net_dev: Operating system network device. Consider holding the rtnl lock
673 * @rx_checksum_enabled: RX checksumming enabled
674 * @mac_stats: MAC statistics. These include all statistics the MACs
675 * can provide. Generic code converts these into a standard
676 * &struct net_device_stats.
677 * @stats_buffer: DMA buffer for statistics
678 * @stats_lock: Statistics update lock. Serialises statistics fetches
679 * @mac_op: MAC interface
680 * @mac_address: Permanent MAC address
681 * @phy_type: PHY type
682 * @phy_op: PHY interface
683 * @phy_data: PHY private data (including PHY-specific stats)
684 * @mdio: PHY MDIO interface
685 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
686 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
687 * @link_advertising: Autonegotiation advertising flags
688 * @link_state: Current state of the link
689 * @n_link_state_changes: Number of times the link has changed state
690 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
691 * @multicast_hash: Multicast hash table
692 * @wanted_fc: Wanted flow control flags
693 * @mac_work: Work item for changing MAC promiscuity and multicast hash
694 * @loopback_mode: Loopback status
695 * @loopback_modes: Supported loopback mode bitmask
696 * @loopback_selftest: Offline self-test private state
698 * This is stored in the private area of the &struct net_device.
700 struct efx_nic {
701 char name[IFNAMSIZ];
702 struct pci_dev *pci_dev;
703 const struct efx_nic_type *type;
704 int legacy_irq;
705 struct workqueue_struct *workqueue;
706 char workqueue_name[16];
707 struct work_struct reset_work;
708 struct delayed_work monitor_work;
709 resource_size_t membase_phys;
710 void __iomem *membase;
711 spinlock_t biu_lock;
712 enum efx_int_mode interrupt_mode;
713 bool irq_rx_adaptive;
714 unsigned int irq_rx_moderation;
715 u32 msg_enable;
717 enum nic_state state;
718 enum reset_type reset_pending;
720 struct efx_channel *channel[EFX_MAX_CHANNELS];
721 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
723 unsigned rxq_entries;
724 unsigned txq_entries;
725 unsigned next_buffer_table;
726 unsigned n_channels;
727 unsigned n_rx_channels;
728 unsigned n_tx_channels;
729 unsigned int rx_buffer_len;
730 unsigned int rx_buffer_order;
731 u8 rx_hash_key[40];
732 u32 rx_indir_table[128];
734 unsigned int_error_count;
735 unsigned long int_error_expire;
737 struct efx_buffer irq_status;
738 volatile signed int last_irq_cpu;
739 unsigned irq_zero_count;
740 unsigned fatal_irq_level;
742 #ifdef CONFIG_SFC_MTD
743 struct list_head mtd_list;
744 #endif
746 unsigned n_rx_nodesc_drop_cnt;
748 void *nic_data;
750 struct mutex mac_lock;
751 struct work_struct mac_work;
752 bool port_enabled;
753 bool port_inhibited;
755 bool port_initialized;
756 struct net_device *net_dev;
757 bool rx_checksum_enabled;
759 struct efx_mac_stats mac_stats;
760 struct efx_buffer stats_buffer;
761 spinlock_t stats_lock;
763 struct efx_mac_operations *mac_op;
764 unsigned char mac_address[ETH_ALEN];
766 unsigned int phy_type;
767 struct efx_phy_operations *phy_op;
768 void *phy_data;
769 struct mdio_if_info mdio;
770 unsigned int mdio_bus;
771 enum efx_phy_mode phy_mode;
773 u32 link_advertising;
774 struct efx_link_state link_state;
775 unsigned int n_link_state_changes;
777 bool promiscuous;
778 union efx_multicast_hash multicast_hash;
779 enum efx_fc_type wanted_fc;
781 atomic_t rx_reset;
782 enum efx_loopback_mode loopback_mode;
783 u64 loopback_modes;
785 void *loopback_selftest;
787 struct efx_filter_state *filter_state;
790 static inline int efx_dev_registered(struct efx_nic *efx)
792 return efx->net_dev->reg_state == NETREG_REGISTERED;
795 /* Net device name, for inclusion in log messages if it has been registered.
796 * Use efx->name not efx->net_dev->name so that races with (un)registration
797 * are harmless.
799 static inline const char *efx_dev_name(struct efx_nic *efx)
801 return efx_dev_registered(efx) ? efx->name : "";
804 static inline unsigned int efx_port_num(struct efx_nic *efx)
806 return efx->net_dev->dev_id;
810 * struct efx_nic_type - Efx device type definition
811 * @probe: Probe the controller
812 * @remove: Free resources allocated by probe()
813 * @init: Initialise the controller
814 * @fini: Shut down the controller
815 * @monitor: Periodic function for polling link state and hardware monitor
816 * @reset: Reset the controller hardware and possibly the PHY. This will
817 * be called while the controller is uninitialised.
818 * @probe_port: Probe the MAC and PHY
819 * @remove_port: Free resources allocated by probe_port()
820 * @handle_global_event: Handle a "global" event (may be %NULL)
821 * @prepare_flush: Prepare the hardware for flushing the DMA queues
822 * @update_stats: Update statistics not provided by event handling
823 * @start_stats: Start the regular fetching of statistics
824 * @stop_stats: Stop the regular fetching of statistics
825 * @set_id_led: Set state of identifying LED or revert to automatic function
826 * @push_irq_moderation: Apply interrupt moderation value
827 * @push_multicast_hash: Apply multicast hash table
828 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
829 * @get_wol: Get WoL configuration from driver state
830 * @set_wol: Push WoL configuration to the NIC
831 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
832 * @test_registers: Test read/write functionality of control registers
833 * @test_nvram: Test validity of NVRAM contents
834 * @default_mac_ops: efx_mac_operations to set at startup
835 * @revision: Hardware architecture revision
836 * @mem_map_size: Memory BAR mapped size
837 * @txd_ptr_tbl_base: TX descriptor ring base address
838 * @rxd_ptr_tbl_base: RX descriptor ring base address
839 * @buf_tbl_base: Buffer table base address
840 * @evq_ptr_tbl_base: Event queue pointer table base address
841 * @evq_rptr_tbl_base: Event queue read-pointer table base address
842 * @max_dma_mask: Maximum possible DMA mask
843 * @rx_buffer_hash_size: Size of hash at start of RX buffer
844 * @rx_buffer_padding: Size of padding at end of RX buffer
845 * @max_interrupt_mode: Highest capability interrupt mode supported
846 * from &enum efx_init_mode.
847 * @phys_addr_channels: Number of channels with physically addressed
848 * descriptors
849 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
850 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
851 * @offload_features: net_device feature flags for protocol offload
852 * features implemented in hardware
853 * @reset_world_flags: Flags for additional components covered by
854 * reset method RESET_TYPE_WORLD
856 struct efx_nic_type {
857 int (*probe)(struct efx_nic *efx);
858 void (*remove)(struct efx_nic *efx);
859 int (*init)(struct efx_nic *efx);
860 void (*fini)(struct efx_nic *efx);
861 void (*monitor)(struct efx_nic *efx);
862 int (*reset)(struct efx_nic *efx, enum reset_type method);
863 int (*probe_port)(struct efx_nic *efx);
864 void (*remove_port)(struct efx_nic *efx);
865 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
866 void (*prepare_flush)(struct efx_nic *efx);
867 void (*update_stats)(struct efx_nic *efx);
868 void (*start_stats)(struct efx_nic *efx);
869 void (*stop_stats)(struct efx_nic *efx);
870 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
871 void (*push_irq_moderation)(struct efx_channel *channel);
872 void (*push_multicast_hash)(struct efx_nic *efx);
873 int (*reconfigure_port)(struct efx_nic *efx);
874 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
875 int (*set_wol)(struct efx_nic *efx, u32 type);
876 void (*resume_wol)(struct efx_nic *efx);
877 int (*test_registers)(struct efx_nic *efx);
878 int (*test_nvram)(struct efx_nic *efx);
879 struct efx_mac_operations *default_mac_ops;
881 int revision;
882 unsigned int mem_map_size;
883 unsigned int txd_ptr_tbl_base;
884 unsigned int rxd_ptr_tbl_base;
885 unsigned int buf_tbl_base;
886 unsigned int evq_ptr_tbl_base;
887 unsigned int evq_rptr_tbl_base;
888 u64 max_dma_mask;
889 unsigned int rx_buffer_hash_size;
890 unsigned int rx_buffer_padding;
891 unsigned int max_interrupt_mode;
892 unsigned int phys_addr_channels;
893 unsigned int tx_dc_base;
894 unsigned int rx_dc_base;
895 unsigned long offload_features;
896 u32 reset_world_flags;
899 /**************************************************************************
901 * Prototypes and inline functions
903 *************************************************************************/
905 static inline struct efx_channel *
906 efx_get_channel(struct efx_nic *efx, unsigned index)
908 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
909 return efx->channel[index];
912 /* Iterate over all used channels */
913 #define efx_for_each_channel(_channel, _efx) \
914 for (_channel = (_efx)->channel[0]; \
915 _channel; \
916 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
917 (_efx)->channel[_channel->channel + 1] : NULL)
919 extern struct efx_tx_queue *
920 efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type);
922 static inline struct efx_tx_queue *
923 efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
925 struct efx_tx_queue *tx_queue = channel->tx_queue;
926 EFX_BUG_ON_PARANOID(type >= EFX_TXQ_TYPES);
927 return tx_queue->channel ? tx_queue + type : NULL;
930 /* Iterate over all TX queues belonging to a channel */
931 #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
932 for (_tx_queue = efx_channel_get_tx_queue(channel, 0); \
933 _tx_queue && _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
934 _tx_queue++)
936 static inline struct efx_rx_queue *
937 efx_get_rx_queue(struct efx_nic *efx, unsigned index)
939 EFX_BUG_ON_PARANOID(index >= efx->n_rx_channels);
940 return &efx->channel[index]->rx_queue;
943 static inline struct efx_rx_queue *
944 efx_channel_get_rx_queue(struct efx_channel *channel)
946 return channel->channel < channel->efx->n_rx_channels ?
947 &channel->rx_queue : NULL;
950 /* Iterate over all RX queues belonging to a channel */
951 #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
952 for (_rx_queue = efx_channel_get_rx_queue(channel); \
953 _rx_queue; \
954 _rx_queue = NULL)
956 static inline struct efx_channel *
957 efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
959 return container_of(rx_queue, struct efx_channel, rx_queue);
962 static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
964 return efx_rx_queue_channel(rx_queue)->channel;
967 /* Returns a pointer to the specified receive buffer in the RX
968 * descriptor queue.
970 static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
971 unsigned int index)
973 return &rx_queue->buffer[index];
976 /* Set bit in a little-endian bitfield */
977 static inline void set_bit_le(unsigned nr, unsigned char *addr)
979 addr[nr / 8] |= (1 << (nr % 8));
982 /* Clear bit in a little-endian bitfield */
983 static inline void clear_bit_le(unsigned nr, unsigned char *addr)
985 addr[nr / 8] &= ~(1 << (nr % 8));
990 * EFX_MAX_FRAME_LEN - calculate maximum frame length
992 * This calculates the maximum frame length that will be used for a
993 * given MTU. The frame length will be equal to the MTU plus a
994 * constant amount of header space and padding. This is the quantity
995 * that the net driver will program into the MAC as the maximum frame
996 * length.
998 * The 10G MAC requires 8-byte alignment on the frame
999 * length, so we round up to the nearest 8.
1001 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1002 * XGMII cycle). If the frame length reaches the maximum value in the
1003 * same cycle, the XMAC can miss the IPG altogether. We work around
1004 * this by adding a further 16 bytes.
1006 #define EFX_MAX_FRAME_LEN(mtu) \
1007 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
1010 #endif /* EFX_NET_DRIVER_H */