ixgbe: add WOL support for X540
[linux-2.6/libata-dev.git] / drivers / net / ethernet / intel / ixgbe / ixgbe_ethtool.c
blobdebcf5f350c7cceb704c8c790e224da2be16c1df
1 /*******************************************************************************
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2011 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
28 /* ethtool support for ixgbe */
30 #include <linux/interrupt.h>
31 #include <linux/types.h>
32 #include <linux/module.h>
33 #include <linux/slab.h>
34 #include <linux/pci.h>
35 #include <linux/netdevice.h>
36 #include <linux/ethtool.h>
37 #include <linux/vmalloc.h>
38 #include <linux/uaccess.h>
40 #include "ixgbe.h"
43 #define IXGBE_ALL_RAR_ENTRIES 16
45 enum {NETDEV_STATS, IXGBE_STATS};
47 struct ixgbe_stats {
48 char stat_string[ETH_GSTRING_LEN];
49 int type;
50 int sizeof_stat;
51 int stat_offset;
54 #define IXGBE_STAT(m) IXGBE_STATS, \
55 sizeof(((struct ixgbe_adapter *)0)->m), \
56 offsetof(struct ixgbe_adapter, m)
57 #define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
58 sizeof(((struct rtnl_link_stats64 *)0)->m), \
59 offsetof(struct rtnl_link_stats64, m)
61 static struct ixgbe_stats ixgbe_gstrings_stats[] = {
62 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
63 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
64 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
65 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
66 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
67 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
68 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
69 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
70 {"lsc_int", IXGBE_STAT(lsc_int)},
71 {"tx_busy", IXGBE_STAT(tx_busy)},
72 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
73 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
74 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
75 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
76 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
77 {"multicast", IXGBE_NETDEV_STAT(multicast)},
78 {"broadcast", IXGBE_STAT(stats.bprc)},
79 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
80 {"collisions", IXGBE_NETDEV_STAT(collisions)},
81 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
82 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
83 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
84 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
85 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
86 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
87 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
88 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
89 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
90 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
91 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
92 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
93 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
94 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
95 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
96 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
97 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
98 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
99 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
100 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
101 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
102 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
103 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
104 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
105 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
106 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
107 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
108 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
109 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
110 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
111 #ifdef IXGBE_FCOE
112 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
113 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
114 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
115 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
116 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
117 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
118 #endif /* IXGBE_FCOE */
121 #define IXGBE_QUEUE_STATS_LEN \
122 ((((struct ixgbe_adapter *)netdev_priv(netdev))->num_tx_queues + \
123 ((struct ixgbe_adapter *)netdev_priv(netdev))->num_rx_queues) * \
124 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
125 #define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
126 #define IXGBE_PB_STATS_LEN ( \
127 (((struct ixgbe_adapter *)netdev_priv(netdev))->flags & \
128 IXGBE_FLAG_DCB_ENABLED) ? \
129 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
130 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
131 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
132 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
133 / sizeof(u64) : 0)
134 #define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
135 IXGBE_PB_STATS_LEN + \
136 IXGBE_QUEUE_STATS_LEN)
138 static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
139 "Register test (offline)", "Eeprom test (offline)",
140 "Interrupt test (offline)", "Loopback test (offline)",
141 "Link test (on/offline)"
143 #define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
145 static int ixgbe_get_settings(struct net_device *netdev,
146 struct ethtool_cmd *ecmd)
148 struct ixgbe_adapter *adapter = netdev_priv(netdev);
149 struct ixgbe_hw *hw = &adapter->hw;
150 u32 link_speed = 0;
151 bool link_up;
153 ecmd->supported = SUPPORTED_10000baseT_Full;
154 ecmd->autoneg = AUTONEG_ENABLE;
155 ecmd->transceiver = XCVR_EXTERNAL;
156 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
157 (hw->phy.multispeed_fiber)) {
158 ecmd->supported |= (SUPPORTED_1000baseT_Full |
159 SUPPORTED_Autoneg);
161 switch (hw->mac.type) {
162 case ixgbe_mac_X540:
163 ecmd->supported |= SUPPORTED_100baseT_Full;
164 break;
165 default:
166 break;
169 ecmd->advertising = ADVERTISED_Autoneg;
170 if (hw->phy.autoneg_advertised) {
171 if (hw->phy.autoneg_advertised &
172 IXGBE_LINK_SPEED_100_FULL)
173 ecmd->advertising |= ADVERTISED_100baseT_Full;
174 if (hw->phy.autoneg_advertised &
175 IXGBE_LINK_SPEED_10GB_FULL)
176 ecmd->advertising |= ADVERTISED_10000baseT_Full;
177 if (hw->phy.autoneg_advertised &
178 IXGBE_LINK_SPEED_1GB_FULL)
179 ecmd->advertising |= ADVERTISED_1000baseT_Full;
180 } else {
182 * Default advertised modes in case
183 * phy.autoneg_advertised isn't set.
185 ecmd->advertising |= (ADVERTISED_10000baseT_Full |
186 ADVERTISED_1000baseT_Full);
187 if (hw->mac.type == ixgbe_mac_X540)
188 ecmd->advertising |= ADVERTISED_100baseT_Full;
191 if (hw->phy.media_type == ixgbe_media_type_copper) {
192 ecmd->supported |= SUPPORTED_TP;
193 ecmd->advertising |= ADVERTISED_TP;
194 ecmd->port = PORT_TP;
195 } else {
196 ecmd->supported |= SUPPORTED_FIBRE;
197 ecmd->advertising |= ADVERTISED_FIBRE;
198 ecmd->port = PORT_FIBRE;
200 } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
201 /* Set as FIBRE until SERDES defined in kernel */
202 if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
203 ecmd->supported = (SUPPORTED_1000baseT_Full |
204 SUPPORTED_FIBRE);
205 ecmd->advertising = (ADVERTISED_1000baseT_Full |
206 ADVERTISED_FIBRE);
207 ecmd->port = PORT_FIBRE;
208 ecmd->autoneg = AUTONEG_DISABLE;
209 } else if ((hw->device_id == IXGBE_DEV_ID_82599_COMBO_BACKPLANE) ||
210 (hw->device_id == IXGBE_DEV_ID_82599_KX4_MEZZ)) {
211 ecmd->supported |= (SUPPORTED_1000baseT_Full |
212 SUPPORTED_Autoneg |
213 SUPPORTED_FIBRE);
214 ecmd->advertising = (ADVERTISED_10000baseT_Full |
215 ADVERTISED_1000baseT_Full |
216 ADVERTISED_Autoneg |
217 ADVERTISED_FIBRE);
218 ecmd->port = PORT_FIBRE;
219 } else {
220 ecmd->supported |= (SUPPORTED_1000baseT_Full |
221 SUPPORTED_FIBRE);
222 ecmd->advertising = (ADVERTISED_10000baseT_Full |
223 ADVERTISED_1000baseT_Full |
224 ADVERTISED_FIBRE);
225 ecmd->port = PORT_FIBRE;
227 } else {
228 ecmd->supported |= SUPPORTED_FIBRE;
229 ecmd->advertising = (ADVERTISED_10000baseT_Full |
230 ADVERTISED_FIBRE);
231 ecmd->port = PORT_FIBRE;
232 ecmd->autoneg = AUTONEG_DISABLE;
235 /* Get PHY type */
236 switch (adapter->hw.phy.type) {
237 case ixgbe_phy_tn:
238 case ixgbe_phy_aq:
239 case ixgbe_phy_cu_unknown:
240 /* Copper 10G-BASET */
241 ecmd->port = PORT_TP;
242 break;
243 case ixgbe_phy_qt:
244 ecmd->port = PORT_FIBRE;
245 break;
246 case ixgbe_phy_nl:
247 case ixgbe_phy_sfp_passive_tyco:
248 case ixgbe_phy_sfp_passive_unknown:
249 case ixgbe_phy_sfp_ftl:
250 case ixgbe_phy_sfp_avago:
251 case ixgbe_phy_sfp_intel:
252 case ixgbe_phy_sfp_unknown:
253 switch (adapter->hw.phy.sfp_type) {
254 /* SFP+ devices, further checking needed */
255 case ixgbe_sfp_type_da_cu:
256 case ixgbe_sfp_type_da_cu_core0:
257 case ixgbe_sfp_type_da_cu_core1:
258 ecmd->port = PORT_DA;
259 break;
260 case ixgbe_sfp_type_sr:
261 case ixgbe_sfp_type_lr:
262 case ixgbe_sfp_type_srlr_core0:
263 case ixgbe_sfp_type_srlr_core1:
264 ecmd->port = PORT_FIBRE;
265 break;
266 case ixgbe_sfp_type_not_present:
267 ecmd->port = PORT_NONE;
268 break;
269 case ixgbe_sfp_type_1g_cu_core0:
270 case ixgbe_sfp_type_1g_cu_core1:
271 ecmd->port = PORT_TP;
272 ecmd->supported = SUPPORTED_TP;
273 ecmd->advertising = (ADVERTISED_1000baseT_Full |
274 ADVERTISED_TP);
275 break;
276 case ixgbe_sfp_type_unknown:
277 default:
278 ecmd->port = PORT_OTHER;
279 break;
281 break;
282 case ixgbe_phy_xaui:
283 ecmd->port = PORT_NONE;
284 break;
285 case ixgbe_phy_unknown:
286 case ixgbe_phy_generic:
287 case ixgbe_phy_sfp_unsupported:
288 default:
289 ecmd->port = PORT_OTHER;
290 break;
293 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
294 if (link_up) {
295 switch (link_speed) {
296 case IXGBE_LINK_SPEED_10GB_FULL:
297 ethtool_cmd_speed_set(ecmd, SPEED_10000);
298 break;
299 case IXGBE_LINK_SPEED_1GB_FULL:
300 ethtool_cmd_speed_set(ecmd, SPEED_1000);
301 break;
302 case IXGBE_LINK_SPEED_100_FULL:
303 ethtool_cmd_speed_set(ecmd, SPEED_100);
304 break;
305 default:
306 break;
308 ecmd->duplex = DUPLEX_FULL;
309 } else {
310 ethtool_cmd_speed_set(ecmd, -1);
311 ecmd->duplex = -1;
314 return 0;
317 static int ixgbe_set_settings(struct net_device *netdev,
318 struct ethtool_cmd *ecmd)
320 struct ixgbe_adapter *adapter = netdev_priv(netdev);
321 struct ixgbe_hw *hw = &adapter->hw;
322 u32 advertised, old;
323 s32 err = 0;
325 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
326 (hw->phy.multispeed_fiber)) {
328 * this function does not support duplex forcing, but can
329 * limit the advertising of the adapter to the specified speed
331 if (ecmd->autoneg == AUTONEG_DISABLE)
332 return -EINVAL;
334 if (ecmd->advertising & ~ecmd->supported)
335 return -EINVAL;
337 old = hw->phy.autoneg_advertised;
338 advertised = 0;
339 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
340 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
342 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
343 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
345 if (ecmd->advertising & ADVERTISED_100baseT_Full)
346 advertised |= IXGBE_LINK_SPEED_100_FULL;
348 if (old == advertised)
349 return err;
350 /* this sets the link speed and restarts auto-neg */
351 hw->mac.autotry_restart = true;
352 err = hw->mac.ops.setup_link(hw, advertised, true, true);
353 if (err) {
354 e_info(probe, "setup link failed with code %d\n", err);
355 hw->mac.ops.setup_link(hw, old, true, true);
357 } else {
358 /* in this case we currently only support 10Gb/FULL */
359 u32 speed = ethtool_cmd_speed(ecmd);
360 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
361 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
362 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
363 return -EINVAL;
366 return err;
369 static void ixgbe_get_pauseparam(struct net_device *netdev,
370 struct ethtool_pauseparam *pause)
372 struct ixgbe_adapter *adapter = netdev_priv(netdev);
373 struct ixgbe_hw *hw = &adapter->hw;
376 * Flow Control Autoneg isn't on if
377 * - we didn't ask for it OR
378 * - it failed, we know this by tx & rx being off
380 if (hw->fc.disable_fc_autoneg ||
381 (hw->fc.current_mode == ixgbe_fc_none))
382 pause->autoneg = 0;
383 else
384 pause->autoneg = 1;
386 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
387 pause->rx_pause = 1;
388 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
389 pause->tx_pause = 1;
390 } else if (hw->fc.current_mode == ixgbe_fc_full) {
391 pause->rx_pause = 1;
392 pause->tx_pause = 1;
393 #ifdef CONFIG_DCB
394 } else if (hw->fc.current_mode == ixgbe_fc_pfc) {
395 pause->rx_pause = 0;
396 pause->tx_pause = 0;
397 #endif
401 static int ixgbe_set_pauseparam(struct net_device *netdev,
402 struct ethtool_pauseparam *pause)
404 struct ixgbe_adapter *adapter = netdev_priv(netdev);
405 struct ixgbe_hw *hw = &adapter->hw;
406 struct ixgbe_fc_info fc;
408 #ifdef CONFIG_DCB
409 if (adapter->dcb_cfg.pfc_mode_enable ||
410 ((hw->mac.type == ixgbe_mac_82598EB) &&
411 (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
412 return -EINVAL;
414 #endif
415 fc = hw->fc;
417 if (pause->autoneg != AUTONEG_ENABLE)
418 fc.disable_fc_autoneg = true;
419 else
420 fc.disable_fc_autoneg = false;
422 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
423 fc.requested_mode = ixgbe_fc_full;
424 else if (pause->rx_pause && !pause->tx_pause)
425 fc.requested_mode = ixgbe_fc_rx_pause;
426 else if (!pause->rx_pause && pause->tx_pause)
427 fc.requested_mode = ixgbe_fc_tx_pause;
428 else if (!pause->rx_pause && !pause->tx_pause)
429 fc.requested_mode = ixgbe_fc_none;
430 else
431 return -EINVAL;
433 #ifdef CONFIG_DCB
434 adapter->last_lfc_mode = fc.requested_mode;
435 #endif
437 /* if the thing changed then we'll update and use new autoneg */
438 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
439 hw->fc = fc;
440 if (netif_running(netdev))
441 ixgbe_reinit_locked(adapter);
442 else
443 ixgbe_reset(adapter);
446 return 0;
449 static u32 ixgbe_get_msglevel(struct net_device *netdev)
451 struct ixgbe_adapter *adapter = netdev_priv(netdev);
452 return adapter->msg_enable;
455 static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
457 struct ixgbe_adapter *adapter = netdev_priv(netdev);
458 adapter->msg_enable = data;
461 static int ixgbe_get_regs_len(struct net_device *netdev)
463 #define IXGBE_REGS_LEN 1128
464 return IXGBE_REGS_LEN * sizeof(u32);
467 #define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
469 static void ixgbe_get_regs(struct net_device *netdev,
470 struct ethtool_regs *regs, void *p)
472 struct ixgbe_adapter *adapter = netdev_priv(netdev);
473 struct ixgbe_hw *hw = &adapter->hw;
474 u32 *regs_buff = p;
475 u8 i;
477 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
479 regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
481 /* General Registers */
482 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
483 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
484 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
485 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
486 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
487 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
488 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
489 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
491 /* NVM Register */
492 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
493 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
494 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
495 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
496 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
497 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
498 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
499 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
500 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
501 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
503 /* Interrupt */
504 /* don't read EICR because it can clear interrupt causes, instead
505 * read EICS which is a shadow but doesn't clear EICR */
506 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
507 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
508 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
509 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
510 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
511 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
512 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
513 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
514 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
515 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
516 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
517 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
519 /* Flow Control */
520 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
521 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
522 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
523 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
524 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
525 for (i = 0; i < 8; i++) {
526 switch (hw->mac.type) {
527 case ixgbe_mac_82598EB:
528 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
529 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
530 break;
531 case ixgbe_mac_82599EB:
532 case ixgbe_mac_X540:
533 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
534 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
535 break;
536 default:
537 break;
540 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
541 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
543 /* Receive DMA */
544 for (i = 0; i < 64; i++)
545 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
546 for (i = 0; i < 64; i++)
547 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
548 for (i = 0; i < 64; i++)
549 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
550 for (i = 0; i < 64; i++)
551 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
552 for (i = 0; i < 64; i++)
553 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
554 for (i = 0; i < 64; i++)
555 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
556 for (i = 0; i < 16; i++)
557 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
558 for (i = 0; i < 16; i++)
559 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
560 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
561 for (i = 0; i < 8; i++)
562 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
563 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
564 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
566 /* Receive */
567 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
568 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
569 for (i = 0; i < 16; i++)
570 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
571 for (i = 0; i < 16; i++)
572 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
573 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
574 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
575 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
576 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
577 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
578 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
579 for (i = 0; i < 8; i++)
580 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
581 for (i = 0; i < 8; i++)
582 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
583 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
585 /* Transmit */
586 for (i = 0; i < 32; i++)
587 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
588 for (i = 0; i < 32; i++)
589 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
590 for (i = 0; i < 32; i++)
591 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
592 for (i = 0; i < 32; i++)
593 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
594 for (i = 0; i < 32; i++)
595 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
596 for (i = 0; i < 32; i++)
597 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
598 for (i = 0; i < 32; i++)
599 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
600 for (i = 0; i < 32; i++)
601 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
602 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
603 for (i = 0; i < 16; i++)
604 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
605 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
606 for (i = 0; i < 8; i++)
607 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
608 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
610 /* Wake Up */
611 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
612 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
613 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
614 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
615 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
616 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
617 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
618 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
619 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
621 /* DCB */
622 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
623 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
624 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
625 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
626 for (i = 0; i < 8; i++)
627 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
628 for (i = 0; i < 8; i++)
629 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
630 for (i = 0; i < 8; i++)
631 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
632 for (i = 0; i < 8; i++)
633 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
634 for (i = 0; i < 8; i++)
635 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
636 for (i = 0; i < 8; i++)
637 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
639 /* Statistics */
640 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
641 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
642 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
643 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
644 for (i = 0; i < 8; i++)
645 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
646 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
647 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
648 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
649 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
650 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
651 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
652 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
653 for (i = 0; i < 8; i++)
654 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
655 for (i = 0; i < 8; i++)
656 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
657 for (i = 0; i < 8; i++)
658 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
659 for (i = 0; i < 8; i++)
660 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
661 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
662 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
663 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
664 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
665 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
666 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
667 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
668 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
669 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
670 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
671 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
672 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
673 for (i = 0; i < 8; i++)
674 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
675 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
676 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
677 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
678 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
679 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
680 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
681 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
682 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
683 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
684 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
685 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
686 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
687 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
688 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
689 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
690 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
691 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
692 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
693 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
694 for (i = 0; i < 16; i++)
695 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
696 for (i = 0; i < 16; i++)
697 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
698 for (i = 0; i < 16; i++)
699 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
700 for (i = 0; i < 16; i++)
701 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
703 /* MAC */
704 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
705 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
706 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
707 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
708 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
709 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
710 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
711 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
712 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
713 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
714 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
715 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
716 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
717 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
718 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
719 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
720 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
721 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
722 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
723 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
724 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
725 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
726 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
727 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
728 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
729 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
730 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
731 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
732 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
733 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
734 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
735 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
736 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
738 /* Diagnostic */
739 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
740 for (i = 0; i < 8; i++)
741 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
742 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
743 for (i = 0; i < 4; i++)
744 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
745 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
746 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
747 for (i = 0; i < 8; i++)
748 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
749 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
750 for (i = 0; i < 4; i++)
751 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
752 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
753 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
754 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
755 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
756 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
757 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
758 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
759 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
760 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
761 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
762 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
763 for (i = 0; i < 8; i++)
764 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
765 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
766 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
767 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
768 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
769 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
770 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
771 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
772 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
773 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
776 static int ixgbe_get_eeprom_len(struct net_device *netdev)
778 struct ixgbe_adapter *adapter = netdev_priv(netdev);
779 return adapter->hw.eeprom.word_size * 2;
782 static int ixgbe_get_eeprom(struct net_device *netdev,
783 struct ethtool_eeprom *eeprom, u8 *bytes)
785 struct ixgbe_adapter *adapter = netdev_priv(netdev);
786 struct ixgbe_hw *hw = &adapter->hw;
787 u16 *eeprom_buff;
788 int first_word, last_word, eeprom_len;
789 int ret_val = 0;
790 u16 i;
792 if (eeprom->len == 0)
793 return -EINVAL;
795 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
797 first_word = eeprom->offset >> 1;
798 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
799 eeprom_len = last_word - first_word + 1;
801 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
802 if (!eeprom_buff)
803 return -ENOMEM;
805 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
806 eeprom_buff);
808 /* Device's eeprom is always little-endian, word addressable */
809 for (i = 0; i < eeprom_len; i++)
810 le16_to_cpus(&eeprom_buff[i]);
812 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
813 kfree(eeprom_buff);
815 return ret_val;
818 static void ixgbe_get_drvinfo(struct net_device *netdev,
819 struct ethtool_drvinfo *drvinfo)
821 struct ixgbe_adapter *adapter = netdev_priv(netdev);
822 char firmware_version[32];
824 strncpy(drvinfo->driver, ixgbe_driver_name,
825 sizeof(drvinfo->driver) - 1);
826 strncpy(drvinfo->version, ixgbe_driver_version,
827 sizeof(drvinfo->version) - 1);
829 snprintf(firmware_version, sizeof(firmware_version), "%d.%d-%d",
830 (adapter->eeprom_version & 0xF000) >> 12,
831 (adapter->eeprom_version & 0x0FF0) >> 4,
832 adapter->eeprom_version & 0x000F);
834 strncpy(drvinfo->fw_version, firmware_version,
835 sizeof(drvinfo->fw_version));
836 strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
837 sizeof(drvinfo->bus_info));
838 drvinfo->n_stats = IXGBE_STATS_LEN;
839 drvinfo->testinfo_len = IXGBE_TEST_LEN;
840 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
843 static void ixgbe_get_ringparam(struct net_device *netdev,
844 struct ethtool_ringparam *ring)
846 struct ixgbe_adapter *adapter = netdev_priv(netdev);
847 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
848 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
850 ring->rx_max_pending = IXGBE_MAX_RXD;
851 ring->tx_max_pending = IXGBE_MAX_TXD;
852 ring->rx_mini_max_pending = 0;
853 ring->rx_jumbo_max_pending = 0;
854 ring->rx_pending = rx_ring->count;
855 ring->tx_pending = tx_ring->count;
856 ring->rx_mini_pending = 0;
857 ring->rx_jumbo_pending = 0;
860 static int ixgbe_set_ringparam(struct net_device *netdev,
861 struct ethtool_ringparam *ring)
863 struct ixgbe_adapter *adapter = netdev_priv(netdev);
864 struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
865 int i, err = 0;
866 u32 new_rx_count, new_tx_count;
867 bool need_update = false;
869 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
870 return -EINVAL;
872 new_rx_count = max(ring->rx_pending, (u32)IXGBE_MIN_RXD);
873 new_rx_count = min(new_rx_count, (u32)IXGBE_MAX_RXD);
874 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
876 new_tx_count = max(ring->tx_pending, (u32)IXGBE_MIN_TXD);
877 new_tx_count = min(new_tx_count, (u32)IXGBE_MAX_TXD);
878 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
880 if ((new_tx_count == adapter->tx_ring[0]->count) &&
881 (new_rx_count == adapter->rx_ring[0]->count)) {
882 /* nothing to do */
883 return 0;
886 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
887 usleep_range(1000, 2000);
889 if (!netif_running(adapter->netdev)) {
890 for (i = 0; i < adapter->num_tx_queues; i++)
891 adapter->tx_ring[i]->count = new_tx_count;
892 for (i = 0; i < adapter->num_rx_queues; i++)
893 adapter->rx_ring[i]->count = new_rx_count;
894 adapter->tx_ring_count = new_tx_count;
895 adapter->rx_ring_count = new_rx_count;
896 goto clear_reset;
899 temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
900 if (!temp_tx_ring) {
901 err = -ENOMEM;
902 goto clear_reset;
905 if (new_tx_count != adapter->tx_ring_count) {
906 for (i = 0; i < adapter->num_tx_queues; i++) {
907 memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
908 sizeof(struct ixgbe_ring));
909 temp_tx_ring[i].count = new_tx_count;
910 err = ixgbe_setup_tx_resources(&temp_tx_ring[i]);
911 if (err) {
912 while (i) {
913 i--;
914 ixgbe_free_tx_resources(&temp_tx_ring[i]);
916 goto clear_reset;
919 need_update = true;
922 temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
923 if (!temp_rx_ring) {
924 err = -ENOMEM;
925 goto err_setup;
928 if (new_rx_count != adapter->rx_ring_count) {
929 for (i = 0; i < adapter->num_rx_queues; i++) {
930 memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
931 sizeof(struct ixgbe_ring));
932 temp_rx_ring[i].count = new_rx_count;
933 err = ixgbe_setup_rx_resources(&temp_rx_ring[i]);
934 if (err) {
935 while (i) {
936 i--;
937 ixgbe_free_rx_resources(&temp_rx_ring[i]);
939 goto err_setup;
942 need_update = true;
945 /* if rings need to be updated, here's the place to do it in one shot */
946 if (need_update) {
947 ixgbe_down(adapter);
949 /* tx */
950 if (new_tx_count != adapter->tx_ring_count) {
951 for (i = 0; i < adapter->num_tx_queues; i++) {
952 ixgbe_free_tx_resources(adapter->tx_ring[i]);
953 memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
954 sizeof(struct ixgbe_ring));
956 adapter->tx_ring_count = new_tx_count;
959 /* rx */
960 if (new_rx_count != adapter->rx_ring_count) {
961 for (i = 0; i < adapter->num_rx_queues; i++) {
962 ixgbe_free_rx_resources(adapter->rx_ring[i]);
963 memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
964 sizeof(struct ixgbe_ring));
966 adapter->rx_ring_count = new_rx_count;
968 ixgbe_up(adapter);
971 vfree(temp_rx_ring);
972 err_setup:
973 vfree(temp_tx_ring);
974 clear_reset:
975 clear_bit(__IXGBE_RESETTING, &adapter->state);
976 return err;
979 static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
981 switch (sset) {
982 case ETH_SS_TEST:
983 return IXGBE_TEST_LEN;
984 case ETH_SS_STATS:
985 return IXGBE_STATS_LEN;
986 default:
987 return -EOPNOTSUPP;
991 static void ixgbe_get_ethtool_stats(struct net_device *netdev,
992 struct ethtool_stats *stats, u64 *data)
994 struct ixgbe_adapter *adapter = netdev_priv(netdev);
995 struct rtnl_link_stats64 temp;
996 const struct rtnl_link_stats64 *net_stats;
997 unsigned int start;
998 struct ixgbe_ring *ring;
999 int i, j;
1000 char *p = NULL;
1002 ixgbe_update_stats(adapter);
1003 net_stats = dev_get_stats(netdev, &temp);
1004 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1005 switch (ixgbe_gstrings_stats[i].type) {
1006 case NETDEV_STATS:
1007 p = (char *) net_stats +
1008 ixgbe_gstrings_stats[i].stat_offset;
1009 break;
1010 case IXGBE_STATS:
1011 p = (char *) adapter +
1012 ixgbe_gstrings_stats[i].stat_offset;
1013 break;
1016 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
1017 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
1019 for (j = 0; j < adapter->num_tx_queues; j++) {
1020 ring = adapter->tx_ring[j];
1021 do {
1022 start = u64_stats_fetch_begin_bh(&ring->syncp);
1023 data[i] = ring->stats.packets;
1024 data[i+1] = ring->stats.bytes;
1025 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1026 i += 2;
1028 for (j = 0; j < adapter->num_rx_queues; j++) {
1029 ring = adapter->rx_ring[j];
1030 do {
1031 start = u64_stats_fetch_begin_bh(&ring->syncp);
1032 data[i] = ring->stats.packets;
1033 data[i+1] = ring->stats.bytes;
1034 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1035 i += 2;
1037 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1038 for (j = 0; j < MAX_TX_PACKET_BUFFERS; j++) {
1039 data[i++] = adapter->stats.pxontxc[j];
1040 data[i++] = adapter->stats.pxofftxc[j];
1042 for (j = 0; j < MAX_RX_PACKET_BUFFERS; j++) {
1043 data[i++] = adapter->stats.pxonrxc[j];
1044 data[i++] = adapter->stats.pxoffrxc[j];
1049 static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
1050 u8 *data)
1052 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1053 char *p = (char *)data;
1054 int i;
1056 switch (stringset) {
1057 case ETH_SS_TEST:
1058 memcpy(data, *ixgbe_gstrings_test,
1059 IXGBE_TEST_LEN * ETH_GSTRING_LEN);
1060 break;
1061 case ETH_SS_STATS:
1062 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1063 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1064 ETH_GSTRING_LEN);
1065 p += ETH_GSTRING_LEN;
1067 for (i = 0; i < adapter->num_tx_queues; i++) {
1068 sprintf(p, "tx_queue_%u_packets", i);
1069 p += ETH_GSTRING_LEN;
1070 sprintf(p, "tx_queue_%u_bytes", i);
1071 p += ETH_GSTRING_LEN;
1073 for (i = 0; i < adapter->num_rx_queues; i++) {
1074 sprintf(p, "rx_queue_%u_packets", i);
1075 p += ETH_GSTRING_LEN;
1076 sprintf(p, "rx_queue_%u_bytes", i);
1077 p += ETH_GSTRING_LEN;
1079 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1080 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1081 sprintf(p, "tx_pb_%u_pxon", i);
1082 p += ETH_GSTRING_LEN;
1083 sprintf(p, "tx_pb_%u_pxoff", i);
1084 p += ETH_GSTRING_LEN;
1086 for (i = 0; i < MAX_RX_PACKET_BUFFERS; i++) {
1087 sprintf(p, "rx_pb_%u_pxon", i);
1088 p += ETH_GSTRING_LEN;
1089 sprintf(p, "rx_pb_%u_pxoff", i);
1090 p += ETH_GSTRING_LEN;
1093 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
1094 break;
1098 static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1100 struct ixgbe_hw *hw = &adapter->hw;
1101 bool link_up;
1102 u32 link_speed = 0;
1103 *data = 0;
1105 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1106 if (link_up)
1107 return *data;
1108 else
1109 *data = 1;
1110 return *data;
1113 /* ethtool register test data */
1114 struct ixgbe_reg_test {
1115 u16 reg;
1116 u8 array_len;
1117 u8 test_type;
1118 u32 mask;
1119 u32 write;
1122 /* In the hardware, registers are laid out either singly, in arrays
1123 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1124 * most tests take place on arrays or single registers (handled
1125 * as a single-element array) and special-case the tables.
1126 * Table tests are always pattern tests.
1128 * We also make provision for some required setup steps by specifying
1129 * registers to be written without any read-back testing.
1132 #define PATTERN_TEST 1
1133 #define SET_READ_TEST 2
1134 #define WRITE_NO_TEST 3
1135 #define TABLE32_TEST 4
1136 #define TABLE64_TEST_LO 5
1137 #define TABLE64_TEST_HI 6
1139 /* default 82599 register test */
1140 static const struct ixgbe_reg_test reg_test_82599[] = {
1141 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1142 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1143 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1144 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1145 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1146 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1147 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1148 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1149 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1150 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1151 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1152 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1153 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1154 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1155 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1156 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1157 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1158 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1159 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1160 { 0, 0, 0, 0 }
1163 /* default 82598 register test */
1164 static const struct ixgbe_reg_test reg_test_82598[] = {
1165 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1166 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1167 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1168 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1169 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1170 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1171 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1172 /* Enable all four RX queues before testing. */
1173 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1174 /* RDH is read-only for 82598, only test RDT. */
1175 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1176 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1177 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1178 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1179 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1180 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1181 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1182 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1183 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1184 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1185 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1186 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1187 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1188 { 0, 0, 0, 0 }
1191 static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1192 u32 mask, u32 write)
1194 u32 pat, val, before;
1195 static const u32 test_pattern[] = {
1196 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
1198 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
1199 before = readl(adapter->hw.hw_addr + reg);
1200 writel((test_pattern[pat] & write),
1201 (adapter->hw.hw_addr + reg));
1202 val = readl(adapter->hw.hw_addr + reg);
1203 if (val != (test_pattern[pat] & write & mask)) {
1204 e_err(drv, "pattern test reg %04X failed: got "
1205 "0x%08X expected 0x%08X\n",
1206 reg, val, (test_pattern[pat] & write & mask));
1207 *data = reg;
1208 writel(before, adapter->hw.hw_addr + reg);
1209 return 1;
1211 writel(before, adapter->hw.hw_addr + reg);
1213 return 0;
1216 static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1217 u32 mask, u32 write)
1219 u32 val, before;
1220 before = readl(adapter->hw.hw_addr + reg);
1221 writel((write & mask), (adapter->hw.hw_addr + reg));
1222 val = readl(adapter->hw.hw_addr + reg);
1223 if ((write & mask) != (val & mask)) {
1224 e_err(drv, "set/check reg %04X test failed: got 0x%08X "
1225 "expected 0x%08X\n", reg, (val & mask), (write & mask));
1226 *data = reg;
1227 writel(before, (adapter->hw.hw_addr + reg));
1228 return 1;
1230 writel(before, (adapter->hw.hw_addr + reg));
1231 return 0;
1234 #define REG_PATTERN_TEST(reg, mask, write) \
1235 do { \
1236 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1237 return 1; \
1238 } while (0) \
1241 #define REG_SET_AND_CHECK(reg, mask, write) \
1242 do { \
1243 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1244 return 1; \
1245 } while (0) \
1247 static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1249 const struct ixgbe_reg_test *test;
1250 u32 value, before, after;
1251 u32 i, toggle;
1253 switch (adapter->hw.mac.type) {
1254 case ixgbe_mac_82598EB:
1255 toggle = 0x7FFFF3FF;
1256 test = reg_test_82598;
1257 break;
1258 case ixgbe_mac_82599EB:
1259 case ixgbe_mac_X540:
1260 toggle = 0x7FFFF30F;
1261 test = reg_test_82599;
1262 break;
1263 default:
1264 *data = 1;
1265 return 1;
1266 break;
1270 * Because the status register is such a special case,
1271 * we handle it separately from the rest of the register
1272 * tests. Some bits are read-only, some toggle, and some
1273 * are writeable on newer MACs.
1275 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1276 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1277 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1278 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1279 if (value != after) {
1280 e_err(drv, "failed STATUS register test got: 0x%08X "
1281 "expected: 0x%08X\n", after, value);
1282 *data = 1;
1283 return 1;
1285 /* restore previous status */
1286 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1289 * Perform the remainder of the register test, looping through
1290 * the test table until we either fail or reach the null entry.
1292 while (test->reg) {
1293 for (i = 0; i < test->array_len; i++) {
1294 switch (test->test_type) {
1295 case PATTERN_TEST:
1296 REG_PATTERN_TEST(test->reg + (i * 0x40),
1297 test->mask,
1298 test->write);
1299 break;
1300 case SET_READ_TEST:
1301 REG_SET_AND_CHECK(test->reg + (i * 0x40),
1302 test->mask,
1303 test->write);
1304 break;
1305 case WRITE_NO_TEST:
1306 writel(test->write,
1307 (adapter->hw.hw_addr + test->reg)
1308 + (i * 0x40));
1309 break;
1310 case TABLE32_TEST:
1311 REG_PATTERN_TEST(test->reg + (i * 4),
1312 test->mask,
1313 test->write);
1314 break;
1315 case TABLE64_TEST_LO:
1316 REG_PATTERN_TEST(test->reg + (i * 8),
1317 test->mask,
1318 test->write);
1319 break;
1320 case TABLE64_TEST_HI:
1321 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1322 test->mask,
1323 test->write);
1324 break;
1327 test++;
1330 *data = 0;
1331 return 0;
1334 static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1336 struct ixgbe_hw *hw = &adapter->hw;
1337 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1338 *data = 1;
1339 else
1340 *data = 0;
1341 return *data;
1344 static irqreturn_t ixgbe_test_intr(int irq, void *data)
1346 struct net_device *netdev = (struct net_device *) data;
1347 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1349 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1351 return IRQ_HANDLED;
1354 static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1356 struct net_device *netdev = adapter->netdev;
1357 u32 mask, i = 0, shared_int = true;
1358 u32 irq = adapter->pdev->irq;
1360 *data = 0;
1362 /* Hook up test interrupt handler just for this test */
1363 if (adapter->msix_entries) {
1364 /* NOTE: we don't test MSI-X interrupts here, yet */
1365 return 0;
1366 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1367 shared_int = false;
1368 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
1369 netdev)) {
1370 *data = 1;
1371 return -1;
1373 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
1374 netdev->name, netdev)) {
1375 shared_int = false;
1376 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
1377 netdev->name, netdev)) {
1378 *data = 1;
1379 return -1;
1381 e_info(hw, "testing %s interrupt\n", shared_int ?
1382 "shared" : "unshared");
1384 /* Disable all the interrupts */
1385 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
1386 IXGBE_WRITE_FLUSH(&adapter->hw);
1387 usleep_range(10000, 20000);
1389 /* Test each interrupt */
1390 for (; i < 10; i++) {
1391 /* Interrupt to test */
1392 mask = 1 << i;
1394 if (!shared_int) {
1396 * Disable the interrupts to be reported in
1397 * the cause register and then force the same
1398 * interrupt and see if one gets posted. If
1399 * an interrupt was posted to the bus, the
1400 * test failed.
1402 adapter->test_icr = 0;
1403 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1404 ~mask & 0x00007FFF);
1405 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1406 ~mask & 0x00007FFF);
1407 IXGBE_WRITE_FLUSH(&adapter->hw);
1408 usleep_range(10000, 20000);
1410 if (adapter->test_icr & mask) {
1411 *data = 3;
1412 break;
1417 * Enable the interrupt to be reported in the cause
1418 * register and then force the same interrupt and see
1419 * if one gets posted. If an interrupt was not posted
1420 * to the bus, the test failed.
1422 adapter->test_icr = 0;
1423 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1424 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
1425 IXGBE_WRITE_FLUSH(&adapter->hw);
1426 usleep_range(10000, 20000);
1428 if (!(adapter->test_icr &mask)) {
1429 *data = 4;
1430 break;
1433 if (!shared_int) {
1435 * Disable the other interrupts to be reported in
1436 * the cause register and then force the other
1437 * interrupts and see if any get posted. If
1438 * an interrupt was posted to the bus, the
1439 * test failed.
1441 adapter->test_icr = 0;
1442 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1443 ~mask & 0x00007FFF);
1444 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1445 ~mask & 0x00007FFF);
1446 IXGBE_WRITE_FLUSH(&adapter->hw);
1447 usleep_range(10000, 20000);
1449 if (adapter->test_icr) {
1450 *data = 5;
1451 break;
1456 /* Disable all the interrupts */
1457 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
1458 IXGBE_WRITE_FLUSH(&adapter->hw);
1459 usleep_range(10000, 20000);
1461 /* Unhook test interrupt handler */
1462 free_irq(irq, netdev);
1464 return *data;
1467 static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1469 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1470 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1471 struct ixgbe_hw *hw = &adapter->hw;
1472 u32 reg_ctl;
1474 /* shut down the DMA engines now so they can be reinitialized later */
1476 /* first Rx */
1477 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1478 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1479 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
1480 ixgbe_disable_rx_queue(adapter, rx_ring);
1482 /* now Tx */
1483 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
1484 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
1485 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1487 switch (hw->mac.type) {
1488 case ixgbe_mac_82599EB:
1489 case ixgbe_mac_X540:
1490 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1491 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1492 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
1493 break;
1494 default:
1495 break;
1498 ixgbe_reset(adapter);
1500 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1501 ixgbe_free_rx_resources(&adapter->test_rx_ring);
1504 static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1506 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1507 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1508 u32 rctl, reg_data;
1509 int ret_val;
1510 int err;
1512 /* Setup Tx descriptor ring and Tx buffers */
1513 tx_ring->count = IXGBE_DEFAULT_TXD;
1514 tx_ring->queue_index = 0;
1515 tx_ring->dev = &adapter->pdev->dev;
1516 tx_ring->netdev = adapter->netdev;
1517 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
1518 tx_ring->numa_node = adapter->node;
1520 err = ixgbe_setup_tx_resources(tx_ring);
1521 if (err)
1522 return 1;
1524 switch (adapter->hw.mac.type) {
1525 case ixgbe_mac_82599EB:
1526 case ixgbe_mac_X540:
1527 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1528 reg_data |= IXGBE_DMATXCTL_TE;
1529 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
1530 break;
1531 default:
1532 break;
1535 ixgbe_configure_tx_ring(adapter, tx_ring);
1537 /* Setup Rx Descriptor ring and Rx buffers */
1538 rx_ring->count = IXGBE_DEFAULT_RXD;
1539 rx_ring->queue_index = 0;
1540 rx_ring->dev = &adapter->pdev->dev;
1541 rx_ring->netdev = adapter->netdev;
1542 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
1543 rx_ring->rx_buf_len = IXGBE_RXBUFFER_2K;
1544 rx_ring->numa_node = adapter->node;
1546 err = ixgbe_setup_rx_resources(rx_ring);
1547 if (err) {
1548 ret_val = 4;
1549 goto err_nomem;
1552 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1553 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
1555 ixgbe_configure_rx_ring(adapter, rx_ring);
1557 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1558 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1560 return 0;
1562 err_nomem:
1563 ixgbe_free_desc_rings(adapter);
1564 return ret_val;
1567 static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1569 struct ixgbe_hw *hw = &adapter->hw;
1570 u32 reg_data;
1572 /* X540 needs to set the MACC.FLU bit to force link up */
1573 if (adapter->hw.mac.type == ixgbe_mac_X540) {
1574 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1575 reg_data |= IXGBE_MACC_FLU;
1576 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
1579 /* right now we only support MAC loopback in the driver */
1580 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
1581 /* Setup MAC loopback */
1582 reg_data |= IXGBE_HLREG0_LPBK;
1583 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
1585 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
1586 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
1587 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
1589 reg_data = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1590 reg_data &= ~IXGBE_AUTOC_LMS_MASK;
1591 reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
1592 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1593 IXGBE_WRITE_FLUSH(hw);
1594 usleep_range(10000, 20000);
1596 /* Disable Atlas Tx lanes; re-enabled in reset path */
1597 if (hw->mac.type == ixgbe_mac_82598EB) {
1598 u8 atlas;
1600 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1601 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1602 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1604 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1605 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1606 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1608 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1609 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1610 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1612 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1613 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1614 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1617 return 0;
1620 static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1622 u32 reg_data;
1624 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1625 reg_data &= ~IXGBE_HLREG0_LPBK;
1626 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1629 static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
1630 unsigned int frame_size)
1632 memset(skb->data, 0xFF, frame_size);
1633 frame_size &= ~1;
1634 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1635 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1636 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1639 static int ixgbe_check_lbtest_frame(struct sk_buff *skb,
1640 unsigned int frame_size)
1642 frame_size &= ~1;
1643 if (*(skb->data + 3) == 0xFF) {
1644 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1645 (*(skb->data + frame_size / 2 + 12) == 0xAF)) {
1646 return 0;
1649 return 13;
1652 static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
1653 struct ixgbe_ring *tx_ring,
1654 unsigned int size)
1656 union ixgbe_adv_rx_desc *rx_desc;
1657 struct ixgbe_rx_buffer *rx_buffer_info;
1658 struct ixgbe_tx_buffer *tx_buffer_info;
1659 const int bufsz = rx_ring->rx_buf_len;
1660 u32 staterr;
1661 u16 rx_ntc, tx_ntc, count = 0;
1663 /* initialize next to clean and descriptor values */
1664 rx_ntc = rx_ring->next_to_clean;
1665 tx_ntc = tx_ring->next_to_clean;
1666 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1667 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1669 while (staterr & IXGBE_RXD_STAT_DD) {
1670 /* check Rx buffer */
1671 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
1673 /* unmap Rx buffer, will be remapped by alloc_rx_buffers */
1674 dma_unmap_single(rx_ring->dev,
1675 rx_buffer_info->dma,
1676 bufsz,
1677 DMA_FROM_DEVICE);
1678 rx_buffer_info->dma = 0;
1680 /* verify contents of skb */
1681 if (!ixgbe_check_lbtest_frame(rx_buffer_info->skb, size))
1682 count++;
1684 /* unmap buffer on Tx side */
1685 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
1686 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
1688 /* increment Rx/Tx next to clean counters */
1689 rx_ntc++;
1690 if (rx_ntc == rx_ring->count)
1691 rx_ntc = 0;
1692 tx_ntc++;
1693 if (tx_ntc == tx_ring->count)
1694 tx_ntc = 0;
1696 /* fetch next descriptor */
1697 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1698 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1701 /* re-map buffers to ring, store next to clean values */
1702 ixgbe_alloc_rx_buffers(rx_ring, count);
1703 rx_ring->next_to_clean = rx_ntc;
1704 tx_ring->next_to_clean = tx_ntc;
1706 return count;
1709 static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1711 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1712 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1713 int i, j, lc, good_cnt, ret_val = 0;
1714 unsigned int size = 1024;
1715 netdev_tx_t tx_ret_val;
1716 struct sk_buff *skb;
1718 /* allocate test skb */
1719 skb = alloc_skb(size, GFP_KERNEL);
1720 if (!skb)
1721 return 11;
1723 /* place data into test skb */
1724 ixgbe_create_lbtest_frame(skb, size);
1725 skb_put(skb, size);
1728 * Calculate the loop count based on the largest descriptor ring
1729 * The idea is to wrap the largest ring a number of times using 64
1730 * send/receive pairs during each loop
1733 if (rx_ring->count <= tx_ring->count)
1734 lc = ((tx_ring->count / 64) * 2) + 1;
1735 else
1736 lc = ((rx_ring->count / 64) * 2) + 1;
1738 for (j = 0; j <= lc; j++) {
1739 /* reset count of good packets */
1740 good_cnt = 0;
1742 /* place 64 packets on the transmit queue*/
1743 for (i = 0; i < 64; i++) {
1744 skb_get(skb);
1745 tx_ret_val = ixgbe_xmit_frame_ring(skb,
1746 adapter,
1747 tx_ring);
1748 if (tx_ret_val == NETDEV_TX_OK)
1749 good_cnt++;
1752 if (good_cnt != 64) {
1753 ret_val = 12;
1754 break;
1757 /* allow 200 milliseconds for packets to go from Tx to Rx */
1758 msleep(200);
1760 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
1761 if (good_cnt != 64) {
1762 ret_val = 13;
1763 break;
1767 /* free the original skb */
1768 kfree_skb(skb);
1770 return ret_val;
1773 static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1775 *data = ixgbe_setup_desc_rings(adapter);
1776 if (*data)
1777 goto out;
1778 *data = ixgbe_setup_loopback_test(adapter);
1779 if (*data)
1780 goto err_loopback;
1781 *data = ixgbe_run_loopback_test(adapter);
1782 ixgbe_loopback_cleanup(adapter);
1784 err_loopback:
1785 ixgbe_free_desc_rings(adapter);
1786 out:
1787 return *data;
1790 static void ixgbe_diag_test(struct net_device *netdev,
1791 struct ethtool_test *eth_test, u64 *data)
1793 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1794 bool if_running = netif_running(netdev);
1796 set_bit(__IXGBE_TESTING, &adapter->state);
1797 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1798 /* Offline tests */
1800 e_info(hw, "offline testing starting\n");
1802 /* Link test performed before hardware reset so autoneg doesn't
1803 * interfere with test result */
1804 if (ixgbe_link_test(adapter, &data[4]))
1805 eth_test->flags |= ETH_TEST_FL_FAILED;
1807 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1808 int i;
1809 for (i = 0; i < adapter->num_vfs; i++) {
1810 if (adapter->vfinfo[i].clear_to_send) {
1811 netdev_warn(netdev, "%s",
1812 "offline diagnostic is not "
1813 "supported when VFs are "
1814 "present\n");
1815 data[0] = 1;
1816 data[1] = 1;
1817 data[2] = 1;
1818 data[3] = 1;
1819 eth_test->flags |= ETH_TEST_FL_FAILED;
1820 clear_bit(__IXGBE_TESTING,
1821 &adapter->state);
1822 goto skip_ol_tests;
1827 if (if_running)
1828 /* indicate we're in test mode */
1829 dev_close(netdev);
1830 else
1831 ixgbe_reset(adapter);
1833 e_info(hw, "register testing starting\n");
1834 if (ixgbe_reg_test(adapter, &data[0]))
1835 eth_test->flags |= ETH_TEST_FL_FAILED;
1837 ixgbe_reset(adapter);
1838 e_info(hw, "eeprom testing starting\n");
1839 if (ixgbe_eeprom_test(adapter, &data[1]))
1840 eth_test->flags |= ETH_TEST_FL_FAILED;
1842 ixgbe_reset(adapter);
1843 e_info(hw, "interrupt testing starting\n");
1844 if (ixgbe_intr_test(adapter, &data[2]))
1845 eth_test->flags |= ETH_TEST_FL_FAILED;
1847 /* If SRIOV or VMDq is enabled then skip MAC
1848 * loopback diagnostic. */
1849 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1850 IXGBE_FLAG_VMDQ_ENABLED)) {
1851 e_info(hw, "Skip MAC loopback diagnostic in VT "
1852 "mode\n");
1853 data[3] = 0;
1854 goto skip_loopback;
1857 ixgbe_reset(adapter);
1858 e_info(hw, "loopback testing starting\n");
1859 if (ixgbe_loopback_test(adapter, &data[3]))
1860 eth_test->flags |= ETH_TEST_FL_FAILED;
1862 skip_loopback:
1863 ixgbe_reset(adapter);
1865 clear_bit(__IXGBE_TESTING, &adapter->state);
1866 if (if_running)
1867 dev_open(netdev);
1868 } else {
1869 e_info(hw, "online testing starting\n");
1870 /* Online tests */
1871 if (ixgbe_link_test(adapter, &data[4]))
1872 eth_test->flags |= ETH_TEST_FL_FAILED;
1874 /* Online tests aren't run; pass by default */
1875 data[0] = 0;
1876 data[1] = 0;
1877 data[2] = 0;
1878 data[3] = 0;
1880 clear_bit(__IXGBE_TESTING, &adapter->state);
1882 skip_ol_tests:
1883 msleep_interruptible(4 * 1000);
1886 static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
1887 struct ethtool_wolinfo *wol)
1889 struct ixgbe_hw *hw = &adapter->hw;
1890 int retval = 1;
1891 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
1893 /* WOL not supported except for the following */
1894 switch(hw->device_id) {
1895 case IXGBE_DEV_ID_82599_SFP:
1896 /* Only this subdevice supports WOL */
1897 if (hw->subsystem_device_id != IXGBE_SUBDEV_ID_82599_SFP) {
1898 wol->supported = 0;
1899 break;
1901 retval = 0;
1902 break;
1903 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
1904 /* All except this subdevice support WOL */
1905 if (hw->subsystem_device_id ==
1906 IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
1907 wol->supported = 0;
1908 break;
1910 retval = 0;
1911 break;
1912 case IXGBE_DEV_ID_82599_KX4:
1913 retval = 0;
1914 break;
1915 case IXGBE_DEV_ID_X540T:
1916 /* check eeprom to see if enabled wol */
1917 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
1918 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
1919 (hw->bus.func == 0))) {
1920 retval = 0;
1921 break;
1924 /* All others not supported */
1925 wol->supported = 0;
1926 break;
1927 default:
1928 wol->supported = 0;
1931 return retval;
1934 static void ixgbe_get_wol(struct net_device *netdev,
1935 struct ethtool_wolinfo *wol)
1937 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1939 wol->supported = WAKE_UCAST | WAKE_MCAST |
1940 WAKE_BCAST | WAKE_MAGIC;
1941 wol->wolopts = 0;
1943 if (ixgbe_wol_exclusion(adapter, wol) ||
1944 !device_can_wakeup(&adapter->pdev->dev))
1945 return;
1947 if (adapter->wol & IXGBE_WUFC_EX)
1948 wol->wolopts |= WAKE_UCAST;
1949 if (adapter->wol & IXGBE_WUFC_MC)
1950 wol->wolopts |= WAKE_MCAST;
1951 if (adapter->wol & IXGBE_WUFC_BC)
1952 wol->wolopts |= WAKE_BCAST;
1953 if (adapter->wol & IXGBE_WUFC_MAG)
1954 wol->wolopts |= WAKE_MAGIC;
1957 static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1959 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1961 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1962 return -EOPNOTSUPP;
1964 if (ixgbe_wol_exclusion(adapter, wol))
1965 return wol->wolopts ? -EOPNOTSUPP : 0;
1967 adapter->wol = 0;
1969 if (wol->wolopts & WAKE_UCAST)
1970 adapter->wol |= IXGBE_WUFC_EX;
1971 if (wol->wolopts & WAKE_MCAST)
1972 adapter->wol |= IXGBE_WUFC_MC;
1973 if (wol->wolopts & WAKE_BCAST)
1974 adapter->wol |= IXGBE_WUFC_BC;
1975 if (wol->wolopts & WAKE_MAGIC)
1976 adapter->wol |= IXGBE_WUFC_MAG;
1978 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
1980 return 0;
1983 static int ixgbe_nway_reset(struct net_device *netdev)
1985 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1987 if (netif_running(netdev))
1988 ixgbe_reinit_locked(adapter);
1990 return 0;
1993 static int ixgbe_set_phys_id(struct net_device *netdev,
1994 enum ethtool_phys_id_state state)
1996 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1997 struct ixgbe_hw *hw = &adapter->hw;
1999 switch (state) {
2000 case ETHTOOL_ID_ACTIVE:
2001 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2002 return 2;
2004 case ETHTOOL_ID_ON:
2005 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
2006 break;
2008 case ETHTOOL_ID_OFF:
2009 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2010 break;
2012 case ETHTOOL_ID_INACTIVE:
2013 /* Restore LED settings */
2014 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2015 break;
2018 return 0;
2021 static int ixgbe_get_coalesce(struct net_device *netdev,
2022 struct ethtool_coalesce *ec)
2024 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2026 ec->tx_max_coalesced_frames_irq = adapter->tx_work_limit;
2028 /* only valid if in constant ITR mode */
2029 switch (adapter->rx_itr_setting) {
2030 case 0:
2031 /* throttling disabled */
2032 ec->rx_coalesce_usecs = 0;
2033 break;
2034 case 1:
2035 /* dynamic ITR mode */
2036 ec->rx_coalesce_usecs = 1;
2037 break;
2038 default:
2039 /* fixed interrupt rate mode */
2040 ec->rx_coalesce_usecs = 1000000/adapter->rx_eitr_param;
2041 break;
2044 /* if in mixed tx/rx queues per vector mode, report only rx settings */
2045 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2046 return 0;
2048 /* only valid if in constant ITR mode */
2049 switch (adapter->tx_itr_setting) {
2050 case 0:
2051 /* throttling disabled */
2052 ec->tx_coalesce_usecs = 0;
2053 break;
2054 case 1:
2055 /* dynamic ITR mode */
2056 ec->tx_coalesce_usecs = 1;
2057 break;
2058 default:
2059 ec->tx_coalesce_usecs = 1000000/adapter->tx_eitr_param;
2060 break;
2063 return 0;
2067 * this function must be called before setting the new value of
2068 * rx_itr_setting
2070 static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter,
2071 struct ethtool_coalesce *ec)
2073 struct net_device *netdev = adapter->netdev;
2075 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
2076 return false;
2078 /* if interrupt rate is too high then disable RSC */
2079 if (ec->rx_coalesce_usecs != 1 &&
2080 ec->rx_coalesce_usecs <= 1000000/IXGBE_MAX_RSC_INT_RATE) {
2081 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2082 e_info(probe, "rx-usecs set too low, "
2083 "disabling RSC\n");
2084 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2085 return true;
2087 } else {
2088 /* check the feature flag value and enable RSC if necessary */
2089 if ((netdev->features & NETIF_F_LRO) &&
2090 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
2091 e_info(probe, "rx-usecs set to %d, "
2092 "re-enabling RSC\n",
2093 ec->rx_coalesce_usecs);
2094 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
2095 return true;
2098 return false;
2101 static int ixgbe_set_coalesce(struct net_device *netdev,
2102 struct ethtool_coalesce *ec)
2104 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2105 struct ixgbe_q_vector *q_vector;
2106 int i;
2107 bool need_reset = false;
2109 /* don't accept tx specific changes if we've got mixed RxTx vectors */
2110 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count
2111 && ec->tx_coalesce_usecs)
2112 return -EINVAL;
2114 if (ec->tx_max_coalesced_frames_irq)
2115 adapter->tx_work_limit = ec->tx_max_coalesced_frames_irq;
2117 if (ec->rx_coalesce_usecs > 1) {
2118 /* check the limits */
2119 if ((1000000/ec->rx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
2120 (1000000/ec->rx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2121 return -EINVAL;
2123 /* check the old value and enable RSC if necessary */
2124 need_reset = ixgbe_update_rsc(adapter, ec);
2126 /* store the value in ints/second */
2127 adapter->rx_eitr_param = 1000000/ec->rx_coalesce_usecs;
2129 /* static value of interrupt rate */
2130 adapter->rx_itr_setting = adapter->rx_eitr_param;
2131 /* clear the lower bit as its used for dynamic state */
2132 adapter->rx_itr_setting &= ~1;
2133 } else if (ec->rx_coalesce_usecs == 1) {
2134 /* check the old value and enable RSC if necessary */
2135 need_reset = ixgbe_update_rsc(adapter, ec);
2137 /* 1 means dynamic mode */
2138 adapter->rx_eitr_param = 20000;
2139 adapter->rx_itr_setting = 1;
2140 } else {
2141 /* check the old value and enable RSC if necessary */
2142 need_reset = ixgbe_update_rsc(adapter, ec);
2144 * any other value means disable eitr, which is best
2145 * served by setting the interrupt rate very high
2147 adapter->rx_eitr_param = IXGBE_MAX_INT_RATE;
2148 adapter->rx_itr_setting = 0;
2151 if (ec->tx_coalesce_usecs > 1) {
2153 * don't have to worry about max_int as above because
2154 * tx vectors don't do hardware RSC (an rx function)
2156 /* check the limits */
2157 if ((1000000/ec->tx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
2158 (1000000/ec->tx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2159 return -EINVAL;
2161 /* store the value in ints/second */
2162 adapter->tx_eitr_param = 1000000/ec->tx_coalesce_usecs;
2164 /* static value of interrupt rate */
2165 adapter->tx_itr_setting = adapter->tx_eitr_param;
2167 /* clear the lower bit as its used for dynamic state */
2168 adapter->tx_itr_setting &= ~1;
2169 } else if (ec->tx_coalesce_usecs == 1) {
2170 /* 1 means dynamic mode */
2171 adapter->tx_eitr_param = 10000;
2172 adapter->tx_itr_setting = 1;
2173 } else {
2174 adapter->tx_eitr_param = IXGBE_MAX_INT_RATE;
2175 adapter->tx_itr_setting = 0;
2178 /* MSI/MSIx Interrupt Mode */
2179 if (adapter->flags &
2180 (IXGBE_FLAG_MSIX_ENABLED | IXGBE_FLAG_MSI_ENABLED)) {
2181 int num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2182 for (i = 0; i < num_vectors; i++) {
2183 q_vector = adapter->q_vector[i];
2184 if (q_vector->tx.count && !q_vector->rx.count)
2185 /* tx only */
2186 q_vector->eitr = adapter->tx_eitr_param;
2187 else
2188 /* rx only or mixed */
2189 q_vector->eitr = adapter->rx_eitr_param;
2190 q_vector->tx.work_limit = adapter->tx_work_limit;
2191 ixgbe_write_eitr(q_vector);
2193 /* Legacy Interrupt Mode */
2194 } else {
2195 q_vector = adapter->q_vector[0];
2196 q_vector->eitr = adapter->rx_eitr_param;
2197 q_vector->tx.work_limit = adapter->tx_work_limit;
2198 ixgbe_write_eitr(q_vector);
2202 * do reset here at the end to make sure EITR==0 case is handled
2203 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2204 * also locks in RSC enable/disable which requires reset
2206 if (need_reset)
2207 ixgbe_do_reset(netdev);
2209 return 0;
2212 static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2213 struct ethtool_rxnfc *cmd)
2215 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2216 struct ethtool_rx_flow_spec *fsp =
2217 (struct ethtool_rx_flow_spec *)&cmd->fs;
2218 struct hlist_node *node, *node2;
2219 struct ixgbe_fdir_filter *rule = NULL;
2221 /* report total rule count */
2222 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2224 hlist_for_each_entry_safe(rule, node, node2,
2225 &adapter->fdir_filter_list, fdir_node) {
2226 if (fsp->location <= rule->sw_idx)
2227 break;
2230 if (!rule || fsp->location != rule->sw_idx)
2231 return -EINVAL;
2233 /* fill out the flow spec entry */
2235 /* set flow type field */
2236 switch (rule->filter.formatted.flow_type) {
2237 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2238 fsp->flow_type = TCP_V4_FLOW;
2239 break;
2240 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2241 fsp->flow_type = UDP_V4_FLOW;
2242 break;
2243 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2244 fsp->flow_type = SCTP_V4_FLOW;
2245 break;
2246 case IXGBE_ATR_FLOW_TYPE_IPV4:
2247 fsp->flow_type = IP_USER_FLOW;
2248 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2249 fsp->h_u.usr_ip4_spec.proto = 0;
2250 fsp->m_u.usr_ip4_spec.proto = 0;
2251 break;
2252 default:
2253 return -EINVAL;
2256 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2257 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2258 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2259 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2260 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2261 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2262 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2263 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2264 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2265 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2266 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2267 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2268 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2269 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2270 fsp->flow_type |= FLOW_EXT;
2272 /* record action */
2273 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2274 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2275 else
2276 fsp->ring_cookie = rule->action;
2278 return 0;
2281 static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2282 struct ethtool_rxnfc *cmd,
2283 u32 *rule_locs)
2285 struct hlist_node *node, *node2;
2286 struct ixgbe_fdir_filter *rule;
2287 int cnt = 0;
2289 /* report total rule count */
2290 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2292 hlist_for_each_entry_safe(rule, node, node2,
2293 &adapter->fdir_filter_list, fdir_node) {
2294 if (cnt == cmd->rule_cnt)
2295 return -EMSGSIZE;
2296 rule_locs[cnt] = rule->sw_idx;
2297 cnt++;
2300 cmd->rule_cnt = cnt;
2302 return 0;
2305 static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
2306 u32 *rule_locs)
2308 struct ixgbe_adapter *adapter = netdev_priv(dev);
2309 int ret = -EOPNOTSUPP;
2311 switch (cmd->cmd) {
2312 case ETHTOOL_GRXRINGS:
2313 cmd->data = adapter->num_rx_queues;
2314 ret = 0;
2315 break;
2316 case ETHTOOL_GRXCLSRLCNT:
2317 cmd->rule_cnt = adapter->fdir_filter_count;
2318 ret = 0;
2319 break;
2320 case ETHTOOL_GRXCLSRULE:
2321 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2322 break;
2323 case ETHTOOL_GRXCLSRLALL:
2324 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
2325 break;
2326 default:
2327 break;
2330 return ret;
2333 static int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2334 struct ixgbe_fdir_filter *input,
2335 u16 sw_idx)
2337 struct ixgbe_hw *hw = &adapter->hw;
2338 struct hlist_node *node, *node2, *parent;
2339 struct ixgbe_fdir_filter *rule;
2340 int err = -EINVAL;
2342 parent = NULL;
2343 rule = NULL;
2345 hlist_for_each_entry_safe(rule, node, node2,
2346 &adapter->fdir_filter_list, fdir_node) {
2347 /* hash found, or no matching entry */
2348 if (rule->sw_idx >= sw_idx)
2349 break;
2350 parent = node;
2353 /* if there is an old rule occupying our place remove it */
2354 if (rule && (rule->sw_idx == sw_idx)) {
2355 if (!input || (rule->filter.formatted.bkt_hash !=
2356 input->filter.formatted.bkt_hash)) {
2357 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2358 &rule->filter,
2359 sw_idx);
2362 hlist_del(&rule->fdir_node);
2363 kfree(rule);
2364 adapter->fdir_filter_count--;
2368 * If no input this was a delete, err should be 0 if a rule was
2369 * successfully found and removed from the list else -EINVAL
2371 if (!input)
2372 return err;
2374 /* initialize node and set software index */
2375 INIT_HLIST_NODE(&input->fdir_node);
2377 /* add filter to the list */
2378 if (parent)
2379 hlist_add_after(parent, &input->fdir_node);
2380 else
2381 hlist_add_head(&input->fdir_node,
2382 &adapter->fdir_filter_list);
2384 /* update counts */
2385 adapter->fdir_filter_count++;
2387 return 0;
2390 static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2391 u8 *flow_type)
2393 switch (fsp->flow_type & ~FLOW_EXT) {
2394 case TCP_V4_FLOW:
2395 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2396 break;
2397 case UDP_V4_FLOW:
2398 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2399 break;
2400 case SCTP_V4_FLOW:
2401 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2402 break;
2403 case IP_USER_FLOW:
2404 switch (fsp->h_u.usr_ip4_spec.proto) {
2405 case IPPROTO_TCP:
2406 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2407 break;
2408 case IPPROTO_UDP:
2409 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2410 break;
2411 case IPPROTO_SCTP:
2412 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2413 break;
2414 case 0:
2415 if (!fsp->m_u.usr_ip4_spec.proto) {
2416 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2417 break;
2419 default:
2420 return 0;
2422 break;
2423 default:
2424 return 0;
2427 return 1;
2430 static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2431 struct ethtool_rxnfc *cmd)
2433 struct ethtool_rx_flow_spec *fsp =
2434 (struct ethtool_rx_flow_spec *)&cmd->fs;
2435 struct ixgbe_hw *hw = &adapter->hw;
2436 struct ixgbe_fdir_filter *input;
2437 union ixgbe_atr_input mask;
2438 int err;
2440 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2441 return -EOPNOTSUPP;
2444 * Don't allow programming if the action is a queue greater than
2445 * the number of online Rx queues.
2447 if ((fsp->ring_cookie != RX_CLS_FLOW_DISC) &&
2448 (fsp->ring_cookie >= adapter->num_rx_queues))
2449 return -EINVAL;
2451 /* Don't allow indexes to exist outside of available space */
2452 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2453 e_err(drv, "Location out of range\n");
2454 return -EINVAL;
2457 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2458 if (!input)
2459 return -ENOMEM;
2461 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2463 /* set SW index */
2464 input->sw_idx = fsp->location;
2466 /* record flow type */
2467 if (!ixgbe_flowspec_to_flow_type(fsp,
2468 &input->filter.formatted.flow_type)) {
2469 e_err(drv, "Unrecognized flow type\n");
2470 goto err_out;
2473 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2474 IXGBE_ATR_L4TYPE_MASK;
2476 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2477 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2479 /* Copy input into formatted structures */
2480 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2481 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2482 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2483 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2484 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2485 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2486 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2487 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2489 if (fsp->flow_type & FLOW_EXT) {
2490 input->filter.formatted.vm_pool =
2491 (unsigned char)ntohl(fsp->h_ext.data[1]);
2492 mask.formatted.vm_pool =
2493 (unsigned char)ntohl(fsp->m_ext.data[1]);
2494 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2495 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2496 input->filter.formatted.flex_bytes =
2497 fsp->h_ext.vlan_etype;
2498 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2501 /* determine if we need to drop or route the packet */
2502 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2503 input->action = IXGBE_FDIR_DROP_QUEUE;
2504 else
2505 input->action = fsp->ring_cookie;
2507 spin_lock(&adapter->fdir_perfect_lock);
2509 if (hlist_empty(&adapter->fdir_filter_list)) {
2510 /* save mask and program input mask into HW */
2511 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2512 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2513 if (err) {
2514 e_err(drv, "Error writing mask\n");
2515 goto err_out_w_lock;
2517 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2518 e_err(drv, "Only one mask supported per port\n");
2519 goto err_out_w_lock;
2522 /* apply mask and compute/store hash */
2523 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2525 /* program filters to filter memory */
2526 err = ixgbe_fdir_write_perfect_filter_82599(hw,
2527 &input->filter, input->sw_idx,
2528 (input->action == IXGBE_FDIR_DROP_QUEUE) ?
2529 IXGBE_FDIR_DROP_QUEUE :
2530 adapter->rx_ring[input->action]->reg_idx);
2531 if (err)
2532 goto err_out_w_lock;
2534 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2536 spin_unlock(&adapter->fdir_perfect_lock);
2538 return err;
2539 err_out_w_lock:
2540 spin_unlock(&adapter->fdir_perfect_lock);
2541 err_out:
2542 kfree(input);
2543 return -EINVAL;
2546 static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2547 struct ethtool_rxnfc *cmd)
2549 struct ethtool_rx_flow_spec *fsp =
2550 (struct ethtool_rx_flow_spec *)&cmd->fs;
2551 int err;
2553 spin_lock(&adapter->fdir_perfect_lock);
2554 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2555 spin_unlock(&adapter->fdir_perfect_lock);
2557 return err;
2560 static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2562 struct ixgbe_adapter *adapter = netdev_priv(dev);
2563 int ret = -EOPNOTSUPP;
2565 switch (cmd->cmd) {
2566 case ETHTOOL_SRXCLSRLINS:
2567 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2568 break;
2569 case ETHTOOL_SRXCLSRLDEL:
2570 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2571 break;
2572 default:
2573 break;
2576 return ret;
2579 static const struct ethtool_ops ixgbe_ethtool_ops = {
2580 .get_settings = ixgbe_get_settings,
2581 .set_settings = ixgbe_set_settings,
2582 .get_drvinfo = ixgbe_get_drvinfo,
2583 .get_regs_len = ixgbe_get_regs_len,
2584 .get_regs = ixgbe_get_regs,
2585 .get_wol = ixgbe_get_wol,
2586 .set_wol = ixgbe_set_wol,
2587 .nway_reset = ixgbe_nway_reset,
2588 .get_link = ethtool_op_get_link,
2589 .get_eeprom_len = ixgbe_get_eeprom_len,
2590 .get_eeprom = ixgbe_get_eeprom,
2591 .get_ringparam = ixgbe_get_ringparam,
2592 .set_ringparam = ixgbe_set_ringparam,
2593 .get_pauseparam = ixgbe_get_pauseparam,
2594 .set_pauseparam = ixgbe_set_pauseparam,
2595 .get_msglevel = ixgbe_get_msglevel,
2596 .set_msglevel = ixgbe_set_msglevel,
2597 .self_test = ixgbe_diag_test,
2598 .get_strings = ixgbe_get_strings,
2599 .set_phys_id = ixgbe_set_phys_id,
2600 .get_sset_count = ixgbe_get_sset_count,
2601 .get_ethtool_stats = ixgbe_get_ethtool_stats,
2602 .get_coalesce = ixgbe_get_coalesce,
2603 .set_coalesce = ixgbe_set_coalesce,
2604 .get_rxnfc = ixgbe_get_rxnfc,
2605 .set_rxnfc = ixgbe_set_rxnfc,
2608 void ixgbe_set_ethtool_ops(struct net_device *netdev)
2610 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);