2 * Emma Mobile GPIO Support - GIO
4 * Copyright (C) 2012 Magnus Damm
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #include <linux/init.h>
21 #include <linux/platform_device.h>
22 #include <linux/spinlock.h>
23 #include <linux/interrupt.h>
24 #include <linux/ioport.h>
26 #include <linux/irq.h>
27 #include <linux/irqdomain.h>
28 #include <linux/bitops.h>
29 #include <linux/err.h>
30 #include <linux/gpio.h>
31 #include <linux/slab.h>
32 #include <linux/module.h>
33 #include <linux/platform_data/gpio-em.h>
38 unsigned int irq_base
;
39 spinlock_t sense_lock
;
40 struct platform_device
*pdev
;
41 struct gpio_chip gpio_chip
;
42 struct irq_chip irq_chip
;
43 struct irq_domain
*irq_domain
;
64 #define GIO_RAWBL 0x50
65 #define GIO_RAWBH 0x54
69 #define GIO_IDT(n) (GIO_IDT0 + ((n) * 4))
71 static inline unsigned long em_gio_read(struct em_gio_priv
*p
, int offs
)
74 return ioread32(p
->base0
+ offs
);
76 return ioread32(p
->base1
+ (offs
- GIO_IDT0
));
79 static inline void em_gio_write(struct em_gio_priv
*p
, int offs
,
83 iowrite32(value
, p
->base0
+ offs
);
85 iowrite32(value
, p
->base1
+ (offs
- GIO_IDT0
));
88 static void em_gio_irq_disable(struct irq_data
*d
)
90 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
92 em_gio_write(p
, GIO_IDS
, BIT(irqd_to_hwirq(d
)));
95 static void em_gio_irq_enable(struct irq_data
*d
)
97 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
99 em_gio_write(p
, GIO_IEN
, BIT(irqd_to_hwirq(d
)));
102 #define GIO_ASYNC(x) (x + 8)
104 static unsigned char em_gio_sense_table
[IRQ_TYPE_SENSE_MASK
+ 1] = {
105 [IRQ_TYPE_EDGE_RISING
] = GIO_ASYNC(0x00),
106 [IRQ_TYPE_EDGE_FALLING
] = GIO_ASYNC(0x01),
107 [IRQ_TYPE_LEVEL_HIGH
] = GIO_ASYNC(0x02),
108 [IRQ_TYPE_LEVEL_LOW
] = GIO_ASYNC(0x03),
109 [IRQ_TYPE_EDGE_BOTH
] = GIO_ASYNC(0x04),
112 static int em_gio_irq_set_type(struct irq_data
*d
, unsigned int type
)
114 unsigned char value
= em_gio_sense_table
[type
& IRQ_TYPE_SENSE_MASK
];
115 struct em_gio_priv
*p
= irq_data_get_irq_chip_data(d
);
116 unsigned int reg
, offset
, shift
;
123 offset
= irqd_to_hwirq(d
);
125 pr_debug("gio: sense irq = %d, mode = %d\n", offset
, value
);
127 /* 8 x 4 bit fields in 4 IDT registers */
128 reg
= GIO_IDT(offset
>> 3);
129 shift
= (offset
& 0x07) << 4;
131 spin_lock_irqsave(&p
->sense_lock
, flags
);
133 /* disable the interrupt in IIA */
134 tmp
= em_gio_read(p
, GIO_IIA
);
136 em_gio_write(p
, GIO_IIA
, tmp
);
138 /* change the sense setting in IDT */
139 tmp
= em_gio_read(p
, reg
);
140 tmp
&= ~(0xf << shift
);
141 tmp
|= value
<< shift
;
142 em_gio_write(p
, reg
, tmp
);
144 /* clear pending interrupts */
145 em_gio_write(p
, GIO_IIR
, BIT(offset
));
147 /* enable the interrupt in IIA */
148 tmp
= em_gio_read(p
, GIO_IIA
);
150 em_gio_write(p
, GIO_IIA
, tmp
);
152 spin_unlock_irqrestore(&p
->sense_lock
, flags
);
157 static irqreturn_t
em_gio_irq_handler(int irq
, void *dev_id
)
159 struct em_gio_priv
*p
= dev_id
;
160 unsigned long pending
;
161 unsigned int offset
, irqs_handled
= 0;
163 while ((pending
= em_gio_read(p
, GIO_MST
))) {
164 offset
= __ffs(pending
);
165 em_gio_write(p
, GIO_IIR
, BIT(offset
));
166 generic_handle_irq(irq_find_mapping(p
->irq_domain
, offset
));
170 return irqs_handled
? IRQ_HANDLED
: IRQ_NONE
;
173 static inline struct em_gio_priv
*gpio_to_priv(struct gpio_chip
*chip
)
175 return container_of(chip
, struct em_gio_priv
, gpio_chip
);
178 static int em_gio_direction_input(struct gpio_chip
*chip
, unsigned offset
)
180 em_gio_write(gpio_to_priv(chip
), GIO_E0
, BIT(offset
));
184 static int em_gio_get(struct gpio_chip
*chip
, unsigned offset
)
186 return (int)(em_gio_read(gpio_to_priv(chip
), GIO_I
) & BIT(offset
));
189 static void __em_gio_set(struct gpio_chip
*chip
, unsigned int reg
,
190 unsigned shift
, int value
)
192 /* upper 16 bits contains mask and lower 16 actual value */
193 em_gio_write(gpio_to_priv(chip
), reg
,
194 (1 << (shift
+ 16)) | (value
<< shift
));
197 static void em_gio_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
199 /* output is split into two registers */
201 __em_gio_set(chip
, GIO_OL
, offset
, value
);
203 __em_gio_set(chip
, GIO_OH
, offset
- 16, value
);
206 static int em_gio_direction_output(struct gpio_chip
*chip
, unsigned offset
,
209 /* write GPIO value to output before selecting output mode of pin */
210 em_gio_set(chip
, offset
, value
);
211 em_gio_write(gpio_to_priv(chip
), GIO_E1
, BIT(offset
));
215 static int em_gio_to_irq(struct gpio_chip
*chip
, unsigned offset
)
217 return irq_find_mapping(gpio_to_priv(chip
)->irq_domain
, offset
);
220 static int em_gio_irq_domain_map(struct irq_domain
*h
, unsigned int virq
,
223 struct em_gio_priv
*p
= h
->host_data
;
225 pr_debug("gio: map hw irq = %d, virq = %d\n", (int)hw
, virq
);
227 irq_set_chip_data(virq
, h
->host_data
);
228 irq_set_chip_and_handler(virq
, &p
->irq_chip
, handle_level_irq
);
229 set_irq_flags(virq
, IRQF_VALID
); /* kill me now */
233 static struct irq_domain_ops em_gio_irq_domain_ops
= {
234 .map
= em_gio_irq_domain_map
,
237 static int __devinit
em_gio_irq_domain_init(struct em_gio_priv
*p
)
239 struct platform_device
*pdev
= p
->pdev
;
240 struct gpio_em_config
*pdata
= pdev
->dev
.platform_data
;
242 p
->irq_base
= irq_alloc_descs(pdata
->irq_base
, 0,
243 pdata
->number_of_pins
, numa_node_id());
244 if (p
->irq_base
< 0) {
245 dev_err(&pdev
->dev
, "cannot get irq_desc\n");
248 pr_debug("gio: hw base = %d, nr = %d, sw base = %d\n",
249 pdata
->gpio_base
, pdata
->number_of_pins
, p
->irq_base
);
251 p
->irq_domain
= irq_domain_add_legacy(pdev
->dev
.of_node
,
252 pdata
->number_of_pins
,
254 &em_gio_irq_domain_ops
, p
);
255 if (!p
->irq_domain
) {
256 irq_free_descs(p
->irq_base
, pdata
->number_of_pins
);
263 static void em_gio_irq_domain_cleanup(struct em_gio_priv
*p
)
265 struct gpio_em_config
*pdata
= p
->pdev
->dev
.platform_data
;
267 irq_free_descs(p
->irq_base
, pdata
->number_of_pins
);
268 /* FIXME: irq domain wants to be freed! */
271 static int __devinit
em_gio_probe(struct platform_device
*pdev
)
273 struct gpio_em_config
*pdata
= pdev
->dev
.platform_data
;
274 struct em_gio_priv
*p
;
275 struct resource
*io
[2], *irq
[2];
276 struct gpio_chip
*gpio_chip
;
277 struct irq_chip
*irq_chip
;
278 const char *name
= dev_name(&pdev
->dev
);
281 p
= kzalloc(sizeof(*p
), GFP_KERNEL
);
283 dev_err(&pdev
->dev
, "failed to allocate driver data\n");
289 platform_set_drvdata(pdev
, p
);
290 spin_lock_init(&p
->sense_lock
);
292 io
[0] = platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
293 io
[1] = platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
294 irq
[0] = platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
295 irq
[1] = platform_get_resource(pdev
, IORESOURCE_IRQ
, 1);
297 if (!io
[0] || !io
[1] || !irq
[0] || !irq
[1] || !pdata
) {
298 dev_err(&pdev
->dev
, "missing IRQ, IOMEM or configuration\n");
303 p
->base0
= ioremap_nocache(io
[0]->start
, resource_size(io
[0]));
305 dev_err(&pdev
->dev
, "failed to remap low I/O memory\n");
310 p
->base1
= ioremap_nocache(io
[1]->start
, resource_size(io
[1]));
312 dev_err(&pdev
->dev
, "failed to remap high I/O memory\n");
317 gpio_chip
= &p
->gpio_chip
;
318 gpio_chip
->direction_input
= em_gio_direction_input
;
319 gpio_chip
->get
= em_gio_get
;
320 gpio_chip
->direction_output
= em_gio_direction_output
;
321 gpio_chip
->set
= em_gio_set
;
322 gpio_chip
->to_irq
= em_gio_to_irq
;
323 gpio_chip
->label
= name
;
324 gpio_chip
->owner
= THIS_MODULE
;
325 gpio_chip
->base
= pdata
->gpio_base
;
326 gpio_chip
->ngpio
= pdata
->number_of_pins
;
328 irq_chip
= &p
->irq_chip
;
329 irq_chip
->name
= name
;
330 irq_chip
->irq_mask
= em_gio_irq_disable
;
331 irq_chip
->irq_unmask
= em_gio_irq_enable
;
332 irq_chip
->irq_enable
= em_gio_irq_enable
;
333 irq_chip
->irq_disable
= em_gio_irq_disable
;
334 irq_chip
->irq_set_type
= em_gio_irq_set_type
;
335 irq_chip
->flags
= IRQCHIP_SKIP_SET_WAKE
;
337 ret
= em_gio_irq_domain_init(p
);
339 dev_err(&pdev
->dev
, "cannot initialize irq domain\n");
343 if (request_irq(irq
[0]->start
, em_gio_irq_handler
, 0, name
, p
)) {
344 dev_err(&pdev
->dev
, "failed to request low IRQ\n");
349 if (request_irq(irq
[1]->start
, em_gio_irq_handler
, 0, name
, p
)) {
350 dev_err(&pdev
->dev
, "failed to request high IRQ\n");
355 ret
= gpiochip_add(gpio_chip
);
357 dev_err(&pdev
->dev
, "failed to add GPIO controller\n");
363 free_irq(irq
[1]->start
, pdev
);
365 free_irq(irq
[0]->start
, pdev
);
367 em_gio_irq_domain_cleanup(p
);
378 static int __devexit
em_gio_remove(struct platform_device
*pdev
)
380 struct em_gio_priv
*p
= platform_get_drvdata(pdev
);
381 struct resource
*irq
[2];
384 ret
= gpiochip_remove(&p
->gpio_chip
);
388 irq
[0] = platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
389 irq
[1] = platform_get_resource(pdev
, IORESOURCE_IRQ
, 1);
391 free_irq(irq
[1]->start
, pdev
);
392 free_irq(irq
[0]->start
, pdev
);
393 em_gio_irq_domain_cleanup(p
);
400 static struct platform_driver em_gio_device_driver
= {
401 .probe
= em_gio_probe
,
402 .remove
= __devexit_p(em_gio_remove
),
408 module_platform_driver(em_gio_device_driver
);
410 MODULE_AUTHOR("Magnus Damm");
411 MODULE_DESCRIPTION("Renesas Emma Mobile GIO Driver");
412 MODULE_LICENSE("GPL v2");