1 /*======================================================================
3 Device driver for the PCMCIA control functionality of PXA2xx
6 The contents of this file may be used under the
7 terms of the GNU Public License version 2 (the "GPL")
9 (c) Ian Molton (spyro@f2s.com) 2003
10 (c) Stefan Eletzhofer (stefan.eletzhofer@inquant.de) 2003,4
12 derived from sa11xx_base.c
14 Portions created by John G. Dorsey are
15 Copyright (C) 1999 John G. Dorsey.
17 ======================================================================*/
19 #include <linux/module.h>
20 #include <linux/slab.h>
21 #include <linux/init.h>
22 #include <linux/cpufreq.h>
23 #include <linux/ioport.h>
24 #include <linux/kernel.h>
25 #include <linux/spinlock.h>
26 #include <linux/platform_device.h>
28 #include <mach/hardware.h>
29 #include <mach/smemc.h>
32 #include <asm/system.h>
33 #include <mach/pxa2xx-regs.h>
34 #include <asm/mach-types.h>
36 #include <pcmcia/ss.h>
37 #include <pcmcia/cistpl.h>
39 #include "soc_common.h"
40 #include "pxa2xx_base.h"
43 * Personal Computer Memory Card International Association (PCMCIA) sockets
46 #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
47 #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
48 #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
49 #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
50 #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
52 #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
53 #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
54 #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
55 #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
57 #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
58 #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
59 #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
60 #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
62 #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
63 (0x20000000 + (Nb) * PCMCIASp)
64 #define _PCMCIAIO(Nb) _PCMCIA(Nb) /* PCMCIA I/O [0..1] */
65 #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
66 (_PCMCIA(Nb) + 2 * PCMCIAPrtSp)
67 #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
68 (_PCMCIA(Nb) + 3 * PCMCIAPrtSp)
70 #define _PCMCIA0 _PCMCIA(0) /* PCMCIA 0 */
71 #define _PCMCIA0IO _PCMCIAIO(0) /* PCMCIA 0 I/O */
72 #define _PCMCIA0Attr _PCMCIAAttr(0) /* PCMCIA 0 Attribute */
73 #define _PCMCIA0Mem _PCMCIAMem(0) /* PCMCIA 0 Memory */
75 #define _PCMCIA1 _PCMCIA(1) /* PCMCIA 1 */
76 #define _PCMCIA1IO _PCMCIAIO(1) /* PCMCIA 1 I/O */
77 #define _PCMCIA1Attr _PCMCIAAttr(1) /* PCMCIA 1 Attribute */
78 #define _PCMCIA1Mem _PCMCIAMem(1) /* PCMCIA 1 Memory */
81 #define MCXX_SETUP_MASK (0x7f)
82 #define MCXX_ASST_MASK (0x1f)
83 #define MCXX_HOLD_MASK (0x3f)
84 #define MCXX_SETUP_SHIFT (0)
85 #define MCXX_ASST_SHIFT (7)
86 #define MCXX_HOLD_SHIFT (14)
88 static inline u_int
pxa2xx_mcxx_hold(u_int pcmcia_cycle_ns
,
91 u_int code
= pcmcia_cycle_ns
* mem_clk_10khz
;
92 return (code
/ 300000) + ((code
% 300000) ? 1 : 0) - 1;
95 static inline u_int
pxa2xx_mcxx_asst(u_int pcmcia_cycle_ns
,
98 u_int code
= pcmcia_cycle_ns
* mem_clk_10khz
;
99 return (code
/ 300000) + ((code
% 300000) ? 1 : 0) + 1;
102 static inline u_int
pxa2xx_mcxx_setup(u_int pcmcia_cycle_ns
,
105 u_int code
= pcmcia_cycle_ns
* mem_clk_10khz
;
106 return (code
/ 100000) + ((code
% 100000) ? 1 : 0) - 1;
109 /* This function returns the (approximate) command assertion period, in
110 * nanoseconds, for a given CPU clock frequency and MCXX_ASST value:
112 static inline u_int
pxa2xx_pcmcia_cmd_time(u_int mem_clk_10khz
,
113 u_int pcmcia_mcxx_asst
)
115 return (300000 * (pcmcia_mcxx_asst
+ 1) / mem_clk_10khz
);
118 static int pxa2xx_pcmcia_set_mcmem( int sock
, int speed
, int clock
)
122 val
= ((pxa2xx_mcxx_setup(speed
, clock
)
123 & MCXX_SETUP_MASK
) << MCXX_SETUP_SHIFT
)
124 | ((pxa2xx_mcxx_asst(speed
, clock
)
125 & MCXX_ASST_MASK
) << MCXX_ASST_SHIFT
)
126 | ((pxa2xx_mcxx_hold(speed
, clock
)
127 & MCXX_HOLD_MASK
) << MCXX_HOLD_SHIFT
);
129 __raw_writel(val
, MCMEM(sock
));
134 static int pxa2xx_pcmcia_set_mcio( int sock
, int speed
, int clock
)
138 val
= ((pxa2xx_mcxx_setup(speed
, clock
)
139 & MCXX_SETUP_MASK
) << MCXX_SETUP_SHIFT
)
140 | ((pxa2xx_mcxx_asst(speed
, clock
)
141 & MCXX_ASST_MASK
) << MCXX_ASST_SHIFT
)
142 | ((pxa2xx_mcxx_hold(speed
, clock
)
143 & MCXX_HOLD_MASK
) << MCXX_HOLD_SHIFT
);
145 __raw_writel(val
, MCIO(sock
));
150 static int pxa2xx_pcmcia_set_mcatt( int sock
, int speed
, int clock
)
154 val
= ((pxa2xx_mcxx_setup(speed
, clock
)
155 & MCXX_SETUP_MASK
) << MCXX_SETUP_SHIFT
)
156 | ((pxa2xx_mcxx_asst(speed
, clock
)
157 & MCXX_ASST_MASK
) << MCXX_ASST_SHIFT
)
158 | ((pxa2xx_mcxx_hold(speed
, clock
)
159 & MCXX_HOLD_MASK
) << MCXX_HOLD_SHIFT
);
161 __raw_writel(val
, MCATT(sock
));
166 static int pxa2xx_pcmcia_set_mcxx(struct soc_pcmcia_socket
*skt
, unsigned int clk
)
168 struct soc_pcmcia_timing timing
;
171 soc_common_pcmcia_get_timing(skt
, &timing
);
173 pxa2xx_pcmcia_set_mcmem(sock
, timing
.mem
, clk
);
174 pxa2xx_pcmcia_set_mcatt(sock
, timing
.attr
, clk
);
175 pxa2xx_pcmcia_set_mcio(sock
, timing
.io
, clk
);
180 static int pxa2xx_pcmcia_set_timing(struct soc_pcmcia_socket
*skt
)
182 unsigned long clk
= clk_get_rate(skt
->clk
);
183 return pxa2xx_pcmcia_set_mcxx(skt
, clk
/ 10000);
186 #ifdef CONFIG_CPU_FREQ
189 pxa2xx_pcmcia_frequency_change(struct soc_pcmcia_socket
*skt
,
191 struct cpufreq_freqs
*freqs
)
194 case CPUFREQ_PRECHANGE
:
195 if (freqs
->new > freqs
->old
) {
196 debug(skt
, 2, "new frequency %u.%uMHz > %u.%uMHz, "
198 freqs
->new / 1000, (freqs
->new / 100) % 10,
199 freqs
->old
/ 1000, (freqs
->old
/ 100) % 10);
200 pxa2xx_pcmcia_set_timing(skt
);
204 case CPUFREQ_POSTCHANGE
:
205 if (freqs
->new < freqs
->old
) {
206 debug(skt
, 2, "new frequency %u.%uMHz < %u.%uMHz, "
208 freqs
->new / 1000, (freqs
->new / 100) % 10,
209 freqs
->old
/ 1000, (freqs
->old
/ 100) % 10);
210 pxa2xx_pcmcia_set_timing(skt
);
218 static void pxa2xx_configure_sockets(struct device
*dev
)
220 struct pcmcia_low_level
*ops
= dev
->platform_data
;
222 * We have at least one socket, so set MECR:CIT
225 uint32_t mecr
= MECR_CIT
;
227 /* Set MECR:NOS (Number Of Sockets) */
228 if ((ops
->first
+ ops
->nr
) > 1 ||
229 machine_is_viper() || machine_is_arcom_zeus())
232 __raw_writel(mecr
, MECR
);
235 static const char *skt_names
[] = {
240 #define SKT_DEV_INFO_SIZE(n) \
241 (sizeof(struct skt_dev_info) + (n)*sizeof(struct soc_pcmcia_socket))
243 int pxa2xx_drv_pcmcia_add_one(struct soc_pcmcia_socket
*skt
)
245 skt
->res_skt
.start
= _PCMCIA(skt
->nr
);
246 skt
->res_skt
.end
= _PCMCIA(skt
->nr
) + PCMCIASp
- 1;
247 skt
->res_skt
.name
= skt_names
[skt
->nr
];
248 skt
->res_skt
.flags
= IORESOURCE_MEM
;
250 skt
->res_io
.start
= _PCMCIAIO(skt
->nr
);
251 skt
->res_io
.end
= _PCMCIAIO(skt
->nr
) + PCMCIAIOSp
- 1;
252 skt
->res_io
.name
= "io";
253 skt
->res_io
.flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
;
255 skt
->res_mem
.start
= _PCMCIAMem(skt
->nr
);
256 skt
->res_mem
.end
= _PCMCIAMem(skt
->nr
) + PCMCIAMemSp
- 1;
257 skt
->res_mem
.name
= "memory";
258 skt
->res_mem
.flags
= IORESOURCE_MEM
;
260 skt
->res_attr
.start
= _PCMCIAAttr(skt
->nr
);
261 skt
->res_attr
.end
= _PCMCIAAttr(skt
->nr
) + PCMCIAAttrSp
- 1;
262 skt
->res_attr
.name
= "attribute";
263 skt
->res_attr
.flags
= IORESOURCE_MEM
;
265 return soc_pcmcia_add_one(skt
);
267 EXPORT_SYMBOL(pxa2xx_drv_pcmcia_add_one
);
269 void pxa2xx_drv_pcmcia_ops(struct pcmcia_low_level
*ops
)
271 /* Provide our PXA2xx specific timing routines. */
272 ops
->set_timing
= pxa2xx_pcmcia_set_timing
;
273 #ifdef CONFIG_CPU_FREQ
274 ops
->frequency_change
= pxa2xx_pcmcia_frequency_change
;
277 EXPORT_SYMBOL(pxa2xx_drv_pcmcia_ops
);
279 static int pxa2xx_drv_pcmcia_probe(struct platform_device
*dev
)
282 struct pcmcia_low_level
*ops
;
283 struct skt_dev_info
*sinfo
;
284 struct soc_pcmcia_socket
*skt
;
287 ops
= (struct pcmcia_low_level
*)dev
->dev
.platform_data
;
293 if (cpu_is_pxa320() && ops
->nr
> 1) {
294 dev_err(&dev
->dev
, "pxa320 supports only one pcmcia slot");
299 clk
= clk_get(&dev
->dev
, NULL
);
303 pxa2xx_drv_pcmcia_ops(ops
);
305 sinfo
= kzalloc(SKT_DEV_INFO_SIZE(ops
->nr
), GFP_KERNEL
);
311 sinfo
->nskt
= ops
->nr
;
314 /* Initialize processor specific parameters */
315 for (i
= 0; i
< ops
->nr
; i
++) {
316 skt
= &sinfo
->skt
[i
];
318 skt
->nr
= ops
->first
+ i
;
321 skt
->socket
.owner
= ops
->owner
;
322 skt
->socket
.dev
.parent
= &dev
->dev
;
323 skt
->socket
.pci_irq
= NO_IRQ
;
325 ret
= pxa2xx_drv_pcmcia_add_one(skt
);
332 soc_pcmcia_remove_one(&sinfo
->skt
[i
]);
336 pxa2xx_configure_sockets(&dev
->dev
);
337 dev_set_drvdata(&dev
->dev
, sinfo
);
344 soc_pcmcia_remove_one(&sinfo
->skt
[i
]);
350 static int pxa2xx_drv_pcmcia_remove(struct platform_device
*dev
)
352 struct skt_dev_info
*sinfo
= platform_get_drvdata(dev
);
355 platform_set_drvdata(dev
, NULL
);
357 for (i
= 0; i
< sinfo
->nskt
; i
++)
358 soc_pcmcia_remove_one(&sinfo
->skt
[i
]);
365 static int pxa2xx_drv_pcmcia_resume(struct device
*dev
)
367 pxa2xx_configure_sockets(dev
);
371 static const struct dev_pm_ops pxa2xx_drv_pcmcia_pm_ops
= {
372 .resume
= pxa2xx_drv_pcmcia_resume
,
375 static struct platform_driver pxa2xx_pcmcia_driver
= {
376 .probe
= pxa2xx_drv_pcmcia_probe
,
377 .remove
= pxa2xx_drv_pcmcia_remove
,
379 .name
= "pxa2xx-pcmcia",
380 .owner
= THIS_MODULE
,
381 .pm
= &pxa2xx_drv_pcmcia_pm_ops
,
385 static int __init
pxa2xx_pcmcia_init(void)
387 return platform_driver_register(&pxa2xx_pcmcia_driver
);
390 static void __exit
pxa2xx_pcmcia_exit(void)
392 platform_driver_unregister(&pxa2xx_pcmcia_driver
);
395 fs_initcall(pxa2xx_pcmcia_init
);
396 module_exit(pxa2xx_pcmcia_exit
);
398 MODULE_AUTHOR("Stefan Eletzhofer <stefan.eletzhofer@inquant.de> and Ian Molton <spyro@f2s.com>");
399 MODULE_DESCRIPTION("Linux PCMCIA Card Services: PXA2xx core socket driver");
400 MODULE_LICENSE("GPL");
401 MODULE_ALIAS("platform:pxa2xx-pcmcia");