1 /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
3 * Copyright 1996-1999 Thomas Bogendoerfer
5 * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
7 * Copyright 1993 United States Government as represented by the
8 * Director, National Security Agency.
10 * This software may be used and distributed according to the terms
11 * of the GNU General Public License, incorporated herein by reference.
13 * This driver is for PCnet32 and PCnetPCI based ethercards
15 /**************************************************************************
17 * Fixed a few bugs, related to running the controller in 32bit mode.
19 * Carsten Langgaard, carstenl@mips.com
20 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
22 *************************************************************************/
24 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26 #define DRV_NAME "pcnet32"
27 #define DRV_VERSION "1.35"
28 #define DRV_RELDATE "21.Apr.2008"
29 #define PFX DRV_NAME ": "
31 static const char *const version
=
32 DRV_NAME
".c:v" DRV_VERSION
" " DRV_RELDATE
" tsbogend@alpha.franken.de\n";
34 #include <linux/module.h>
35 #include <linux/kernel.h>
36 #include <linux/sched.h>
37 #include <linux/string.h>
38 #include <linux/errno.h>
39 #include <linux/ioport.h>
40 #include <linux/slab.h>
41 #include <linux/interrupt.h>
42 #include <linux/pci.h>
43 #include <linux/delay.h>
44 #include <linux/init.h>
45 #include <linux/ethtool.h>
46 #include <linux/mii.h>
47 #include <linux/crc32.h>
48 #include <linux/netdevice.h>
49 #include <linux/etherdevice.h>
50 #include <linux/if_ether.h>
51 #include <linux/skbuff.h>
52 #include <linux/spinlock.h>
53 #include <linux/moduleparam.h>
54 #include <linux/bitops.h>
56 #include <linux/uaccess.h>
62 * PCI device identifiers for "new style" Linux PCI Device Drivers
64 static DEFINE_PCI_DEVICE_TABLE(pcnet32_pci_tbl
) = {
65 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_LANCE_HOME
), },
66 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_LANCE
), },
69 * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
70 * the incorrect vendor id.
72 { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT
, PCI_DEVICE_ID_AMD_LANCE
),
73 .class = (PCI_CLASS_NETWORK_ETHERNET
<< 8), .class_mask
= 0xffff00, },
75 { } /* terminate list */
78 MODULE_DEVICE_TABLE(pci
, pcnet32_pci_tbl
);
80 static int cards_found
;
85 static unsigned int pcnet32_portlist
[] __initdata
=
86 { 0x300, 0x320, 0x340, 0x360, 0 };
88 static int pcnet32_debug
;
89 static int tx_start
= 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
90 static int pcnet32vlb
; /* check for VLB cards ? */
92 static struct net_device
*pcnet32_dev
;
94 static int max_interrupt_work
= 2;
95 static int rx_copybreak
= 200;
97 #define PCNET32_PORT_AUI 0x00
98 #define PCNET32_PORT_10BT 0x01
99 #define PCNET32_PORT_GPSI 0x02
100 #define PCNET32_PORT_MII 0x03
102 #define PCNET32_PORT_PORTSEL 0x03
103 #define PCNET32_PORT_ASEL 0x04
104 #define PCNET32_PORT_100 0x40
105 #define PCNET32_PORT_FD 0x80
107 #define PCNET32_DMA_MASK 0xffffffff
109 #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
110 #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
113 * table to translate option values from tulip
114 * to internal options
116 static const unsigned char options_mapping
[] = {
117 PCNET32_PORT_ASEL
, /* 0 Auto-select */
118 PCNET32_PORT_AUI
, /* 1 BNC/AUI */
119 PCNET32_PORT_AUI
, /* 2 AUI/BNC */
120 PCNET32_PORT_ASEL
, /* 3 not supported */
121 PCNET32_PORT_10BT
| PCNET32_PORT_FD
, /* 4 10baseT-FD */
122 PCNET32_PORT_ASEL
, /* 5 not supported */
123 PCNET32_PORT_ASEL
, /* 6 not supported */
124 PCNET32_PORT_ASEL
, /* 7 not supported */
125 PCNET32_PORT_ASEL
, /* 8 not supported */
126 PCNET32_PORT_MII
, /* 9 MII 10baseT */
127 PCNET32_PORT_MII
| PCNET32_PORT_FD
, /* 10 MII 10baseT-FD */
128 PCNET32_PORT_MII
, /* 11 MII (autosel) */
129 PCNET32_PORT_10BT
, /* 12 10BaseT */
130 PCNET32_PORT_MII
| PCNET32_PORT_100
, /* 13 MII 100BaseTx */
131 /* 14 MII 100BaseTx-FD */
132 PCNET32_PORT_MII
| PCNET32_PORT_100
| PCNET32_PORT_FD
,
133 PCNET32_PORT_ASEL
/* 15 not supported */
136 static const char pcnet32_gstrings_test
[][ETH_GSTRING_LEN
] = {
137 "Loopback test (offline)"
140 #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
142 #define PCNET32_NUM_REGS 136
144 #define MAX_UNITS 8 /* More are supported, limit only on options */
145 static int options
[MAX_UNITS
];
146 static int full_duplex
[MAX_UNITS
];
147 static int homepna
[MAX_UNITS
];
150 * Theory of Operation
152 * This driver uses the same software structure as the normal lance
153 * driver. So look for a verbose description in lance.c. The differences
154 * to the normal lance driver is the use of the 32bit mode of PCnet32
155 * and PCnetPCI chips. Because these chips are 32bit chips, there is no
156 * 16MB limitation and we don't need bounce buffers.
160 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
161 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
162 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
164 #ifndef PCNET32_LOG_TX_BUFFERS
165 #define PCNET32_LOG_TX_BUFFERS 4
166 #define PCNET32_LOG_RX_BUFFERS 5
167 #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
168 #define PCNET32_LOG_MAX_RX_BUFFERS 9
171 #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
172 #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
174 #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
175 #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
177 #define PKT_BUF_SKB 1544
178 /* actual buffer length after being aligned */
179 #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
180 /* chip wants twos complement of the (aligned) buffer length */
181 #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
183 /* Offsets from base I/O address. */
184 #define PCNET32_WIO_RDP 0x10
185 #define PCNET32_WIO_RAP 0x12
186 #define PCNET32_WIO_RESET 0x14
187 #define PCNET32_WIO_BDP 0x16
189 #define PCNET32_DWIO_RDP 0x10
190 #define PCNET32_DWIO_RAP 0x14
191 #define PCNET32_DWIO_RESET 0x18
192 #define PCNET32_DWIO_BDP 0x1C
194 #define PCNET32_TOTAL_SIZE 0x20
197 #define CSR0_INIT 0x1
198 #define CSR0_START 0x2
199 #define CSR0_STOP 0x4
200 #define CSR0_TXPOLL 0x8
201 #define CSR0_INTEN 0x40
202 #define CSR0_IDON 0x0100
203 #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
204 #define PCNET32_INIT_LOW 1
205 #define PCNET32_INIT_HIGH 2
209 #define CSR5_SUSPEND 0x0001
211 #define PCNET32_MC_FILTER 8
213 #define PCNET32_79C970A 0x2621
215 /* The PCNET32 Rx and Tx ring descriptors. */
216 struct pcnet32_rx_head
{
218 __le16 buf_length
; /* two`s complement of length */
224 struct pcnet32_tx_head
{
226 __le16 length
; /* two`s complement of length */
232 /* The PCNET32 32-Bit initialization block, described in databook. */
233 struct pcnet32_init_block
{
239 /* Receive and transmit ring base, along with extra bits. */
244 /* PCnet32 access functions */
245 struct pcnet32_access
{
246 u16 (*read_csr
) (unsigned long, int);
247 void (*write_csr
) (unsigned long, int, u16
);
248 u16 (*read_bcr
) (unsigned long, int);
249 void (*write_bcr
) (unsigned long, int, u16
);
250 u16 (*read_rap
) (unsigned long);
251 void (*write_rap
) (unsigned long, u16
);
252 void (*reset
) (unsigned long);
256 * The first field of pcnet32_private is read by the ethernet device
257 * so the structure should be allocated using pci_alloc_consistent().
259 struct pcnet32_private
{
260 struct pcnet32_init_block
*init_block
;
261 /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
262 struct pcnet32_rx_head
*rx_ring
;
263 struct pcnet32_tx_head
*tx_ring
;
264 dma_addr_t init_dma_addr
;/* DMA address of beginning of the init block,
265 returned by pci_alloc_consistent */
266 struct pci_dev
*pci_dev
;
268 /* The saved address of a sent-in-place packet/buffer, for skfree(). */
269 struct sk_buff
**tx_skbuff
;
270 struct sk_buff
**rx_skbuff
;
271 dma_addr_t
*tx_dma_addr
;
272 dma_addr_t
*rx_dma_addr
;
273 struct pcnet32_access a
;
274 spinlock_t lock
; /* Guard lock */
275 unsigned int cur_rx
, cur_tx
; /* The next free ring entry */
276 unsigned int rx_ring_size
; /* current rx ring size */
277 unsigned int tx_ring_size
; /* current tx ring size */
278 unsigned int rx_mod_mask
; /* rx ring modular mask */
279 unsigned int tx_mod_mask
; /* tx ring modular mask */
280 unsigned short rx_len_bits
;
281 unsigned short tx_len_bits
;
282 dma_addr_t rx_ring_dma_addr
;
283 dma_addr_t tx_ring_dma_addr
;
284 unsigned int dirty_rx
, /* ring entries to be freed. */
287 struct net_device
*dev
;
288 struct napi_struct napi
;
290 char phycount
; /* number of phys found */
292 unsigned int shared_irq
:1, /* shared irq possible */
293 dxsuflo
:1, /* disable transmit stop on uflo */
294 mii
:1; /* mii port available */
295 struct net_device
*next
;
296 struct mii_if_info mii_if
;
297 struct timer_list watchdog_timer
;
298 struct timer_list blink_timer
;
299 u32 msg_enable
; /* debug message level */
301 /* each bit indicates an available PHY */
303 unsigned short chip_version
; /* which variant this is */
306 static int pcnet32_probe_pci(struct pci_dev
*, const struct pci_device_id
*);
307 static int pcnet32_probe1(unsigned long, int, struct pci_dev
*);
308 static int pcnet32_open(struct net_device
*);
309 static int pcnet32_init_ring(struct net_device
*);
310 static netdev_tx_t
pcnet32_start_xmit(struct sk_buff
*,
311 struct net_device
*);
312 static void pcnet32_tx_timeout(struct net_device
*dev
);
313 static irqreturn_t
pcnet32_interrupt(int, void *);
314 static int pcnet32_close(struct net_device
*);
315 static struct net_device_stats
*pcnet32_get_stats(struct net_device
*);
316 static void pcnet32_load_multicast(struct net_device
*dev
);
317 static void pcnet32_set_multicast_list(struct net_device
*);
318 static int pcnet32_ioctl(struct net_device
*, struct ifreq
*, int);
319 static void pcnet32_watchdog(struct net_device
*);
320 static int mdio_read(struct net_device
*dev
, int phy_id
, int reg_num
);
321 static void mdio_write(struct net_device
*dev
, int phy_id
, int reg_num
,
323 static void pcnet32_restart(struct net_device
*dev
, unsigned int csr0_bits
);
324 static void pcnet32_ethtool_test(struct net_device
*dev
,
325 struct ethtool_test
*eth_test
, u64
* data
);
326 static int pcnet32_loopback_test(struct net_device
*dev
, uint64_t * data1
);
327 static int pcnet32_phys_id(struct net_device
*dev
, u32 data
);
328 static void pcnet32_led_blink_callback(struct net_device
*dev
);
329 static int pcnet32_get_regs_len(struct net_device
*dev
);
330 static void pcnet32_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
332 static void pcnet32_purge_tx_ring(struct net_device
*dev
);
333 static int pcnet32_alloc_ring(struct net_device
*dev
, const char *name
);
334 static void pcnet32_free_ring(struct net_device
*dev
);
335 static void pcnet32_check_media(struct net_device
*dev
, int verbose
);
337 static u16
pcnet32_wio_read_csr(unsigned long addr
, int index
)
339 outw(index
, addr
+ PCNET32_WIO_RAP
);
340 return inw(addr
+ PCNET32_WIO_RDP
);
343 static void pcnet32_wio_write_csr(unsigned long addr
, int index
, u16 val
)
345 outw(index
, addr
+ PCNET32_WIO_RAP
);
346 outw(val
, addr
+ PCNET32_WIO_RDP
);
349 static u16
pcnet32_wio_read_bcr(unsigned long addr
, int index
)
351 outw(index
, addr
+ PCNET32_WIO_RAP
);
352 return inw(addr
+ PCNET32_WIO_BDP
);
355 static void pcnet32_wio_write_bcr(unsigned long addr
, int index
, u16 val
)
357 outw(index
, addr
+ PCNET32_WIO_RAP
);
358 outw(val
, addr
+ PCNET32_WIO_BDP
);
361 static u16
pcnet32_wio_read_rap(unsigned long addr
)
363 return inw(addr
+ PCNET32_WIO_RAP
);
366 static void pcnet32_wio_write_rap(unsigned long addr
, u16 val
)
368 outw(val
, addr
+ PCNET32_WIO_RAP
);
371 static void pcnet32_wio_reset(unsigned long addr
)
373 inw(addr
+ PCNET32_WIO_RESET
);
376 static int pcnet32_wio_check(unsigned long addr
)
378 outw(88, addr
+ PCNET32_WIO_RAP
);
379 return inw(addr
+ PCNET32_WIO_RAP
) == 88;
382 static struct pcnet32_access pcnet32_wio
= {
383 .read_csr
= pcnet32_wio_read_csr
,
384 .write_csr
= pcnet32_wio_write_csr
,
385 .read_bcr
= pcnet32_wio_read_bcr
,
386 .write_bcr
= pcnet32_wio_write_bcr
,
387 .read_rap
= pcnet32_wio_read_rap
,
388 .write_rap
= pcnet32_wio_write_rap
,
389 .reset
= pcnet32_wio_reset
392 static u16
pcnet32_dwio_read_csr(unsigned long addr
, int index
)
394 outl(index
, addr
+ PCNET32_DWIO_RAP
);
395 return inl(addr
+ PCNET32_DWIO_RDP
) & 0xffff;
398 static void pcnet32_dwio_write_csr(unsigned long addr
, int index
, u16 val
)
400 outl(index
, addr
+ PCNET32_DWIO_RAP
);
401 outl(val
, addr
+ PCNET32_DWIO_RDP
);
404 static u16
pcnet32_dwio_read_bcr(unsigned long addr
, int index
)
406 outl(index
, addr
+ PCNET32_DWIO_RAP
);
407 return inl(addr
+ PCNET32_DWIO_BDP
) & 0xffff;
410 static void pcnet32_dwio_write_bcr(unsigned long addr
, int index
, u16 val
)
412 outl(index
, addr
+ PCNET32_DWIO_RAP
);
413 outl(val
, addr
+ PCNET32_DWIO_BDP
);
416 static u16
pcnet32_dwio_read_rap(unsigned long addr
)
418 return inl(addr
+ PCNET32_DWIO_RAP
) & 0xffff;
421 static void pcnet32_dwio_write_rap(unsigned long addr
, u16 val
)
423 outl(val
, addr
+ PCNET32_DWIO_RAP
);
426 static void pcnet32_dwio_reset(unsigned long addr
)
428 inl(addr
+ PCNET32_DWIO_RESET
);
431 static int pcnet32_dwio_check(unsigned long addr
)
433 outl(88, addr
+ PCNET32_DWIO_RAP
);
434 return (inl(addr
+ PCNET32_DWIO_RAP
) & 0xffff) == 88;
437 static struct pcnet32_access pcnet32_dwio
= {
438 .read_csr
= pcnet32_dwio_read_csr
,
439 .write_csr
= pcnet32_dwio_write_csr
,
440 .read_bcr
= pcnet32_dwio_read_bcr
,
441 .write_bcr
= pcnet32_dwio_write_bcr
,
442 .read_rap
= pcnet32_dwio_read_rap
,
443 .write_rap
= pcnet32_dwio_write_rap
,
444 .reset
= pcnet32_dwio_reset
447 static void pcnet32_netif_stop(struct net_device
*dev
)
449 struct pcnet32_private
*lp
= netdev_priv(dev
);
451 dev
->trans_start
= jiffies
; /* prevent tx timeout */
452 napi_disable(&lp
->napi
);
453 netif_tx_disable(dev
);
456 static void pcnet32_netif_start(struct net_device
*dev
)
458 struct pcnet32_private
*lp
= netdev_priv(dev
);
459 ulong ioaddr
= dev
->base_addr
;
462 netif_wake_queue(dev
);
463 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
465 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
466 napi_enable(&lp
->napi
);
470 * Allocate space for the new sized tx ring.
472 * Save new resources.
473 * Any failure keeps old resources.
474 * Must be called with lp->lock held.
476 static void pcnet32_realloc_tx_ring(struct net_device
*dev
,
477 struct pcnet32_private
*lp
,
480 dma_addr_t new_ring_dma_addr
;
481 dma_addr_t
*new_dma_addr_list
;
482 struct pcnet32_tx_head
*new_tx_ring
;
483 struct sk_buff
**new_skb_list
;
485 pcnet32_purge_tx_ring(dev
);
487 new_tx_ring
= pci_alloc_consistent(lp
->pci_dev
,
488 sizeof(struct pcnet32_tx_head
) *
491 if (new_tx_ring
== NULL
) {
492 netif_err(lp
, drv
, dev
, "Consistent memory allocation failed\n");
495 memset(new_tx_ring
, 0, sizeof(struct pcnet32_tx_head
) * (1 << size
));
497 new_dma_addr_list
= kcalloc((1 << size
), sizeof(dma_addr_t
),
499 if (!new_dma_addr_list
) {
500 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
501 goto free_new_tx_ring
;
504 new_skb_list
= kcalloc((1 << size
), sizeof(struct sk_buff
*),
507 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
511 kfree(lp
->tx_skbuff
);
512 kfree(lp
->tx_dma_addr
);
513 pci_free_consistent(lp
->pci_dev
,
514 sizeof(struct pcnet32_tx_head
) *
515 lp
->tx_ring_size
, lp
->tx_ring
,
516 lp
->tx_ring_dma_addr
);
518 lp
->tx_ring_size
= (1 << size
);
519 lp
->tx_mod_mask
= lp
->tx_ring_size
- 1;
520 lp
->tx_len_bits
= (size
<< 12);
521 lp
->tx_ring
= new_tx_ring
;
522 lp
->tx_ring_dma_addr
= new_ring_dma_addr
;
523 lp
->tx_dma_addr
= new_dma_addr_list
;
524 lp
->tx_skbuff
= new_skb_list
;
528 kfree(new_dma_addr_list
);
530 pci_free_consistent(lp
->pci_dev
,
531 sizeof(struct pcnet32_tx_head
) *
538 * Allocate space for the new sized rx ring.
539 * Re-use old receive buffers.
540 * alloc extra buffers
541 * free unneeded buffers
542 * free unneeded buffers
543 * Save new resources.
544 * Any failure keeps old resources.
545 * Must be called with lp->lock held.
547 static void pcnet32_realloc_rx_ring(struct net_device
*dev
,
548 struct pcnet32_private
*lp
,
551 dma_addr_t new_ring_dma_addr
;
552 dma_addr_t
*new_dma_addr_list
;
553 struct pcnet32_rx_head
*new_rx_ring
;
554 struct sk_buff
**new_skb_list
;
557 new_rx_ring
= pci_alloc_consistent(lp
->pci_dev
,
558 sizeof(struct pcnet32_rx_head
) *
561 if (new_rx_ring
== NULL
) {
562 netif_err(lp
, drv
, dev
, "Consistent memory allocation failed\n");
565 memset(new_rx_ring
, 0, sizeof(struct pcnet32_rx_head
) * (1 << size
));
567 new_dma_addr_list
= kcalloc((1 << size
), sizeof(dma_addr_t
),
569 if (!new_dma_addr_list
) {
570 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
571 goto free_new_rx_ring
;
574 new_skb_list
= kcalloc((1 << size
), sizeof(struct sk_buff
*),
577 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
581 /* first copy the current receive buffers */
582 overlap
= min(size
, lp
->rx_ring_size
);
583 for (new = 0; new < overlap
; new++) {
584 new_rx_ring
[new] = lp
->rx_ring
[new];
585 new_dma_addr_list
[new] = lp
->rx_dma_addr
[new];
586 new_skb_list
[new] = lp
->rx_skbuff
[new];
588 /* now allocate any new buffers needed */
589 for (; new < size
; new++) {
590 struct sk_buff
*rx_skbuff
;
591 new_skb_list
[new] = dev_alloc_skb(PKT_BUF_SKB
);
592 rx_skbuff
= new_skb_list
[new];
594 /* keep the original lists and buffers */
595 netif_err(lp
, drv
, dev
, "%s dev_alloc_skb failed\n",
599 skb_reserve(rx_skbuff
, NET_IP_ALIGN
);
601 new_dma_addr_list
[new] =
602 pci_map_single(lp
->pci_dev
, rx_skbuff
->data
,
603 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
604 new_rx_ring
[new].base
= cpu_to_le32(new_dma_addr_list
[new]);
605 new_rx_ring
[new].buf_length
= cpu_to_le16(NEG_BUF_SIZE
);
606 new_rx_ring
[new].status
= cpu_to_le16(0x8000);
608 /* and free any unneeded buffers */
609 for (; new < lp
->rx_ring_size
; new++) {
610 if (lp
->rx_skbuff
[new]) {
611 pci_unmap_single(lp
->pci_dev
, lp
->rx_dma_addr
[new],
612 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
613 dev_kfree_skb(lp
->rx_skbuff
[new]);
617 kfree(lp
->rx_skbuff
);
618 kfree(lp
->rx_dma_addr
);
619 pci_free_consistent(lp
->pci_dev
,
620 sizeof(struct pcnet32_rx_head
) *
621 lp
->rx_ring_size
, lp
->rx_ring
,
622 lp
->rx_ring_dma_addr
);
624 lp
->rx_ring_size
= (1 << size
);
625 lp
->rx_mod_mask
= lp
->rx_ring_size
- 1;
626 lp
->rx_len_bits
= (size
<< 4);
627 lp
->rx_ring
= new_rx_ring
;
628 lp
->rx_ring_dma_addr
= new_ring_dma_addr
;
629 lp
->rx_dma_addr
= new_dma_addr_list
;
630 lp
->rx_skbuff
= new_skb_list
;
634 while (--new >= lp
->rx_ring_size
) {
635 if (new_skb_list
[new]) {
636 pci_unmap_single(lp
->pci_dev
, new_dma_addr_list
[new],
637 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
638 dev_kfree_skb(new_skb_list
[new]);
643 kfree(new_dma_addr_list
);
645 pci_free_consistent(lp
->pci_dev
,
646 sizeof(struct pcnet32_rx_head
) *
652 static void pcnet32_purge_rx_ring(struct net_device
*dev
)
654 struct pcnet32_private
*lp
= netdev_priv(dev
);
657 /* free all allocated skbuffs */
658 for (i
= 0; i
< lp
->rx_ring_size
; i
++) {
659 lp
->rx_ring
[i
].status
= 0; /* CPU owns buffer */
660 wmb(); /* Make sure adapter sees owner change */
661 if (lp
->rx_skbuff
[i
]) {
662 pci_unmap_single(lp
->pci_dev
, lp
->rx_dma_addr
[i
],
663 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
664 dev_kfree_skb_any(lp
->rx_skbuff
[i
]);
666 lp
->rx_skbuff
[i
] = NULL
;
667 lp
->rx_dma_addr
[i
] = 0;
671 #ifdef CONFIG_NET_POLL_CONTROLLER
672 static void pcnet32_poll_controller(struct net_device
*dev
)
674 disable_irq(dev
->irq
);
675 pcnet32_interrupt(0, dev
);
676 enable_irq(dev
->irq
);
680 static int pcnet32_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
682 struct pcnet32_private
*lp
= netdev_priv(dev
);
687 spin_lock_irqsave(&lp
->lock
, flags
);
688 mii_ethtool_gset(&lp
->mii_if
, cmd
);
689 spin_unlock_irqrestore(&lp
->lock
, flags
);
695 static int pcnet32_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
697 struct pcnet32_private
*lp
= netdev_priv(dev
);
702 spin_lock_irqsave(&lp
->lock
, flags
);
703 r
= mii_ethtool_sset(&lp
->mii_if
, cmd
);
704 spin_unlock_irqrestore(&lp
->lock
, flags
);
709 static void pcnet32_get_drvinfo(struct net_device
*dev
,
710 struct ethtool_drvinfo
*info
)
712 struct pcnet32_private
*lp
= netdev_priv(dev
);
714 strcpy(info
->driver
, DRV_NAME
);
715 strcpy(info
->version
, DRV_VERSION
);
717 strcpy(info
->bus_info
, pci_name(lp
->pci_dev
));
719 sprintf(info
->bus_info
, "VLB 0x%lx", dev
->base_addr
);
722 static u32
pcnet32_get_link(struct net_device
*dev
)
724 struct pcnet32_private
*lp
= netdev_priv(dev
);
728 spin_lock_irqsave(&lp
->lock
, flags
);
730 r
= mii_link_ok(&lp
->mii_if
);
731 } else if (lp
->chip_version
>= PCNET32_79C970A
) {
732 ulong ioaddr
= dev
->base_addr
; /* card base I/O address */
733 r
= (lp
->a
.read_bcr(ioaddr
, 4) != 0xc0);
734 } else { /* can not detect link on really old chips */
737 spin_unlock_irqrestore(&lp
->lock
, flags
);
742 static u32
pcnet32_get_msglevel(struct net_device
*dev
)
744 struct pcnet32_private
*lp
= netdev_priv(dev
);
745 return lp
->msg_enable
;
748 static void pcnet32_set_msglevel(struct net_device
*dev
, u32 value
)
750 struct pcnet32_private
*lp
= netdev_priv(dev
);
751 lp
->msg_enable
= value
;
754 static int pcnet32_nway_reset(struct net_device
*dev
)
756 struct pcnet32_private
*lp
= netdev_priv(dev
);
761 spin_lock_irqsave(&lp
->lock
, flags
);
762 r
= mii_nway_restart(&lp
->mii_if
);
763 spin_unlock_irqrestore(&lp
->lock
, flags
);
768 static void pcnet32_get_ringparam(struct net_device
*dev
,
769 struct ethtool_ringparam
*ering
)
771 struct pcnet32_private
*lp
= netdev_priv(dev
);
773 ering
->tx_max_pending
= TX_MAX_RING_SIZE
;
774 ering
->tx_pending
= lp
->tx_ring_size
;
775 ering
->rx_max_pending
= RX_MAX_RING_SIZE
;
776 ering
->rx_pending
= lp
->rx_ring_size
;
779 static int pcnet32_set_ringparam(struct net_device
*dev
,
780 struct ethtool_ringparam
*ering
)
782 struct pcnet32_private
*lp
= netdev_priv(dev
);
785 ulong ioaddr
= dev
->base_addr
;
788 if (ering
->rx_mini_pending
|| ering
->rx_jumbo_pending
)
791 if (netif_running(dev
))
792 pcnet32_netif_stop(dev
);
794 spin_lock_irqsave(&lp
->lock
, flags
);
795 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* stop the chip */
797 size
= min(ering
->tx_pending
, (unsigned int)TX_MAX_RING_SIZE
);
799 /* set the minimum ring size to 4, to allow the loopback test to work
802 for (i
= 2; i
<= PCNET32_LOG_MAX_TX_BUFFERS
; i
++) {
803 if (size
<= (1 << i
))
806 if ((1 << i
) != lp
->tx_ring_size
)
807 pcnet32_realloc_tx_ring(dev
, lp
, i
);
809 size
= min(ering
->rx_pending
, (unsigned int)RX_MAX_RING_SIZE
);
810 for (i
= 2; i
<= PCNET32_LOG_MAX_RX_BUFFERS
; i
++) {
811 if (size
<= (1 << i
))
814 if ((1 << i
) != lp
->rx_ring_size
)
815 pcnet32_realloc_rx_ring(dev
, lp
, i
);
817 lp
->napi
.weight
= lp
->rx_ring_size
/ 2;
819 if (netif_running(dev
)) {
820 pcnet32_netif_start(dev
);
821 pcnet32_restart(dev
, CSR0_NORMAL
);
824 spin_unlock_irqrestore(&lp
->lock
, flags
);
826 netif_info(lp
, drv
, dev
, "Ring Param Settings: RX: %d, TX: %d\n",
827 lp
->rx_ring_size
, lp
->tx_ring_size
);
832 static void pcnet32_get_strings(struct net_device
*dev
, u32 stringset
,
835 memcpy(data
, pcnet32_gstrings_test
, sizeof(pcnet32_gstrings_test
));
838 static int pcnet32_get_sset_count(struct net_device
*dev
, int sset
)
842 return PCNET32_TEST_LEN
;
848 static void pcnet32_ethtool_test(struct net_device
*dev
,
849 struct ethtool_test
*test
, u64
* data
)
851 struct pcnet32_private
*lp
= netdev_priv(dev
);
854 if (test
->flags
== ETH_TEST_FL_OFFLINE
) {
855 rc
= pcnet32_loopback_test(dev
, data
);
857 netif_printk(lp
, hw
, KERN_DEBUG
, dev
,
858 "Loopback test failed\n");
859 test
->flags
|= ETH_TEST_FL_FAILED
;
861 netif_printk(lp
, hw
, KERN_DEBUG
, dev
,
862 "Loopback test passed\n");
864 netif_printk(lp
, hw
, KERN_DEBUG
, dev
,
865 "No tests to run (specify 'Offline' on ethtool)\n");
866 } /* end pcnet32_ethtool_test */
868 static int pcnet32_loopback_test(struct net_device
*dev
, uint64_t * data1
)
870 struct pcnet32_private
*lp
= netdev_priv(dev
);
871 struct pcnet32_access
*a
= &lp
->a
; /* access to registers */
872 ulong ioaddr
= dev
->base_addr
; /* card base I/O address */
873 struct sk_buff
*skb
; /* sk buff */
874 int x
, i
; /* counters */
875 int numbuffs
= 4; /* number of TX/RX buffers and descs */
876 u16 status
= 0x8300; /* TX ring status */
877 __le16 teststatus
; /* test of ring status */
878 int rc
; /* return code */
879 int size
; /* size of packets */
880 unsigned char *packet
; /* source packet data */
881 static const int data_len
= 60; /* length of source packets */
885 rc
= 1; /* default to fail */
887 if (netif_running(dev
))
888 pcnet32_netif_stop(dev
);
890 spin_lock_irqsave(&lp
->lock
, flags
);
891 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* stop the chip */
893 numbuffs
= min(numbuffs
, (int)min(lp
->rx_ring_size
, lp
->tx_ring_size
));
895 /* Reset the PCNET32 */
897 lp
->a
.write_csr(ioaddr
, CSR4
, 0x0915); /* auto tx pad */
899 /* switch pcnet32 to 32bit mode */
900 lp
->a
.write_bcr(ioaddr
, 20, 2);
902 /* purge & init rings but don't actually restart */
903 pcnet32_restart(dev
, 0x0000);
905 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* Set STOP bit */
907 /* Initialize Transmit buffers. */
908 size
= data_len
+ 15;
909 for (x
= 0; x
< numbuffs
; x
++) {
910 skb
= dev_alloc_skb(size
);
912 netif_printk(lp
, hw
, KERN_DEBUG
, dev
,
913 "Cannot allocate skb at line: %d!\n",
918 skb_put(skb
, size
); /* create space for data */
919 lp
->tx_skbuff
[x
] = skb
;
920 lp
->tx_ring
[x
].length
= cpu_to_le16(-skb
->len
);
921 lp
->tx_ring
[x
].misc
= 0;
923 /* put DA and SA into the skb */
924 for (i
= 0; i
< 6; i
++)
925 *packet
++ = dev
->dev_addr
[i
];
926 for (i
= 0; i
< 6; i
++)
927 *packet
++ = dev
->dev_addr
[i
];
933 /* fill packet with data */
934 for (i
= 0; i
< data_len
; i
++)
938 pci_map_single(lp
->pci_dev
, skb
->data
, skb
->len
,
940 lp
->tx_ring
[x
].base
= cpu_to_le32(lp
->tx_dma_addr
[x
]);
941 wmb(); /* Make sure owner changes after all others are visible */
942 lp
->tx_ring
[x
].status
= cpu_to_le16(status
);
945 x
= a
->read_bcr(ioaddr
, 32); /* set internal loopback in BCR32 */
946 a
->write_bcr(ioaddr
, 32, x
| 0x0002);
948 /* set int loopback in CSR15 */
949 x
= a
->read_csr(ioaddr
, CSR15
) & 0xfffc;
950 lp
->a
.write_csr(ioaddr
, CSR15
, x
| 0x0044);
952 teststatus
= cpu_to_le16(0x8000);
953 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_START
); /* Set STRT bit */
955 /* Check status of descriptors */
956 for (x
= 0; x
< numbuffs
; x
++) {
959 while ((lp
->rx_ring
[x
].status
& teststatus
) && (ticks
< 200)) {
960 spin_unlock_irqrestore(&lp
->lock
, flags
);
962 spin_lock_irqsave(&lp
->lock
, flags
);
967 netif_err(lp
, hw
, dev
, "Desc %d failed to reset!\n", x
);
972 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* Set STOP bit */
974 if (netif_msg_hw(lp
) && netif_msg_pktdata(lp
)) {
975 netdev_printk(KERN_DEBUG
, dev
, "RX loopback packets:\n");
977 for (x
= 0; x
< numbuffs
; x
++) {
978 netdev_printk(KERN_DEBUG
, dev
, "Packet %d: ", x
);
979 skb
= lp
->rx_skbuff
[x
];
980 for (i
= 0; i
< size
; i
++)
981 pr_cont(" %02x", *(skb
->data
+ i
));
988 while (x
< numbuffs
&& !rc
) {
989 skb
= lp
->rx_skbuff
[x
];
990 packet
= lp
->tx_skbuff
[x
]->data
;
991 for (i
= 0; i
< size
; i
++) {
992 if (*(skb
->data
+ i
) != packet
[i
]) {
993 netif_printk(lp
, hw
, KERN_DEBUG
, dev
,
994 "Error in compare! %2x - %02x %02x\n",
995 i
, *(skb
->data
+ i
), packet
[i
]);
1005 pcnet32_purge_tx_ring(dev
);
1007 x
= a
->read_csr(ioaddr
, CSR15
);
1008 a
->write_csr(ioaddr
, CSR15
, (x
& ~0x0044)); /* reset bits 6 and 2 */
1010 x
= a
->read_bcr(ioaddr
, 32); /* reset internal loopback */
1011 a
->write_bcr(ioaddr
, 32, (x
& ~0x0002));
1013 if (netif_running(dev
)) {
1014 pcnet32_netif_start(dev
);
1015 pcnet32_restart(dev
, CSR0_NORMAL
);
1017 pcnet32_purge_rx_ring(dev
);
1018 lp
->a
.write_bcr(ioaddr
, 20, 4); /* return to 16bit mode */
1020 spin_unlock_irqrestore(&lp
->lock
, flags
);
1023 } /* end pcnet32_loopback_test */
1025 static void pcnet32_led_blink_callback(struct net_device
*dev
)
1027 struct pcnet32_private
*lp
= netdev_priv(dev
);
1028 struct pcnet32_access
*a
= &lp
->a
;
1029 ulong ioaddr
= dev
->base_addr
;
1030 unsigned long flags
;
1033 spin_lock_irqsave(&lp
->lock
, flags
);
1034 for (i
= 4; i
< 8; i
++)
1035 a
->write_bcr(ioaddr
, i
, a
->read_bcr(ioaddr
, i
) ^ 0x4000);
1036 spin_unlock_irqrestore(&lp
->lock
, flags
);
1038 mod_timer(&lp
->blink_timer
, PCNET32_BLINK_TIMEOUT
);
1041 static int pcnet32_phys_id(struct net_device
*dev
, u32 data
)
1043 struct pcnet32_private
*lp
= netdev_priv(dev
);
1044 struct pcnet32_access
*a
= &lp
->a
;
1045 ulong ioaddr
= dev
->base_addr
;
1046 unsigned long flags
;
1049 if (!lp
->blink_timer
.function
) {
1050 init_timer(&lp
->blink_timer
);
1051 lp
->blink_timer
.function
= (void *)pcnet32_led_blink_callback
;
1052 lp
->blink_timer
.data
= (unsigned long)dev
;
1055 /* Save the current value of the bcrs */
1056 spin_lock_irqsave(&lp
->lock
, flags
);
1057 for (i
= 4; i
< 8; i
++)
1058 regs
[i
- 4] = a
->read_bcr(ioaddr
, i
);
1059 spin_unlock_irqrestore(&lp
->lock
, flags
);
1061 mod_timer(&lp
->blink_timer
, jiffies
);
1062 set_current_state(TASK_INTERRUPTIBLE
);
1064 /* AV: the limit here makes no sense whatsoever */
1065 if ((!data
) || (data
> (u32
) (MAX_SCHEDULE_TIMEOUT
/ HZ
)))
1066 data
= (u32
) (MAX_SCHEDULE_TIMEOUT
/ HZ
);
1068 msleep_interruptible(data
* 1000);
1069 del_timer_sync(&lp
->blink_timer
);
1071 /* Restore the original value of the bcrs */
1072 spin_lock_irqsave(&lp
->lock
, flags
);
1073 for (i
= 4; i
< 8; i
++)
1074 a
->write_bcr(ioaddr
, i
, regs
[i
- 4]);
1075 spin_unlock_irqrestore(&lp
->lock
, flags
);
1081 * lp->lock must be held.
1083 static int pcnet32_suspend(struct net_device
*dev
, unsigned long *flags
,
1087 struct pcnet32_private
*lp
= netdev_priv(dev
);
1088 struct pcnet32_access
*a
= &lp
->a
;
1089 ulong ioaddr
= dev
->base_addr
;
1092 /* really old chips have to be stopped. */
1093 if (lp
->chip_version
< PCNET32_79C970A
)
1096 /* set SUSPEND (SPND) - CSR5 bit 0 */
1097 csr5
= a
->read_csr(ioaddr
, CSR5
);
1098 a
->write_csr(ioaddr
, CSR5
, csr5
| CSR5_SUSPEND
);
1100 /* poll waiting for bit to be set */
1102 while (!(a
->read_csr(ioaddr
, CSR5
) & CSR5_SUSPEND
)) {
1103 spin_unlock_irqrestore(&lp
->lock
, *flags
);
1108 spin_lock_irqsave(&lp
->lock
, *flags
);
1111 netif_printk(lp
, hw
, KERN_DEBUG
, dev
,
1112 "Error getting into suspend!\n");
1120 * process one receive descriptor entry
1123 static void pcnet32_rx_entry(struct net_device
*dev
,
1124 struct pcnet32_private
*lp
,
1125 struct pcnet32_rx_head
*rxp
,
1128 int status
= (short)le16_to_cpu(rxp
->status
) >> 8;
1129 int rx_in_place
= 0;
1130 struct sk_buff
*skb
;
1133 if (status
!= 0x03) { /* There was an error. */
1135 * There is a tricky error noted by John Murphy,
1136 * <murf@perftech.com> to Russ Nelson: Even with full-sized
1137 * buffers it's possible for a jabber packet to use two
1138 * buffers, with only the last correctly noting the error.
1140 if (status
& 0x01) /* Only count a general error at the */
1141 dev
->stats
.rx_errors
++; /* end of a packet. */
1143 dev
->stats
.rx_frame_errors
++;
1145 dev
->stats
.rx_over_errors
++;
1147 dev
->stats
.rx_crc_errors
++;
1149 dev
->stats
.rx_fifo_errors
++;
1153 pkt_len
= (le32_to_cpu(rxp
->msg_length
) & 0xfff) - 4;
1155 /* Discard oversize frames. */
1156 if (unlikely(pkt_len
> PKT_BUF_SIZE
)) {
1157 netif_err(lp
, drv
, dev
, "Impossible packet size %d!\n",
1159 dev
->stats
.rx_errors
++;
1163 netif_err(lp
, rx_err
, dev
, "Runt packet!\n");
1164 dev
->stats
.rx_errors
++;
1168 if (pkt_len
> rx_copybreak
) {
1169 struct sk_buff
*newskb
;
1171 newskb
= dev_alloc_skb(PKT_BUF_SKB
);
1173 skb_reserve(newskb
, NET_IP_ALIGN
);
1174 skb
= lp
->rx_skbuff
[entry
];
1175 pci_unmap_single(lp
->pci_dev
,
1176 lp
->rx_dma_addr
[entry
],
1178 PCI_DMA_FROMDEVICE
);
1179 skb_put(skb
, pkt_len
);
1180 lp
->rx_skbuff
[entry
] = newskb
;
1181 lp
->rx_dma_addr
[entry
] =
1182 pci_map_single(lp
->pci_dev
,
1185 PCI_DMA_FROMDEVICE
);
1186 rxp
->base
= cpu_to_le32(lp
->rx_dma_addr
[entry
]);
1191 skb
= dev_alloc_skb(pkt_len
+ NET_IP_ALIGN
);
1194 netif_err(lp
, drv
, dev
, "Memory squeeze, dropping packet\n");
1195 dev
->stats
.rx_dropped
++;
1199 skb_reserve(skb
, NET_IP_ALIGN
);
1200 skb_put(skb
, pkt_len
); /* Make room */
1201 pci_dma_sync_single_for_cpu(lp
->pci_dev
,
1202 lp
->rx_dma_addr
[entry
],
1204 PCI_DMA_FROMDEVICE
);
1205 skb_copy_to_linear_data(skb
,
1206 (unsigned char *)(lp
->rx_skbuff
[entry
]->data
),
1208 pci_dma_sync_single_for_device(lp
->pci_dev
,
1209 lp
->rx_dma_addr
[entry
],
1211 PCI_DMA_FROMDEVICE
);
1213 dev
->stats
.rx_bytes
+= skb
->len
;
1214 skb
->protocol
= eth_type_trans(skb
, dev
);
1215 netif_receive_skb(skb
);
1216 dev
->stats
.rx_packets
++;
1219 static int pcnet32_rx(struct net_device
*dev
, int budget
)
1221 struct pcnet32_private
*lp
= netdev_priv(dev
);
1222 int entry
= lp
->cur_rx
& lp
->rx_mod_mask
;
1223 struct pcnet32_rx_head
*rxp
= &lp
->rx_ring
[entry
];
1226 /* If we own the next entry, it's a new packet. Send it up. */
1227 while (npackets
< budget
&& (short)le16_to_cpu(rxp
->status
) >= 0) {
1228 pcnet32_rx_entry(dev
, lp
, rxp
, entry
);
1231 * The docs say that the buffer length isn't touched, but Andrew
1232 * Boyd of QNX reports that some revs of the 79C965 clear it.
1234 rxp
->buf_length
= cpu_to_le16(NEG_BUF_SIZE
);
1235 wmb(); /* Make sure owner changes after others are visible */
1236 rxp
->status
= cpu_to_le16(0x8000);
1237 entry
= (++lp
->cur_rx
) & lp
->rx_mod_mask
;
1238 rxp
= &lp
->rx_ring
[entry
];
1244 static int pcnet32_tx(struct net_device
*dev
)
1246 struct pcnet32_private
*lp
= netdev_priv(dev
);
1247 unsigned int dirty_tx
= lp
->dirty_tx
;
1249 int must_restart
= 0;
1251 while (dirty_tx
!= lp
->cur_tx
) {
1252 int entry
= dirty_tx
& lp
->tx_mod_mask
;
1253 int status
= (short)le16_to_cpu(lp
->tx_ring
[entry
].status
);
1256 break; /* It still hasn't been Txed */
1258 lp
->tx_ring
[entry
].base
= 0;
1260 if (status
& 0x4000) {
1261 /* There was a major error, log it. */
1262 int err_status
= le32_to_cpu(lp
->tx_ring
[entry
].misc
);
1263 dev
->stats
.tx_errors
++;
1264 netif_err(lp
, tx_err
, dev
,
1265 "Tx error status=%04x err_status=%08x\n",
1266 status
, err_status
);
1267 if (err_status
& 0x04000000)
1268 dev
->stats
.tx_aborted_errors
++;
1269 if (err_status
& 0x08000000)
1270 dev
->stats
.tx_carrier_errors
++;
1271 if (err_status
& 0x10000000)
1272 dev
->stats
.tx_window_errors
++;
1274 if (err_status
& 0x40000000) {
1275 dev
->stats
.tx_fifo_errors
++;
1276 /* Ackk! On FIFO errors the Tx unit is turned off! */
1277 /* Remove this verbosity later! */
1278 netif_err(lp
, tx_err
, dev
, "Tx FIFO error!\n");
1282 if (err_status
& 0x40000000) {
1283 dev
->stats
.tx_fifo_errors
++;
1284 if (!lp
->dxsuflo
) { /* If controller doesn't recover ... */
1285 /* Ackk! On FIFO errors the Tx unit is turned off! */
1286 /* Remove this verbosity later! */
1287 netif_err(lp
, tx_err
, dev
, "Tx FIFO error!\n");
1293 if (status
& 0x1800)
1294 dev
->stats
.collisions
++;
1295 dev
->stats
.tx_packets
++;
1298 /* We must free the original skb */
1299 if (lp
->tx_skbuff
[entry
]) {
1300 pci_unmap_single(lp
->pci_dev
,
1301 lp
->tx_dma_addr
[entry
],
1302 lp
->tx_skbuff
[entry
]->
1303 len
, PCI_DMA_TODEVICE
);
1304 dev_kfree_skb_any(lp
->tx_skbuff
[entry
]);
1305 lp
->tx_skbuff
[entry
] = NULL
;
1306 lp
->tx_dma_addr
[entry
] = 0;
1311 delta
= (lp
->cur_tx
- dirty_tx
) & (lp
->tx_mod_mask
+ lp
->tx_ring_size
);
1312 if (delta
> lp
->tx_ring_size
) {
1313 netif_err(lp
, drv
, dev
, "out-of-sync dirty pointer, %d vs. %d, full=%d\n",
1314 dirty_tx
, lp
->cur_tx
, lp
->tx_full
);
1315 dirty_tx
+= lp
->tx_ring_size
;
1316 delta
-= lp
->tx_ring_size
;
1320 netif_queue_stopped(dev
) &&
1321 delta
< lp
->tx_ring_size
- 2) {
1322 /* The ring is no longer full, clear tbusy. */
1324 netif_wake_queue(dev
);
1326 lp
->dirty_tx
= dirty_tx
;
1328 return must_restart
;
1331 static int pcnet32_poll(struct napi_struct
*napi
, int budget
)
1333 struct pcnet32_private
*lp
= container_of(napi
, struct pcnet32_private
, napi
);
1334 struct net_device
*dev
= lp
->dev
;
1335 unsigned long ioaddr
= dev
->base_addr
;
1336 unsigned long flags
;
1340 work_done
= pcnet32_rx(dev
, budget
);
1342 spin_lock_irqsave(&lp
->lock
, flags
);
1343 if (pcnet32_tx(dev
)) {
1344 /* reset the chip to clear the error condition, then restart */
1345 lp
->a
.reset(ioaddr
);
1346 lp
->a
.write_csr(ioaddr
, CSR4
, 0x0915); /* auto tx pad */
1347 pcnet32_restart(dev
, CSR0_START
);
1348 netif_wake_queue(dev
);
1350 spin_unlock_irqrestore(&lp
->lock
, flags
);
1352 if (work_done
< budget
) {
1353 spin_lock_irqsave(&lp
->lock
, flags
);
1355 __napi_complete(napi
);
1357 /* clear interrupt masks */
1358 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
1360 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
1362 /* Set interrupt enable. */
1363 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INTEN
);
1365 spin_unlock_irqrestore(&lp
->lock
, flags
);
1370 #define PCNET32_REGS_PER_PHY 32
1371 #define PCNET32_MAX_PHYS 32
1372 static int pcnet32_get_regs_len(struct net_device
*dev
)
1374 struct pcnet32_private
*lp
= netdev_priv(dev
);
1375 int j
= lp
->phycount
* PCNET32_REGS_PER_PHY
;
1377 return (PCNET32_NUM_REGS
+ j
) * sizeof(u16
);
1380 static void pcnet32_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
1385 struct pcnet32_private
*lp
= netdev_priv(dev
);
1386 struct pcnet32_access
*a
= &lp
->a
;
1387 ulong ioaddr
= dev
->base_addr
;
1388 unsigned long flags
;
1390 spin_lock_irqsave(&lp
->lock
, flags
);
1392 csr0
= a
->read_csr(ioaddr
, CSR0
);
1393 if (!(csr0
& CSR0_STOP
)) /* If not stopped */
1394 pcnet32_suspend(dev
, &flags
, 1);
1396 /* read address PROM */
1397 for (i
= 0; i
< 16; i
+= 2)
1398 *buff
++ = inw(ioaddr
+ i
);
1400 /* read control and status registers */
1401 for (i
= 0; i
< 90; i
++)
1402 *buff
++ = a
->read_csr(ioaddr
, i
);
1404 *buff
++ = a
->read_csr(ioaddr
, 112);
1405 *buff
++ = a
->read_csr(ioaddr
, 114);
1407 /* read bus configuration registers */
1408 for (i
= 0; i
< 30; i
++)
1409 *buff
++ = a
->read_bcr(ioaddr
, i
);
1411 *buff
++ = 0; /* skip bcr30 so as not to hang 79C976 */
1413 for (i
= 31; i
< 36; i
++)
1414 *buff
++ = a
->read_bcr(ioaddr
, i
);
1416 /* read mii phy registers */
1419 for (j
= 0; j
< PCNET32_MAX_PHYS
; j
++) {
1420 if (lp
->phymask
& (1 << j
)) {
1421 for (i
= 0; i
< PCNET32_REGS_PER_PHY
; i
++) {
1422 lp
->a
.write_bcr(ioaddr
, 33,
1424 *buff
++ = lp
->a
.read_bcr(ioaddr
, 34);
1430 if (!(csr0
& CSR0_STOP
)) { /* If not stopped */
1433 /* clear SUSPEND (SPND) - CSR5 bit 0 */
1434 csr5
= a
->read_csr(ioaddr
, CSR5
);
1435 a
->write_csr(ioaddr
, CSR5
, csr5
& (~CSR5_SUSPEND
));
1438 spin_unlock_irqrestore(&lp
->lock
, flags
);
1441 static const struct ethtool_ops pcnet32_ethtool_ops
= {
1442 .get_settings
= pcnet32_get_settings
,
1443 .set_settings
= pcnet32_set_settings
,
1444 .get_drvinfo
= pcnet32_get_drvinfo
,
1445 .get_msglevel
= pcnet32_get_msglevel
,
1446 .set_msglevel
= pcnet32_set_msglevel
,
1447 .nway_reset
= pcnet32_nway_reset
,
1448 .get_link
= pcnet32_get_link
,
1449 .get_ringparam
= pcnet32_get_ringparam
,
1450 .set_ringparam
= pcnet32_set_ringparam
,
1451 .get_strings
= pcnet32_get_strings
,
1452 .self_test
= pcnet32_ethtool_test
,
1453 .phys_id
= pcnet32_phys_id
,
1454 .get_regs_len
= pcnet32_get_regs_len
,
1455 .get_regs
= pcnet32_get_regs
,
1456 .get_sset_count
= pcnet32_get_sset_count
,
1459 /* only probes for non-PCI devices, the rest are handled by
1460 * pci_register_driver via pcnet32_probe_pci */
1462 static void __devinit
pcnet32_probe_vlbus(unsigned int *pcnet32_portlist
)
1464 unsigned int *port
, ioaddr
;
1466 /* search for PCnet32 VLB cards at known addresses */
1467 for (port
= pcnet32_portlist
; (ioaddr
= *port
); port
++) {
1469 (ioaddr
, PCNET32_TOTAL_SIZE
, "pcnet32_probe_vlbus")) {
1470 /* check if there is really a pcnet chip on that ioaddr */
1471 if ((inb(ioaddr
+ 14) == 0x57) &&
1472 (inb(ioaddr
+ 15) == 0x57)) {
1473 pcnet32_probe1(ioaddr
, 0, NULL
);
1475 release_region(ioaddr
, PCNET32_TOTAL_SIZE
);
1481 static int __devinit
1482 pcnet32_probe_pci(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1484 unsigned long ioaddr
;
1487 err
= pci_enable_device(pdev
);
1489 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1490 pr_err("failed to enable device -- err=%d\n", err
);
1493 pci_set_master(pdev
);
1495 ioaddr
= pci_resource_start(pdev
, 0);
1497 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1498 pr_err("card has no PCI IO resources, aborting\n");
1502 if (!pci_dma_supported(pdev
, PCNET32_DMA_MASK
)) {
1503 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1504 pr_err("architecture does not support 32bit PCI busmaster DMA\n");
1507 if (!request_region(ioaddr
, PCNET32_TOTAL_SIZE
, "pcnet32_probe_pci")) {
1508 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1509 pr_err("io address range already allocated\n");
1513 err
= pcnet32_probe1(ioaddr
, 1, pdev
);
1515 pci_disable_device(pdev
);
1520 static const struct net_device_ops pcnet32_netdev_ops
= {
1521 .ndo_open
= pcnet32_open
,
1522 .ndo_stop
= pcnet32_close
,
1523 .ndo_start_xmit
= pcnet32_start_xmit
,
1524 .ndo_tx_timeout
= pcnet32_tx_timeout
,
1525 .ndo_get_stats
= pcnet32_get_stats
,
1526 .ndo_set_multicast_list
= pcnet32_set_multicast_list
,
1527 .ndo_do_ioctl
= pcnet32_ioctl
,
1528 .ndo_change_mtu
= eth_change_mtu
,
1529 .ndo_set_mac_address
= eth_mac_addr
,
1530 .ndo_validate_addr
= eth_validate_addr
,
1531 #ifdef CONFIG_NET_POLL_CONTROLLER
1532 .ndo_poll_controller
= pcnet32_poll_controller
,
1537 * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
1538 * pdev will be NULL when called from pcnet32_probe_vlbus.
1540 static int __devinit
1541 pcnet32_probe1(unsigned long ioaddr
, int shared
, struct pci_dev
*pdev
)
1543 struct pcnet32_private
*lp
;
1545 int fdx
, mii
, fset
, dxsuflo
;
1548 struct net_device
*dev
;
1549 struct pcnet32_access
*a
= NULL
;
1553 /* reset the chip */
1554 pcnet32_wio_reset(ioaddr
);
1556 /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
1557 if (pcnet32_wio_read_csr(ioaddr
, 0) == 4 && pcnet32_wio_check(ioaddr
)) {
1560 pcnet32_dwio_reset(ioaddr
);
1561 if (pcnet32_dwio_read_csr(ioaddr
, 0) == 4 &&
1562 pcnet32_dwio_check(ioaddr
)) {
1565 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1566 pr_err("No access methods\n");
1567 goto err_release_region
;
1572 a
->read_csr(ioaddr
, 88) | (a
->read_csr(ioaddr
, 89) << 16);
1573 if ((pcnet32_debug
& NETIF_MSG_PROBE
) && (pcnet32_debug
& NETIF_MSG_HW
))
1574 pr_info(" PCnet chip version is %#x\n", chip_version
);
1575 if ((chip_version
& 0xfff) != 0x003) {
1576 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1577 pr_info("Unsupported chip version\n");
1578 goto err_release_region
;
1581 /* initialize variables */
1582 fdx
= mii
= fset
= dxsuflo
= 0;
1583 chip_version
= (chip_version
>> 12) & 0xffff;
1585 switch (chip_version
) {
1587 chipname
= "PCnet/PCI 79C970"; /* PCI */
1591 chipname
= "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
1593 chipname
= "PCnet/32 79C965"; /* 486/VL bus */
1596 chipname
= "PCnet/PCI II 79C970A"; /* PCI */
1600 chipname
= "PCnet/FAST 79C971"; /* PCI */
1606 chipname
= "PCnet/FAST+ 79C972"; /* PCI */
1612 chipname
= "PCnet/FAST III 79C973"; /* PCI */
1617 chipname
= "PCnet/Home 79C978"; /* PCI */
1620 * This is based on specs published at www.amd.com. This section
1621 * assumes that a card with a 79C978 wants to go into standard
1622 * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
1623 * and the module option homepna=1 can select this instead.
1625 media
= a
->read_bcr(ioaddr
, 49);
1626 media
&= ~3; /* default to 10Mb ethernet */
1627 if (cards_found
< MAX_UNITS
&& homepna
[cards_found
])
1628 media
|= 1; /* switch to home wiring mode */
1629 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1630 printk(KERN_DEBUG PFX
"media set to %sMbit mode\n",
1631 (media
& 1) ? "1" : "10");
1632 a
->write_bcr(ioaddr
, 49, media
);
1635 chipname
= "PCnet/FAST III 79C975"; /* PCI */
1640 chipname
= "PCnet/PRO 79C976";
1645 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1646 pr_info("PCnet version %#x, no PCnet32 chip\n",
1648 goto err_release_region
;
1652 * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
1653 * starting until the packet is loaded. Strike one for reliability, lose
1654 * one for latency - although on PCI this isnt a big loss. Older chips
1655 * have FIFO's smaller than a packet, so you can't do this.
1656 * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
1660 a
->write_bcr(ioaddr
, 18, (a
->read_bcr(ioaddr
, 18) | 0x0860));
1661 a
->write_csr(ioaddr
, 80,
1662 (a
->read_csr(ioaddr
, 80) & 0x0C00) | 0x0c00);
1666 dev
= alloc_etherdev(sizeof(*lp
));
1668 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1669 pr_err("Memory allocation failed\n");
1671 goto err_release_region
;
1675 SET_NETDEV_DEV(dev
, &pdev
->dev
);
1677 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1678 pr_info("%s at %#3lx,", chipname
, ioaddr
);
1680 /* In most chips, after a chip reset, the ethernet address is read from the
1681 * station address PROM at the base address and programmed into the
1682 * "Physical Address Registers" CSR12-14.
1683 * As a precautionary measure, we read the PROM values and complain if
1684 * they disagree with the CSRs. If they miscompare, and the PROM addr
1685 * is valid, then the PROM addr is used.
1687 for (i
= 0; i
< 3; i
++) {
1689 val
= a
->read_csr(ioaddr
, i
+ 12) & 0x0ffff;
1690 /* There may be endianness issues here. */
1691 dev
->dev_addr
[2 * i
] = val
& 0x0ff;
1692 dev
->dev_addr
[2 * i
+ 1] = (val
>> 8) & 0x0ff;
1695 /* read PROM address and compare with CSR address */
1696 for (i
= 0; i
< 6; i
++)
1697 promaddr
[i
] = inb(ioaddr
+ i
);
1699 if (memcmp(promaddr
, dev
->dev_addr
, 6) ||
1700 !is_valid_ether_addr(dev
->dev_addr
)) {
1701 if (is_valid_ether_addr(promaddr
)) {
1702 if (pcnet32_debug
& NETIF_MSG_PROBE
) {
1703 pr_cont(" warning: CSR address invalid,\n");
1704 pr_info(" using instead PROM address of");
1706 memcpy(dev
->dev_addr
, promaddr
, 6);
1709 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
1711 /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
1712 if (!is_valid_ether_addr(dev
->perm_addr
))
1713 memset(dev
->dev_addr
, 0, ETH_ALEN
);
1715 if (pcnet32_debug
& NETIF_MSG_PROBE
) {
1716 pr_cont(" %pM", dev
->dev_addr
);
1718 /* Version 0x2623 and 0x2624 */
1719 if (((chip_version
+ 1) & 0xfffe) == 0x2624) {
1720 i
= a
->read_csr(ioaddr
, 80) & 0x0C00; /* Check tx_start_pt */
1721 pr_info(" tx_start_pt(0x%04x):", i
);
1724 pr_cont(" 20 bytes,");
1727 pr_cont(" 64 bytes,");
1730 pr_cont(" 128 bytes,");
1733 pr_cont("~220 bytes,");
1736 i
= a
->read_bcr(ioaddr
, 18); /* Check Burst/Bus control */
1737 pr_cont(" BCR18(%x):", i
& 0xffff);
1739 pr_cont("BurstWrEn ");
1741 pr_cont("BurstRdEn ");
1743 pr_cont("DWordIO ");
1745 pr_cont("NoUFlow ");
1746 i
= a
->read_bcr(ioaddr
, 25);
1747 pr_info(" SRAMSIZE=0x%04x,", i
<< 8);
1748 i
= a
->read_bcr(ioaddr
, 26);
1749 pr_cont(" SRAM_BND=0x%04x,", i
<< 8);
1750 i
= a
->read_bcr(ioaddr
, 27);
1752 pr_cont("LowLatRx");
1756 dev
->base_addr
= ioaddr
;
1757 lp
= netdev_priv(dev
);
1758 /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
1759 lp
->init_block
= pci_alloc_consistent(pdev
, sizeof(*lp
->init_block
),
1760 &lp
->init_dma_addr
);
1761 if (!lp
->init_block
) {
1762 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1763 pr_err("Consistent memory allocation failed\n");
1765 goto err_free_netdev
;
1771 spin_lock_init(&lp
->lock
);
1773 lp
->name
= chipname
;
1774 lp
->shared_irq
= shared
;
1775 lp
->tx_ring_size
= TX_RING_SIZE
; /* default tx ring size */
1776 lp
->rx_ring_size
= RX_RING_SIZE
; /* default rx ring size */
1777 lp
->tx_mod_mask
= lp
->tx_ring_size
- 1;
1778 lp
->rx_mod_mask
= lp
->rx_ring_size
- 1;
1779 lp
->tx_len_bits
= (PCNET32_LOG_TX_BUFFERS
<< 12);
1780 lp
->rx_len_bits
= (PCNET32_LOG_RX_BUFFERS
<< 4);
1781 lp
->mii_if
.full_duplex
= fdx
;
1782 lp
->mii_if
.phy_id_mask
= 0x1f;
1783 lp
->mii_if
.reg_num_mask
= 0x1f;
1784 lp
->dxsuflo
= dxsuflo
;
1786 lp
->chip_version
= chip_version
;
1787 lp
->msg_enable
= pcnet32_debug
;
1788 if ((cards_found
>= MAX_UNITS
) ||
1789 (options
[cards_found
] >= sizeof(options_mapping
)))
1790 lp
->options
= PCNET32_PORT_ASEL
;
1792 lp
->options
= options_mapping
[options
[cards_found
]];
1793 lp
->mii_if
.dev
= dev
;
1794 lp
->mii_if
.mdio_read
= mdio_read
;
1795 lp
->mii_if
.mdio_write
= mdio_write
;
1797 /* napi.weight is used in both the napi and non-napi cases */
1798 lp
->napi
.weight
= lp
->rx_ring_size
/ 2;
1800 netif_napi_add(dev
, &lp
->napi
, pcnet32_poll
, lp
->rx_ring_size
/ 2);
1802 if (fdx
&& !(lp
->options
& PCNET32_PORT_ASEL
) &&
1803 ((cards_found
>= MAX_UNITS
) || full_duplex
[cards_found
]))
1804 lp
->options
|= PCNET32_PORT_FD
;
1808 /* prior to register_netdev, dev->name is not yet correct */
1809 if (pcnet32_alloc_ring(dev
, pci_name(lp
->pci_dev
))) {
1813 /* detect special T1/E1 WAN card by checking for MAC address */
1814 if (dev
->dev_addr
[0] == 0x00 && dev
->dev_addr
[1] == 0xe0 &&
1815 dev
->dev_addr
[2] == 0x75)
1816 lp
->options
= PCNET32_PORT_FD
| PCNET32_PORT_GPSI
;
1818 lp
->init_block
->mode
= cpu_to_le16(0x0003); /* Disable Rx and Tx. */
1819 lp
->init_block
->tlen_rlen
=
1820 cpu_to_le16(lp
->tx_len_bits
| lp
->rx_len_bits
);
1821 for (i
= 0; i
< 6; i
++)
1822 lp
->init_block
->phys_addr
[i
] = dev
->dev_addr
[i
];
1823 lp
->init_block
->filter
[0] = 0x00000000;
1824 lp
->init_block
->filter
[1] = 0x00000000;
1825 lp
->init_block
->rx_ring
= cpu_to_le32(lp
->rx_ring_dma_addr
);
1826 lp
->init_block
->tx_ring
= cpu_to_le32(lp
->tx_ring_dma_addr
);
1828 /* switch pcnet32 to 32bit mode */
1829 a
->write_bcr(ioaddr
, 20, 2);
1831 a
->write_csr(ioaddr
, 1, (lp
->init_dma_addr
& 0xffff));
1832 a
->write_csr(ioaddr
, 2, (lp
->init_dma_addr
>> 16));
1834 if (pdev
) { /* use the IRQ provided by PCI */
1835 dev
->irq
= pdev
->irq
;
1836 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1837 pr_cont(" assigned IRQ %d\n", dev
->irq
);
1839 unsigned long irq_mask
= probe_irq_on();
1842 * To auto-IRQ we enable the initialization-done and DMA error
1843 * interrupts. For ISA boards we get a DMA error, but VLB and PCI
1846 /* Trigger an initialization just for the interrupt. */
1847 a
->write_csr(ioaddr
, CSR0
, CSR0_INTEN
| CSR0_INIT
);
1850 dev
->irq
= probe_irq_off(irq_mask
);
1852 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1853 pr_cont(", failed to detect IRQ line\n");
1857 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1858 pr_cont(", probed IRQ %d\n", dev
->irq
);
1861 /* Set the mii phy_id so that we can query the link state */
1863 /* lp->phycount and lp->phymask are set to 0 by memset above */
1865 lp
->mii_if
.phy_id
= ((lp
->a
.read_bcr(ioaddr
, 33)) >> 5) & 0x1f;
1867 for (i
= 0; i
< PCNET32_MAX_PHYS
; i
++) {
1868 unsigned short id1
, id2
;
1870 id1
= mdio_read(dev
, i
, MII_PHYSID1
);
1873 id2
= mdio_read(dev
, i
, MII_PHYSID2
);
1876 if (i
== 31 && ((chip_version
+ 1) & 0xfffe) == 0x2624)
1877 continue; /* 79C971 & 79C972 have phantom phy at id 31 */
1879 lp
->phymask
|= (1 << i
);
1880 lp
->mii_if
.phy_id
= i
;
1881 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1882 pr_info("Found PHY %04x:%04x at address %d\n",
1885 lp
->a
.write_bcr(ioaddr
, 33, (lp
->mii_if
.phy_id
) << 5);
1886 if (lp
->phycount
> 1)
1887 lp
->options
|= PCNET32_PORT_MII
;
1890 init_timer(&lp
->watchdog_timer
);
1891 lp
->watchdog_timer
.data
= (unsigned long)dev
;
1892 lp
->watchdog_timer
.function
= (void *)&pcnet32_watchdog
;
1894 /* The PCNET32-specific entries in the device structure. */
1895 dev
->netdev_ops
= &pcnet32_netdev_ops
;
1896 dev
->ethtool_ops
= &pcnet32_ethtool_ops
;
1897 dev
->watchdog_timeo
= (5 * HZ
);
1899 /* Fill in the generic fields of the device structure. */
1900 if (register_netdev(dev
))
1904 pci_set_drvdata(pdev
, dev
);
1906 lp
->next
= pcnet32_dev
;
1910 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1911 pr_info("%s: registered as %s\n", dev
->name
, lp
->name
);
1914 /* enable LED writes */
1915 a
->write_bcr(ioaddr
, 2, a
->read_bcr(ioaddr
, 2) | 0x1000);
1920 pcnet32_free_ring(dev
);
1921 pci_free_consistent(lp
->pci_dev
, sizeof(*lp
->init_block
),
1922 lp
->init_block
, lp
->init_dma_addr
);
1926 release_region(ioaddr
, PCNET32_TOTAL_SIZE
);
1930 /* if any allocation fails, caller must also call pcnet32_free_ring */
1931 static int pcnet32_alloc_ring(struct net_device
*dev
, const char *name
)
1933 struct pcnet32_private
*lp
= netdev_priv(dev
);
1935 lp
->tx_ring
= pci_alloc_consistent(lp
->pci_dev
,
1936 sizeof(struct pcnet32_tx_head
) *
1938 &lp
->tx_ring_dma_addr
);
1939 if (lp
->tx_ring
== NULL
) {
1940 netif_err(lp
, drv
, dev
, "Consistent memory allocation failed\n");
1944 lp
->rx_ring
= pci_alloc_consistent(lp
->pci_dev
,
1945 sizeof(struct pcnet32_rx_head
) *
1947 &lp
->rx_ring_dma_addr
);
1948 if (lp
->rx_ring
== NULL
) {
1949 netif_err(lp
, drv
, dev
, "Consistent memory allocation failed\n");
1953 lp
->tx_dma_addr
= kcalloc(lp
->tx_ring_size
, sizeof(dma_addr_t
),
1955 if (!lp
->tx_dma_addr
) {
1956 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
1960 lp
->rx_dma_addr
= kcalloc(lp
->rx_ring_size
, sizeof(dma_addr_t
),
1962 if (!lp
->rx_dma_addr
) {
1963 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
1967 lp
->tx_skbuff
= kcalloc(lp
->tx_ring_size
, sizeof(struct sk_buff
*),
1969 if (!lp
->tx_skbuff
) {
1970 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
1974 lp
->rx_skbuff
= kcalloc(lp
->rx_ring_size
, sizeof(struct sk_buff
*),
1976 if (!lp
->rx_skbuff
) {
1977 netif_err(lp
, drv
, dev
, "Memory allocation failed\n");
1984 static void pcnet32_free_ring(struct net_device
*dev
)
1986 struct pcnet32_private
*lp
= netdev_priv(dev
);
1988 kfree(lp
->tx_skbuff
);
1989 lp
->tx_skbuff
= NULL
;
1991 kfree(lp
->rx_skbuff
);
1992 lp
->rx_skbuff
= NULL
;
1994 kfree(lp
->tx_dma_addr
);
1995 lp
->tx_dma_addr
= NULL
;
1997 kfree(lp
->rx_dma_addr
);
1998 lp
->rx_dma_addr
= NULL
;
2001 pci_free_consistent(lp
->pci_dev
,
2002 sizeof(struct pcnet32_tx_head
) *
2003 lp
->tx_ring_size
, lp
->tx_ring
,
2004 lp
->tx_ring_dma_addr
);
2009 pci_free_consistent(lp
->pci_dev
,
2010 sizeof(struct pcnet32_rx_head
) *
2011 lp
->rx_ring_size
, lp
->rx_ring
,
2012 lp
->rx_ring_dma_addr
);
2017 static int pcnet32_open(struct net_device
*dev
)
2019 struct pcnet32_private
*lp
= netdev_priv(dev
);
2020 struct pci_dev
*pdev
= lp
->pci_dev
;
2021 unsigned long ioaddr
= dev
->base_addr
;
2025 unsigned long flags
;
2027 if (request_irq(dev
->irq
, pcnet32_interrupt
,
2028 lp
->shared_irq
? IRQF_SHARED
: 0, dev
->name
,
2033 spin_lock_irqsave(&lp
->lock
, flags
);
2034 /* Check for a valid station address */
2035 if (!is_valid_ether_addr(dev
->dev_addr
)) {
2040 /* Reset the PCNET32 */
2041 lp
->a
.reset(ioaddr
);
2043 /* switch pcnet32 to 32bit mode */
2044 lp
->a
.write_bcr(ioaddr
, 20, 2);
2046 netif_printk(lp
, ifup
, KERN_DEBUG
, dev
,
2047 "%s() irq %d tx/rx rings %#x/%#x init %#x\n",
2048 __func__
, dev
->irq
, (u32
) (lp
->tx_ring_dma_addr
),
2049 (u32
) (lp
->rx_ring_dma_addr
),
2050 (u32
) (lp
->init_dma_addr
));
2052 /* set/reset autoselect bit */
2053 val
= lp
->a
.read_bcr(ioaddr
, 2) & ~2;
2054 if (lp
->options
& PCNET32_PORT_ASEL
)
2056 lp
->a
.write_bcr(ioaddr
, 2, val
);
2058 /* handle full duplex setting */
2059 if (lp
->mii_if
.full_duplex
) {
2060 val
= lp
->a
.read_bcr(ioaddr
, 9) & ~3;
2061 if (lp
->options
& PCNET32_PORT_FD
) {
2063 if (lp
->options
== (PCNET32_PORT_FD
| PCNET32_PORT_AUI
))
2065 } else if (lp
->options
& PCNET32_PORT_ASEL
) {
2066 /* workaround of xSeries250, turn on for 79C975 only */
2067 if (lp
->chip_version
== 0x2627)
2070 lp
->a
.write_bcr(ioaddr
, 9, val
);
2073 /* set/reset GPSI bit in test register */
2074 val
= lp
->a
.read_csr(ioaddr
, 124) & ~0x10;
2075 if ((lp
->options
& PCNET32_PORT_PORTSEL
) == PCNET32_PORT_GPSI
)
2077 lp
->a
.write_csr(ioaddr
, 124, val
);
2079 /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
2080 if (pdev
&& pdev
->subsystem_vendor
== PCI_VENDOR_ID_AT
&&
2081 (pdev
->subsystem_device
== PCI_SUBDEVICE_ID_AT_2700FX
||
2082 pdev
->subsystem_device
== PCI_SUBDEVICE_ID_AT_2701FX
)) {
2083 if (lp
->options
& PCNET32_PORT_ASEL
) {
2084 lp
->options
= PCNET32_PORT_FD
| PCNET32_PORT_100
;
2085 netif_printk(lp
, link
, KERN_DEBUG
, dev
,
2086 "Setting 100Mb-Full Duplex\n");
2089 if (lp
->phycount
< 2) {
2091 * 24 Jun 2004 according AMD, in order to change the PHY,
2092 * DANAS (or DISPM for 79C976) must be set; then select the speed,
2093 * duplex, and/or enable auto negotiation, and clear DANAS
2095 if (lp
->mii
&& !(lp
->options
& PCNET32_PORT_ASEL
)) {
2096 lp
->a
.write_bcr(ioaddr
, 32,
2097 lp
->a
.read_bcr(ioaddr
, 32) | 0x0080);
2098 /* disable Auto Negotiation, set 10Mpbs, HD */
2099 val
= lp
->a
.read_bcr(ioaddr
, 32) & ~0xb8;
2100 if (lp
->options
& PCNET32_PORT_FD
)
2102 if (lp
->options
& PCNET32_PORT_100
)
2104 lp
->a
.write_bcr(ioaddr
, 32, val
);
2106 if (lp
->options
& PCNET32_PORT_ASEL
) {
2107 lp
->a
.write_bcr(ioaddr
, 32,
2108 lp
->a
.read_bcr(ioaddr
,
2110 /* enable auto negotiate, setup, disable fd */
2111 val
= lp
->a
.read_bcr(ioaddr
, 32) & ~0x98;
2113 lp
->a
.write_bcr(ioaddr
, 32, val
);
2120 struct ethtool_cmd ecmd
;
2123 * There is really no good other way to handle multiple PHYs
2124 * other than turning off all automatics
2126 val
= lp
->a
.read_bcr(ioaddr
, 2);
2127 lp
->a
.write_bcr(ioaddr
, 2, val
& ~2);
2128 val
= lp
->a
.read_bcr(ioaddr
, 32);
2129 lp
->a
.write_bcr(ioaddr
, 32, val
& ~(1 << 7)); /* stop MII manager */
2131 if (!(lp
->options
& PCNET32_PORT_ASEL
)) {
2133 ecmd
.port
= PORT_MII
;
2134 ecmd
.transceiver
= XCVR_INTERNAL
;
2135 ecmd
.autoneg
= AUTONEG_DISABLE
;
2138 options
& PCNET32_PORT_100
? SPEED_100
: SPEED_10
;
2139 bcr9
= lp
->a
.read_bcr(ioaddr
, 9);
2141 if (lp
->options
& PCNET32_PORT_FD
) {
2142 ecmd
.duplex
= DUPLEX_FULL
;
2145 ecmd
.duplex
= DUPLEX_HALF
;
2148 lp
->a
.write_bcr(ioaddr
, 9, bcr9
);
2151 for (i
= 0; i
< PCNET32_MAX_PHYS
; i
++) {
2152 if (lp
->phymask
& (1 << i
)) {
2153 /* isolate all but the first PHY */
2154 bmcr
= mdio_read(dev
, i
, MII_BMCR
);
2155 if (first_phy
== -1) {
2157 mdio_write(dev
, i
, MII_BMCR
,
2158 bmcr
& ~BMCR_ISOLATE
);
2160 mdio_write(dev
, i
, MII_BMCR
,
2161 bmcr
| BMCR_ISOLATE
);
2163 /* use mii_ethtool_sset to setup PHY */
2164 lp
->mii_if
.phy_id
= i
;
2165 ecmd
.phy_address
= i
;
2166 if (lp
->options
& PCNET32_PORT_ASEL
) {
2167 mii_ethtool_gset(&lp
->mii_if
, &ecmd
);
2168 ecmd
.autoneg
= AUTONEG_ENABLE
;
2170 mii_ethtool_sset(&lp
->mii_if
, &ecmd
);
2173 lp
->mii_if
.phy_id
= first_phy
;
2174 netif_info(lp
, link
, dev
, "Using PHY number %d\n", first_phy
);
2178 if (lp
->dxsuflo
) { /* Disable transmit stop on underflow */
2179 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
2181 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
2185 lp
->init_block
->mode
=
2186 cpu_to_le16((lp
->options
& PCNET32_PORT_PORTSEL
) << 7);
2187 pcnet32_load_multicast(dev
);
2189 if (pcnet32_init_ring(dev
)) {
2194 napi_enable(&lp
->napi
);
2196 /* Re-initialize the PCNET32, and start it when done. */
2197 lp
->a
.write_csr(ioaddr
, 1, (lp
->init_dma_addr
& 0xffff));
2198 lp
->a
.write_csr(ioaddr
, 2, (lp
->init_dma_addr
>> 16));
2200 lp
->a
.write_csr(ioaddr
, CSR4
, 0x0915); /* auto tx pad */
2201 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INIT
);
2203 netif_start_queue(dev
);
2205 if (lp
->chip_version
>= PCNET32_79C970A
) {
2206 /* Print the link status and start the watchdog */
2207 pcnet32_check_media(dev
, 1);
2208 mod_timer(&lp
->watchdog_timer
, PCNET32_WATCHDOG_TIMEOUT
);
2213 if (lp
->a
.read_csr(ioaddr
, CSR0
) & CSR0_IDON
)
2216 * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
2217 * reports that doing so triggers a bug in the '974.
2219 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_NORMAL
);
2221 netif_printk(lp
, ifup
, KERN_DEBUG
, dev
,
2222 "pcnet32 open after %d ticks, init block %#x csr0 %4.4x\n",
2224 (u32
) (lp
->init_dma_addr
),
2225 lp
->a
.read_csr(ioaddr
, CSR0
));
2227 spin_unlock_irqrestore(&lp
->lock
, flags
);
2229 return 0; /* Always succeed */
2232 /* free any allocated skbuffs */
2233 pcnet32_purge_rx_ring(dev
);
2236 * Switch back to 16bit mode to avoid problems with dumb
2237 * DOS packet driver after a warm reboot
2239 lp
->a
.write_bcr(ioaddr
, 20, 4);
2242 spin_unlock_irqrestore(&lp
->lock
, flags
);
2243 free_irq(dev
->irq
, dev
);
2248 * The LANCE has been halted for one reason or another (busmaster memory
2249 * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
2250 * etc.). Modern LANCE variants always reload their ring-buffer
2251 * configuration when restarted, so we must reinitialize our ring
2252 * context before restarting. As part of this reinitialization,
2253 * find all packets still on the Tx ring and pretend that they had been
2254 * sent (in effect, drop the packets on the floor) - the higher-level
2255 * protocols will time out and retransmit. It'd be better to shuffle
2256 * these skbs to a temp list and then actually re-Tx them after
2257 * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
2260 static void pcnet32_purge_tx_ring(struct net_device
*dev
)
2262 struct pcnet32_private
*lp
= netdev_priv(dev
);
2265 for (i
= 0; i
< lp
->tx_ring_size
; i
++) {
2266 lp
->tx_ring
[i
].status
= 0; /* CPU owns buffer */
2267 wmb(); /* Make sure adapter sees owner change */
2268 if (lp
->tx_skbuff
[i
]) {
2269 pci_unmap_single(lp
->pci_dev
, lp
->tx_dma_addr
[i
],
2270 lp
->tx_skbuff
[i
]->len
,
2272 dev_kfree_skb_any(lp
->tx_skbuff
[i
]);
2274 lp
->tx_skbuff
[i
] = NULL
;
2275 lp
->tx_dma_addr
[i
] = 0;
2279 /* Initialize the PCNET32 Rx and Tx rings. */
2280 static int pcnet32_init_ring(struct net_device
*dev
)
2282 struct pcnet32_private
*lp
= netdev_priv(dev
);
2286 lp
->cur_rx
= lp
->cur_tx
= 0;
2287 lp
->dirty_rx
= lp
->dirty_tx
= 0;
2289 for (i
= 0; i
< lp
->rx_ring_size
; i
++) {
2290 struct sk_buff
*rx_skbuff
= lp
->rx_skbuff
[i
];
2291 if (rx_skbuff
== NULL
) {
2292 lp
->rx_skbuff
[i
] = dev_alloc_skb(PKT_BUF_SKB
);
2293 rx_skbuff
= lp
->rx_skbuff
[i
];
2295 /* there is not much we can do at this point */
2296 netif_err(lp
, drv
, dev
, "%s dev_alloc_skb failed\n",
2300 skb_reserve(rx_skbuff
, NET_IP_ALIGN
);
2304 if (lp
->rx_dma_addr
[i
] == 0)
2305 lp
->rx_dma_addr
[i
] =
2306 pci_map_single(lp
->pci_dev
, rx_skbuff
->data
,
2307 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
2308 lp
->rx_ring
[i
].base
= cpu_to_le32(lp
->rx_dma_addr
[i
]);
2309 lp
->rx_ring
[i
].buf_length
= cpu_to_le16(NEG_BUF_SIZE
);
2310 wmb(); /* Make sure owner changes after all others are visible */
2311 lp
->rx_ring
[i
].status
= cpu_to_le16(0x8000);
2313 /* The Tx buffer address is filled in as needed, but we do need to clear
2314 * the upper ownership bit. */
2315 for (i
= 0; i
< lp
->tx_ring_size
; i
++) {
2316 lp
->tx_ring
[i
].status
= 0; /* CPU owns buffer */
2317 wmb(); /* Make sure adapter sees owner change */
2318 lp
->tx_ring
[i
].base
= 0;
2319 lp
->tx_dma_addr
[i
] = 0;
2322 lp
->init_block
->tlen_rlen
=
2323 cpu_to_le16(lp
->tx_len_bits
| lp
->rx_len_bits
);
2324 for (i
= 0; i
< 6; i
++)
2325 lp
->init_block
->phys_addr
[i
] = dev
->dev_addr
[i
];
2326 lp
->init_block
->rx_ring
= cpu_to_le32(lp
->rx_ring_dma_addr
);
2327 lp
->init_block
->tx_ring
= cpu_to_le32(lp
->tx_ring_dma_addr
);
2328 wmb(); /* Make sure all changes are visible */
2332 /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
2333 * then flush the pending transmit operations, re-initialize the ring,
2334 * and tell the chip to initialize.
2336 static void pcnet32_restart(struct net_device
*dev
, unsigned int csr0_bits
)
2338 struct pcnet32_private
*lp
= netdev_priv(dev
);
2339 unsigned long ioaddr
= dev
->base_addr
;
2343 for (i
= 0; i
< 100; i
++)
2344 if (lp
->a
.read_csr(ioaddr
, CSR0
) & CSR0_STOP
)
2348 netif_err(lp
, drv
, dev
, "%s timed out waiting for stop\n",
2351 pcnet32_purge_tx_ring(dev
);
2352 if (pcnet32_init_ring(dev
))
2356 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INIT
);
2359 if (lp
->a
.read_csr(ioaddr
, CSR0
) & CSR0_IDON
)
2362 lp
->a
.write_csr(ioaddr
, CSR0
, csr0_bits
);
2365 static void pcnet32_tx_timeout(struct net_device
*dev
)
2367 struct pcnet32_private
*lp
= netdev_priv(dev
);
2368 unsigned long ioaddr
= dev
->base_addr
, flags
;
2370 spin_lock_irqsave(&lp
->lock
, flags
);
2371 /* Transmitter timeout, serious problems. */
2372 if (pcnet32_debug
& NETIF_MSG_DRV
)
2373 pr_err("%s: transmit timed out, status %4.4x, resetting\n",
2374 dev
->name
, lp
->a
.read_csr(ioaddr
, CSR0
));
2375 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
);
2376 dev
->stats
.tx_errors
++;
2377 if (netif_msg_tx_err(lp
)) {
2380 " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
2381 lp
->dirty_tx
, lp
->cur_tx
, lp
->tx_full
? " (full)" : "",
2383 for (i
= 0; i
< lp
->rx_ring_size
; i
++)
2384 printk("%s %08x %04x %08x %04x", i
& 1 ? "" : "\n ",
2385 le32_to_cpu(lp
->rx_ring
[i
].base
),
2386 (-le16_to_cpu(lp
->rx_ring
[i
].buf_length
)) &
2387 0xffff, le32_to_cpu(lp
->rx_ring
[i
].msg_length
),
2388 le16_to_cpu(lp
->rx_ring
[i
].status
));
2389 for (i
= 0; i
< lp
->tx_ring_size
; i
++)
2390 printk("%s %08x %04x %08x %04x", i
& 1 ? "" : "\n ",
2391 le32_to_cpu(lp
->tx_ring
[i
].base
),
2392 (-le16_to_cpu(lp
->tx_ring
[i
].length
)) & 0xffff,
2393 le32_to_cpu(lp
->tx_ring
[i
].misc
),
2394 le16_to_cpu(lp
->tx_ring
[i
].status
));
2397 pcnet32_restart(dev
, CSR0_NORMAL
);
2399 dev
->trans_start
= jiffies
; /* prevent tx timeout */
2400 netif_wake_queue(dev
);
2402 spin_unlock_irqrestore(&lp
->lock
, flags
);
2405 static netdev_tx_t
pcnet32_start_xmit(struct sk_buff
*skb
,
2406 struct net_device
*dev
)
2408 struct pcnet32_private
*lp
= netdev_priv(dev
);
2409 unsigned long ioaddr
= dev
->base_addr
;
2412 unsigned long flags
;
2414 spin_lock_irqsave(&lp
->lock
, flags
);
2416 netif_printk(lp
, tx_queued
, KERN_DEBUG
, dev
,
2417 "%s() called, csr0 %4.4x\n",
2418 __func__
, lp
->a
.read_csr(ioaddr
, CSR0
));
2420 /* Default status -- will not enable Successful-TxDone
2421 * interrupt when that option is available to us.
2425 /* Fill in a Tx ring entry */
2427 /* Mask to ring buffer boundary. */
2428 entry
= lp
->cur_tx
& lp
->tx_mod_mask
;
2430 /* Caution: the write order is important here, set the status
2431 * with the "ownership" bits last. */
2433 lp
->tx_ring
[entry
].length
= cpu_to_le16(-skb
->len
);
2435 lp
->tx_ring
[entry
].misc
= 0x00000000;
2437 lp
->tx_skbuff
[entry
] = skb
;
2438 lp
->tx_dma_addr
[entry
] =
2439 pci_map_single(lp
->pci_dev
, skb
->data
, skb
->len
, PCI_DMA_TODEVICE
);
2440 lp
->tx_ring
[entry
].base
= cpu_to_le32(lp
->tx_dma_addr
[entry
]);
2441 wmb(); /* Make sure owner changes after all others are visible */
2442 lp
->tx_ring
[entry
].status
= cpu_to_le16(status
);
2445 dev
->stats
.tx_bytes
+= skb
->len
;
2447 /* Trigger an immediate send poll. */
2448 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INTEN
| CSR0_TXPOLL
);
2450 if (lp
->tx_ring
[(entry
+ 1) & lp
->tx_mod_mask
].base
!= 0) {
2452 netif_stop_queue(dev
);
2454 spin_unlock_irqrestore(&lp
->lock
, flags
);
2455 return NETDEV_TX_OK
;
2458 /* The PCNET32 interrupt handler. */
2460 pcnet32_interrupt(int irq
, void *dev_id
)
2462 struct net_device
*dev
= dev_id
;
2463 struct pcnet32_private
*lp
;
2464 unsigned long ioaddr
;
2466 int boguscnt
= max_interrupt_work
;
2468 ioaddr
= dev
->base_addr
;
2469 lp
= netdev_priv(dev
);
2471 spin_lock(&lp
->lock
);
2473 csr0
= lp
->a
.read_csr(ioaddr
, CSR0
);
2474 while ((csr0
& 0x8f00) && --boguscnt
>= 0) {
2476 break; /* PCMCIA remove happened */
2477 /* Acknowledge all of the current interrupt sources ASAP. */
2478 lp
->a
.write_csr(ioaddr
, CSR0
, csr0
& ~0x004f);
2480 netif_printk(lp
, intr
, KERN_DEBUG
, dev
,
2481 "interrupt csr0=%#2.2x new csr=%#2.2x\n",
2482 csr0
, lp
->a
.read_csr(ioaddr
, CSR0
));
2484 /* Log misc errors. */
2486 dev
->stats
.tx_errors
++; /* Tx babble. */
2487 if (csr0
& 0x1000) {
2489 * This happens when our receive ring is full. This
2490 * shouldn't be a problem as we will see normal rx
2491 * interrupts for the frames in the receive ring. But
2492 * there are some PCI chipsets (I can reproduce this
2493 * on SP3G with Intel saturn chipset) which have
2494 * sometimes problems and will fill up the receive
2495 * ring with error descriptors. In this situation we
2496 * don't get a rx interrupt, but a missed frame
2497 * interrupt sooner or later.
2499 dev
->stats
.rx_errors
++; /* Missed a Rx frame. */
2501 if (csr0
& 0x0800) {
2502 netif_err(lp
, drv
, dev
, "Bus master arbitration failure, status %4.4x\n",
2504 /* unlike for the lance, there is no restart needed */
2506 if (napi_schedule_prep(&lp
->napi
)) {
2508 /* set interrupt masks */
2509 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
2511 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
2513 __napi_schedule(&lp
->napi
);
2516 csr0
= lp
->a
.read_csr(ioaddr
, CSR0
);
2519 netif_printk(lp
, intr
, KERN_DEBUG
, dev
,
2520 "exiting interrupt, csr0=%#4.4x\n",
2521 lp
->a
.read_csr(ioaddr
, CSR0
));
2523 spin_unlock(&lp
->lock
);
2528 static int pcnet32_close(struct net_device
*dev
)
2530 unsigned long ioaddr
= dev
->base_addr
;
2531 struct pcnet32_private
*lp
= netdev_priv(dev
);
2532 unsigned long flags
;
2534 del_timer_sync(&lp
->watchdog_timer
);
2536 netif_stop_queue(dev
);
2537 napi_disable(&lp
->napi
);
2539 spin_lock_irqsave(&lp
->lock
, flags
);
2541 dev
->stats
.rx_missed_errors
= lp
->a
.read_csr(ioaddr
, 112);
2543 netif_printk(lp
, ifdown
, KERN_DEBUG
, dev
,
2544 "Shutting down ethercard, status was %2.2x\n",
2545 lp
->a
.read_csr(ioaddr
, CSR0
));
2547 /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
2548 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
);
2551 * Switch back to 16bit mode to avoid problems with dumb
2552 * DOS packet driver after a warm reboot
2554 lp
->a
.write_bcr(ioaddr
, 20, 4);
2556 spin_unlock_irqrestore(&lp
->lock
, flags
);
2558 free_irq(dev
->irq
, dev
);
2560 spin_lock_irqsave(&lp
->lock
, flags
);
2562 pcnet32_purge_rx_ring(dev
);
2563 pcnet32_purge_tx_ring(dev
);
2565 spin_unlock_irqrestore(&lp
->lock
, flags
);
2570 static struct net_device_stats
*pcnet32_get_stats(struct net_device
*dev
)
2572 struct pcnet32_private
*lp
= netdev_priv(dev
);
2573 unsigned long ioaddr
= dev
->base_addr
;
2574 unsigned long flags
;
2576 spin_lock_irqsave(&lp
->lock
, flags
);
2577 dev
->stats
.rx_missed_errors
= lp
->a
.read_csr(ioaddr
, 112);
2578 spin_unlock_irqrestore(&lp
->lock
, flags
);
2583 /* taken from the sunlance driver, which it took from the depca driver */
2584 static void pcnet32_load_multicast(struct net_device
*dev
)
2586 struct pcnet32_private
*lp
= netdev_priv(dev
);
2587 volatile struct pcnet32_init_block
*ib
= lp
->init_block
;
2588 volatile __le16
*mcast_table
= (__le16
*)ib
->filter
;
2589 struct netdev_hw_addr
*ha
;
2590 unsigned long ioaddr
= dev
->base_addr
;
2595 /* set all multicast bits */
2596 if (dev
->flags
& IFF_ALLMULTI
) {
2597 ib
->filter
[0] = cpu_to_le32(~0U);
2598 ib
->filter
[1] = cpu_to_le32(~0U);
2599 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
, 0xffff);
2600 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+1, 0xffff);
2601 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+2, 0xffff);
2602 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+3, 0xffff);
2605 /* clear the multicast filter */
2610 netdev_for_each_mc_addr(ha
, dev
) {
2613 /* multicast address? */
2617 crc
= ether_crc_le(6, addrs
);
2619 mcast_table
[crc
>> 4] |= cpu_to_le16(1 << (crc
& 0xf));
2621 for (i
= 0; i
< 4; i
++)
2622 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+ i
,
2623 le16_to_cpu(mcast_table
[i
]));
2627 * Set or clear the multicast filter for this adaptor.
2629 static void pcnet32_set_multicast_list(struct net_device
*dev
)
2631 unsigned long ioaddr
= dev
->base_addr
, flags
;
2632 struct pcnet32_private
*lp
= netdev_priv(dev
);
2633 int csr15
, suspended
;
2635 spin_lock_irqsave(&lp
->lock
, flags
);
2636 suspended
= pcnet32_suspend(dev
, &flags
, 0);
2637 csr15
= lp
->a
.read_csr(ioaddr
, CSR15
);
2638 if (dev
->flags
& IFF_PROMISC
) {
2639 /* Log any net taps. */
2640 netif_info(lp
, hw
, dev
, "Promiscuous mode enabled\n");
2641 lp
->init_block
->mode
=
2642 cpu_to_le16(0x8000 | (lp
->options
& PCNET32_PORT_PORTSEL
) <<
2644 lp
->a
.write_csr(ioaddr
, CSR15
, csr15
| 0x8000);
2646 lp
->init_block
->mode
=
2647 cpu_to_le16((lp
->options
& PCNET32_PORT_PORTSEL
) << 7);
2648 lp
->a
.write_csr(ioaddr
, CSR15
, csr15
& 0x7fff);
2649 pcnet32_load_multicast(dev
);
2654 /* clear SUSPEND (SPND) - CSR5 bit 0 */
2655 csr5
= lp
->a
.read_csr(ioaddr
, CSR5
);
2656 lp
->a
.write_csr(ioaddr
, CSR5
, csr5
& (~CSR5_SUSPEND
));
2658 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
);
2659 pcnet32_restart(dev
, CSR0_NORMAL
);
2660 netif_wake_queue(dev
);
2663 spin_unlock_irqrestore(&lp
->lock
, flags
);
2666 /* This routine assumes that the lp->lock is held */
2667 static int mdio_read(struct net_device
*dev
, int phy_id
, int reg_num
)
2669 struct pcnet32_private
*lp
= netdev_priv(dev
);
2670 unsigned long ioaddr
= dev
->base_addr
;
2676 lp
->a
.write_bcr(ioaddr
, 33, ((phy_id
& 0x1f) << 5) | (reg_num
& 0x1f));
2677 val_out
= lp
->a
.read_bcr(ioaddr
, 34);
2682 /* This routine assumes that the lp->lock is held */
2683 static void mdio_write(struct net_device
*dev
, int phy_id
, int reg_num
, int val
)
2685 struct pcnet32_private
*lp
= netdev_priv(dev
);
2686 unsigned long ioaddr
= dev
->base_addr
;
2691 lp
->a
.write_bcr(ioaddr
, 33, ((phy_id
& 0x1f) << 5) | (reg_num
& 0x1f));
2692 lp
->a
.write_bcr(ioaddr
, 34, val
);
2695 static int pcnet32_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
)
2697 struct pcnet32_private
*lp
= netdev_priv(dev
);
2699 unsigned long flags
;
2701 /* SIOC[GS]MIIxxx ioctls */
2703 spin_lock_irqsave(&lp
->lock
, flags
);
2704 rc
= generic_mii_ioctl(&lp
->mii_if
, if_mii(rq
), cmd
, NULL
);
2705 spin_unlock_irqrestore(&lp
->lock
, flags
);
2713 static int pcnet32_check_otherphy(struct net_device
*dev
)
2715 struct pcnet32_private
*lp
= netdev_priv(dev
);
2716 struct mii_if_info mii
= lp
->mii_if
;
2720 for (i
= 0; i
< PCNET32_MAX_PHYS
; i
++) {
2721 if (i
== lp
->mii_if
.phy_id
)
2722 continue; /* skip active phy */
2723 if (lp
->phymask
& (1 << i
)) {
2725 if (mii_link_ok(&mii
)) {
2726 /* found PHY with active link */
2727 netif_info(lp
, link
, dev
, "Using PHY number %d\n",
2730 /* isolate inactive phy */
2732 mdio_read(dev
, lp
->mii_if
.phy_id
, MII_BMCR
);
2733 mdio_write(dev
, lp
->mii_if
.phy_id
, MII_BMCR
,
2734 bmcr
| BMCR_ISOLATE
);
2736 /* de-isolate new phy */
2737 bmcr
= mdio_read(dev
, i
, MII_BMCR
);
2738 mdio_write(dev
, i
, MII_BMCR
,
2739 bmcr
& ~BMCR_ISOLATE
);
2741 /* set new phy address */
2742 lp
->mii_if
.phy_id
= i
;
2751 * Show the status of the media. Similar to mii_check_media however it
2752 * correctly shows the link speed for all (tested) pcnet32 variants.
2753 * Devices with no mii just report link state without speed.
2755 * Caller is assumed to hold and release the lp->lock.
2758 static void pcnet32_check_media(struct net_device
*dev
, int verbose
)
2760 struct pcnet32_private
*lp
= netdev_priv(dev
);
2762 int prev_link
= netif_carrier_ok(dev
) ? 1 : 0;
2766 curr_link
= mii_link_ok(&lp
->mii_if
);
2768 ulong ioaddr
= dev
->base_addr
; /* card base I/O address */
2769 curr_link
= (lp
->a
.read_bcr(ioaddr
, 4) != 0xc0);
2772 if (prev_link
|| verbose
) {
2773 netif_carrier_off(dev
);
2774 netif_info(lp
, link
, dev
, "link down\n");
2776 if (lp
->phycount
> 1) {
2777 curr_link
= pcnet32_check_otherphy(dev
);
2780 } else if (verbose
|| !prev_link
) {
2781 netif_carrier_on(dev
);
2783 if (netif_msg_link(lp
)) {
2784 struct ethtool_cmd ecmd
;
2785 mii_ethtool_gset(&lp
->mii_if
, &ecmd
);
2786 netdev_info(dev
, "link up, %sMbps, %s-duplex\n",
2787 (ecmd
.speed
== SPEED_100
)
2789 (ecmd
.duplex
== DUPLEX_FULL
)
2792 bcr9
= lp
->a
.read_bcr(dev
->base_addr
, 9);
2793 if ((bcr9
& (1 << 0)) != lp
->mii_if
.full_duplex
) {
2794 if (lp
->mii_if
.full_duplex
)
2798 lp
->a
.write_bcr(dev
->base_addr
, 9, bcr9
);
2801 netif_info(lp
, link
, dev
, "link up\n");
2807 * Check for loss of link and link establishment.
2808 * Can not use mii_check_media because it does nothing if mode is forced.
2811 static void pcnet32_watchdog(struct net_device
*dev
)
2813 struct pcnet32_private
*lp
= netdev_priv(dev
);
2814 unsigned long flags
;
2816 /* Print the link status if it has changed */
2817 spin_lock_irqsave(&lp
->lock
, flags
);
2818 pcnet32_check_media(dev
, 0);
2819 spin_unlock_irqrestore(&lp
->lock
, flags
);
2821 mod_timer(&lp
->watchdog_timer
, round_jiffies(PCNET32_WATCHDOG_TIMEOUT
));
2824 static int pcnet32_pm_suspend(struct pci_dev
*pdev
, pm_message_t state
)
2826 struct net_device
*dev
= pci_get_drvdata(pdev
);
2828 if (netif_running(dev
)) {
2829 netif_device_detach(dev
);
2832 pci_save_state(pdev
);
2833 pci_set_power_state(pdev
, pci_choose_state(pdev
, state
));
2837 static int pcnet32_pm_resume(struct pci_dev
*pdev
)
2839 struct net_device
*dev
= pci_get_drvdata(pdev
);
2841 pci_set_power_state(pdev
, PCI_D0
);
2842 pci_restore_state(pdev
);
2844 if (netif_running(dev
)) {
2846 netif_device_attach(dev
);
2851 static void __devexit
pcnet32_remove_one(struct pci_dev
*pdev
)
2853 struct net_device
*dev
= pci_get_drvdata(pdev
);
2856 struct pcnet32_private
*lp
= netdev_priv(dev
);
2858 unregister_netdev(dev
);
2859 pcnet32_free_ring(dev
);
2860 release_region(dev
->base_addr
, PCNET32_TOTAL_SIZE
);
2861 pci_free_consistent(lp
->pci_dev
, sizeof(*lp
->init_block
),
2862 lp
->init_block
, lp
->init_dma_addr
);
2864 pci_disable_device(pdev
);
2865 pci_set_drvdata(pdev
, NULL
);
2869 static struct pci_driver pcnet32_driver
= {
2871 .probe
= pcnet32_probe_pci
,
2872 .remove
= __devexit_p(pcnet32_remove_one
),
2873 .id_table
= pcnet32_pci_tbl
,
2874 .suspend
= pcnet32_pm_suspend
,
2875 .resume
= pcnet32_pm_resume
,
2878 /* An additional parameter that may be passed in... */
2879 static int debug
= -1;
2880 static int tx_start_pt
= -1;
2881 static int pcnet32_have_pci
;
2883 module_param(debug
, int, 0);
2884 MODULE_PARM_DESC(debug
, DRV_NAME
" debug level");
2885 module_param(max_interrupt_work
, int, 0);
2886 MODULE_PARM_DESC(max_interrupt_work
,
2887 DRV_NAME
" maximum events handled per interrupt");
2888 module_param(rx_copybreak
, int, 0);
2889 MODULE_PARM_DESC(rx_copybreak
,
2890 DRV_NAME
" copy breakpoint for copy-only-tiny-frames");
2891 module_param(tx_start_pt
, int, 0);
2892 MODULE_PARM_DESC(tx_start_pt
, DRV_NAME
" transmit start point (0-3)");
2893 module_param(pcnet32vlb
, int, 0);
2894 MODULE_PARM_DESC(pcnet32vlb
, DRV_NAME
" Vesa local bus (VLB) support (0/1)");
2895 module_param_array(options
, int, NULL
, 0);
2896 MODULE_PARM_DESC(options
, DRV_NAME
" initial option setting(s) (0-15)");
2897 module_param_array(full_duplex
, int, NULL
, 0);
2898 MODULE_PARM_DESC(full_duplex
, DRV_NAME
" full duplex setting(s) (1)");
2899 /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
2900 module_param_array(homepna
, int, NULL
, 0);
2901 MODULE_PARM_DESC(homepna
,
2903 " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
2905 MODULE_AUTHOR("Thomas Bogendoerfer");
2906 MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
2907 MODULE_LICENSE("GPL");
2909 #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
2911 static int __init
pcnet32_init_module(void)
2913 pr_info("%s", version
);
2915 pcnet32_debug
= netif_msg_init(debug
, PCNET32_MSG_DEFAULT
);
2917 if ((tx_start_pt
>= 0) && (tx_start_pt
<= 3))
2918 tx_start
= tx_start_pt
;
2920 /* find the PCI devices */
2921 if (!pci_register_driver(&pcnet32_driver
))
2922 pcnet32_have_pci
= 1;
2924 /* should we find any remaining VLbus devices ? */
2926 pcnet32_probe_vlbus(pcnet32_portlist
);
2928 if (cards_found
&& (pcnet32_debug
& NETIF_MSG_PROBE
))
2929 pr_info("%d cards_found\n", cards_found
);
2931 return (pcnet32_have_pci
+ cards_found
) ? 0 : -ENODEV
;
2934 static void __exit
pcnet32_cleanup_module(void)
2936 struct net_device
*next_dev
;
2938 while (pcnet32_dev
) {
2939 struct pcnet32_private
*lp
= netdev_priv(pcnet32_dev
);
2940 next_dev
= lp
->next
;
2941 unregister_netdev(pcnet32_dev
);
2942 pcnet32_free_ring(pcnet32_dev
);
2943 release_region(pcnet32_dev
->base_addr
, PCNET32_TOTAL_SIZE
);
2944 pci_free_consistent(lp
->pci_dev
, sizeof(*lp
->init_block
),
2945 lp
->init_block
, lp
->init_dma_addr
);
2946 free_netdev(pcnet32_dev
);
2947 pcnet32_dev
= next_dev
;
2950 if (pcnet32_have_pci
)
2951 pci_unregister_driver(&pcnet32_driver
);
2954 module_init(pcnet32_init_module
);
2955 module_exit(pcnet32_cleanup_module
);