2 * IDT CPS Gen.2 Serial RapidIO switch family support
4 * Copyright 2010 Integrated Device Technology, Inc.
5 * Alexandre Bounine <alexandre.bounine@idt.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
13 #include <linux/stat.h>
14 #include <linux/rio.h>
15 #include <linux/rio_drv.h>
16 #include <linux/rio_ids.h>
17 #include <linux/delay.h>
20 #define LOCAL_RTE_CONF_DESTID_SEL 0x010070
21 #define LOCAL_RTE_CONF_DESTID_SEL_PSEL 0x0000001f
23 #define IDT_LT_ERR_REPORT_EN 0x03100c
25 #define IDT_PORT_ERR_REPORT_EN(n) (0x031044 + (n)*0x40)
26 #define IDT_PORT_ERR_REPORT_EN_BC 0x03ff04
28 #define IDT_PORT_ISERR_REPORT_EN(n) (0x03104C + (n)*0x40)
29 #define IDT_PORT_ISERR_REPORT_EN_BC 0x03ff0c
30 #define IDT_PORT_INIT_TX_ACQUIRED 0x00000020
32 #define IDT_LANE_ERR_REPORT_EN(n) (0x038010 + (n)*0x100)
33 #define IDT_LANE_ERR_REPORT_EN_BC 0x03ff10
35 #define IDT_DEV_CTRL_1 0xf2000c
36 #define IDT_DEV_CTRL_1_GENPW 0x02000000
37 #define IDT_DEV_CTRL_1_PRSTBEH 0x00000001
39 #define IDT_CFGBLK_ERR_CAPTURE_EN 0x020008
40 #define IDT_CFGBLK_ERR_REPORT 0xf20014
41 #define IDT_CFGBLK_ERR_REPORT_GENPW 0x00000002
43 #define IDT_AUX_PORT_ERR_CAP_EN 0x020000
44 #define IDT_AUX_ERR_REPORT_EN 0xf20018
45 #define IDT_AUX_PORT_ERR_LOG_I2C 0x00000002
46 #define IDT_AUX_PORT_ERR_LOG_JTAG 0x00000001
48 #define IDT_ISLTL_ADDRESS_CAP 0x021014
50 #define IDT_RIO_DOMAIN 0xf20020
51 #define IDT_RIO_DOMAIN_MASK 0x000000ff
53 #define IDT_PW_INFO_CSR 0xf20024
55 #define IDT_SOFT_RESET 0xf20040
56 #define IDT_SOFT_RESET_REQ 0x00030097
58 #define IDT_I2C_MCTRL 0xf20050
59 #define IDT_I2C_MCTRL_GENPW 0x04000000
61 #define IDT_JTAG_CTRL 0xf2005c
62 #define IDT_JTAG_CTRL_GENPW 0x00000002
64 #define IDT_LANE_CTRL(n) (0xff8000 + (n)*0x100)
65 #define IDT_LANE_CTRL_BC 0xffff00
66 #define IDT_LANE_CTRL_GENPW 0x00200000
67 #define IDT_LANE_DFE_1_BC 0xffff18
68 #define IDT_LANE_DFE_2_BC 0xffff1c
70 #define IDT_PORT_OPS(n) (0xf40004 + (n)*0x100)
71 #define IDT_PORT_OPS_GENPW 0x08000000
72 #define IDT_PORT_OPS_PL_ELOG 0x00000040
73 #define IDT_PORT_OPS_LL_ELOG 0x00000020
74 #define IDT_PORT_OPS_LT_ELOG 0x00000010
75 #define IDT_PORT_OPS_BC 0xf4ff04
77 #define IDT_PORT_ISERR_DET(n) (0xf40008 + (n)*0x100)
79 #define IDT_ERR_CAP 0xfd0000
80 #define IDT_ERR_CAP_LOG_OVERWR 0x00000004
82 #define IDT_ERR_RD 0xfd0004
84 #define IDT_DEFAULT_ROUTE 0xde
85 #define IDT_NO_ROUTE 0xdf
88 idtg2_route_add_entry(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
89 u16 table
, u16 route_destid
, u8 route_port
)
92 * Select routing table to update
94 if (table
== RIO_GLOBAL_TABLE
)
99 if (route_port
== RIO_INVALID_ROUTE
)
100 route_port
= IDT_DEFAULT_ROUTE
;
102 rio_mport_write_config_32(mport
, destid
, hopcount
,
103 LOCAL_RTE_CONF_DESTID_SEL
, table
);
106 * Program destination port for the specified destID
108 rio_mport_write_config_32(mport
, destid
, hopcount
,
109 RIO_STD_RTE_CONF_DESTID_SEL_CSR
,
112 rio_mport_write_config_32(mport
, destid
, hopcount
,
113 RIO_STD_RTE_CONF_PORT_SEL_CSR
,
121 idtg2_route_get_entry(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
122 u16 table
, u16 route_destid
, u8
*route_port
)
127 * Select routing table to read
129 if (table
== RIO_GLOBAL_TABLE
)
134 rio_mport_write_config_32(mport
, destid
, hopcount
,
135 LOCAL_RTE_CONF_DESTID_SEL
, table
);
137 rio_mport_write_config_32(mport
, destid
, hopcount
,
138 RIO_STD_RTE_CONF_DESTID_SEL_CSR
,
141 rio_mport_read_config_32(mport
, destid
, hopcount
,
142 RIO_STD_RTE_CONF_PORT_SEL_CSR
, &result
);
144 if (IDT_DEFAULT_ROUTE
== (u8
)result
|| IDT_NO_ROUTE
== (u8
)result
)
145 *route_port
= RIO_INVALID_ROUTE
;
147 *route_port
= (u8
)result
;
153 idtg2_route_clr_table(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
159 * Select routing table to read
161 if (table
== RIO_GLOBAL_TABLE
)
166 rio_mport_write_config_32(mport
, destid
, hopcount
,
167 LOCAL_RTE_CONF_DESTID_SEL
, table
);
169 for (i
= RIO_STD_RTE_CONF_EXTCFGEN
;
170 i
<= (RIO_STD_RTE_CONF_EXTCFGEN
| 0xff);) {
171 rio_mport_write_config_32(mport
, destid
, hopcount
,
172 RIO_STD_RTE_CONF_DESTID_SEL_CSR
, i
);
173 rio_mport_write_config_32(mport
, destid
, hopcount
,
174 RIO_STD_RTE_CONF_PORT_SEL_CSR
,
175 (IDT_DEFAULT_ROUTE
<< 24) | (IDT_DEFAULT_ROUTE
<< 16) |
176 (IDT_DEFAULT_ROUTE
<< 8) | IDT_DEFAULT_ROUTE
);
185 idtg2_set_domain(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
189 * Switch domain configuration operates only at global level
191 rio_mport_write_config_32(mport
, destid
, hopcount
,
192 IDT_RIO_DOMAIN
, (u32
)sw_domain
);
197 idtg2_get_domain(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
203 * Switch domain configuration operates only at global level
205 rio_mport_read_config_32(mport
, destid
, hopcount
,
206 IDT_RIO_DOMAIN
, ®val
);
208 *sw_domain
= (u8
)(regval
& 0xff);
214 idtg2_em_init(struct rio_dev
*rdev
)
220 * This routine performs device-specific initialization only.
221 * All standard EM configuration should be performed at upper level.
224 pr_debug("RIO: %s [%d:%d]\n", __func__
, rdev
->destid
, rdev
->hopcount
);
226 /* Set Port-Write info CSR: PRIO=3 and CRF=1 */
227 rio_write_config_32(rdev
, IDT_PW_INFO_CSR
, 0x0000e000);
230 * Configure LT LAYER error reporting.
233 /* Enable standard (RIO.p8) error reporting */
234 rio_write_config_32(rdev
, IDT_LT_ERR_REPORT_EN
,
235 REM_LTL_ERR_ILLTRAN
| REM_LTL_ERR_UNSOLR
|
236 REM_LTL_ERR_UNSUPTR
);
238 /* Use Port-Writes for LT layer error reporting.
239 * Enable per-port reset
241 rio_read_config_32(rdev
, IDT_DEV_CTRL_1
, ®val
);
242 rio_write_config_32(rdev
, IDT_DEV_CTRL_1
,
243 regval
| IDT_DEV_CTRL_1_GENPW
| IDT_DEV_CTRL_1_PRSTBEH
);
246 * Configure PORT error reporting.
249 /* Report all RIO.p8 errors supported by device */
250 rio_write_config_32(rdev
, IDT_PORT_ERR_REPORT_EN_BC
, 0x807e8037);
252 /* Configure reporting of implementation specific errors/events */
253 rio_write_config_32(rdev
, IDT_PORT_ISERR_REPORT_EN_BC
,
254 IDT_PORT_INIT_TX_ACQUIRED
);
256 /* Use Port-Writes for port error reporting and enable error logging */
257 tmp
= RIO_GET_TOTAL_PORTS(rdev
->swpinfo
);
258 for (i
= 0; i
< tmp
; i
++) {
259 rio_read_config_32(rdev
, IDT_PORT_OPS(i
), ®val
);
260 rio_write_config_32(rdev
,
261 IDT_PORT_OPS(i
), regval
| IDT_PORT_OPS_GENPW
|
262 IDT_PORT_OPS_PL_ELOG
|
263 IDT_PORT_OPS_LL_ELOG
|
264 IDT_PORT_OPS_LT_ELOG
);
266 /* Overwrite error log if full */
267 rio_write_config_32(rdev
, IDT_ERR_CAP
, IDT_ERR_CAP_LOG_OVERWR
);
270 * Configure LANE error reporting.
273 /* Disable line error reporting */
274 rio_write_config_32(rdev
, IDT_LANE_ERR_REPORT_EN_BC
, 0);
276 /* Use Port-Writes for lane error reporting (when enabled)
277 * (do per-lane update because lanes may have different configuration)
279 tmp
= (rdev
->did
== RIO_DID_IDTCPS1848
) ? 48 : 16;
280 for (i
= 0; i
< tmp
; i
++) {
281 rio_read_config_32(rdev
, IDT_LANE_CTRL(i
), ®val
);
282 rio_write_config_32(rdev
, IDT_LANE_CTRL(i
),
283 regval
| IDT_LANE_CTRL_GENPW
);
287 * Configure AUX error reporting.
290 /* Disable JTAG and I2C Error capture */
291 rio_write_config_32(rdev
, IDT_AUX_PORT_ERR_CAP_EN
, 0);
293 /* Disable JTAG and I2C Error reporting/logging */
294 rio_write_config_32(rdev
, IDT_AUX_ERR_REPORT_EN
, 0);
296 /* Disable Port-Write notification from JTAG */
297 rio_write_config_32(rdev
, IDT_JTAG_CTRL
, 0);
299 /* Disable Port-Write notification from I2C */
300 rio_read_config_32(rdev
, IDT_I2C_MCTRL
, ®val
);
301 rio_write_config_32(rdev
, IDT_I2C_MCTRL
, regval
& ~IDT_I2C_MCTRL_GENPW
);
304 * Configure CFG_BLK error reporting.
307 /* Disable Configuration Block error capture */
308 rio_write_config_32(rdev
, IDT_CFGBLK_ERR_CAPTURE_EN
, 0);
310 /* Disable Port-Writes for Configuration Block error reporting */
311 rio_read_config_32(rdev
, IDT_CFGBLK_ERR_REPORT
, ®val
);
312 rio_write_config_32(rdev
, IDT_CFGBLK_ERR_REPORT
,
313 regval
& ~IDT_CFGBLK_ERR_REPORT_GENPW
);
315 /* set TVAL = ~50us */
316 rio_write_config_32(rdev
,
317 rdev
->phys_efptr
+ RIO_PORT_LINKTO_CTL_CSR
, 0x8e << 8);
323 idtg2_em_handler(struct rio_dev
*rdev
, u8 portnum
)
325 u32 regval
, em_perrdet
, em_ltlerrdet
;
327 rio_read_config_32(rdev
,
328 rdev
->em_efptr
+ RIO_EM_LTL_ERR_DETECT
, &em_ltlerrdet
);
330 /* Service Logical/Transport Layer Error(s) */
331 if (em_ltlerrdet
& REM_LTL_ERR_IMPSPEC
) {
332 /* Implementation specific error reported */
333 rio_read_config_32(rdev
,
334 IDT_ISLTL_ADDRESS_CAP
, ®val
);
336 pr_debug("RIO: %s Implementation Specific LTL errors" \
338 rio_name(rdev
), em_ltlerrdet
, regval
);
340 /* Clear implementation specific address capture CSR */
341 rio_write_config_32(rdev
, IDT_ISLTL_ADDRESS_CAP
, 0);
346 rio_read_config_32(rdev
,
347 rdev
->em_efptr
+ RIO_EM_PN_ERR_DETECT(portnum
), &em_perrdet
);
349 /* Service Port-Level Error(s) */
350 if (em_perrdet
& REM_PED_IMPL_SPEC
) {
351 /* Implementation Specific port error reported */
353 /* Get IS errors reported */
354 rio_read_config_32(rdev
,
355 IDT_PORT_ISERR_DET(portnum
), ®val
);
357 pr_debug("RIO: %s Implementation Specific Port" \
358 " errors 0x%x\n", rio_name(rdev
), regval
);
360 /* Clear all implementation specific events */
361 rio_write_config_32(rdev
,
362 IDT_PORT_ISERR_DET(portnum
), 0);
370 idtg2_show_errlog(struct device
*dev
, struct device_attribute
*attr
, char *buf
)
372 struct rio_dev
*rdev
= to_rio_dev(dev
);
376 while (!rio_read_config_32(rdev
, IDT_ERR_RD
, ®val
)) {
377 if (!regval
) /* 0 = end of log */
379 len
+= snprintf(buf
+ len
, PAGE_SIZE
- len
,
381 if (len
>= (PAGE_SIZE
- 10))
388 static DEVICE_ATTR(errlog
, S_IRUGO
, idtg2_show_errlog
, NULL
);
390 static int idtg2_sysfs(struct rio_dev
*rdev
, int create
)
392 struct device
*dev
= &rdev
->dev
;
395 if (create
== RIO_SW_SYSFS_CREATE
) {
396 /* Initialize sysfs entries */
397 err
= device_create_file(dev
, &dev_attr_errlog
);
399 dev_err(dev
, "Unable create sysfs errlog file\n");
401 device_remove_file(dev
, &dev_attr_errlog
);
406 static int idtg2_switch_init(struct rio_dev
*rdev
, int do_enum
)
408 pr_debug("RIO: %s for %s\n", __func__
, rio_name(rdev
));
409 rdev
->rswitch
->add_entry
= idtg2_route_add_entry
;
410 rdev
->rswitch
->get_entry
= idtg2_route_get_entry
;
411 rdev
->rswitch
->clr_table
= idtg2_route_clr_table
;
412 rdev
->rswitch
->set_domain
= idtg2_set_domain
;
413 rdev
->rswitch
->get_domain
= idtg2_get_domain
;
414 rdev
->rswitch
->em_init
= idtg2_em_init
;
415 rdev
->rswitch
->em_handle
= idtg2_em_handler
;
416 rdev
->rswitch
->sw_sysfs
= idtg2_sysfs
;
419 /* Ensure that default routing is disabled on startup */
420 rio_write_config_32(rdev
,
421 RIO_STD_RTE_DEFAULT_PORT
, IDT_NO_ROUTE
);
427 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTCPS1848
, idtg2_switch_init
);
428 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTCPS1616
, idtg2_switch_init
);
429 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTVPS1616
, idtg2_switch_init
);
430 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTSPS1616
, idtg2_switch_init
);
431 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTCPS1432
, idtg2_switch_init
);