lib/vsprintf.c: kptr_restrict: fix pK-error in SysRq show-all-timers(Q)
[linux-2.6/libata-dev.git] / drivers / misc / eeprom / at25.c
blob25003d6ceb56f2bca0364c81c881b79dee870711
1 /*
2 * at25.c -- support most SPI EEPROMs, such as Atmel AT25 models
4 * Copyright (C) 2006 David Brownell
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
12 #include <linux/kernel.h>
13 #include <linux/init.h>
14 #include <linux/module.h>
15 #include <linux/slab.h>
16 #include <linux/delay.h>
17 #include <linux/device.h>
18 #include <linux/sched.h>
20 #include <linux/spi/spi.h>
21 #include <linux/spi/eeprom.h>
22 #include <linux/of.h>
25 * NOTE: this is an *EEPROM* driver. The vagaries of product naming
26 * mean that some AT25 products are EEPROMs, and others are FLASH.
27 * Handle FLASH chips with the drivers/mtd/devices/m25p80.c driver,
28 * not this one!
31 struct at25_data {
32 struct spi_device *spi;
33 struct memory_accessor mem;
34 struct mutex lock;
35 struct spi_eeprom chip;
36 struct bin_attribute bin;
37 unsigned addrlen;
40 #define AT25_WREN 0x06 /* latch the write enable */
41 #define AT25_WRDI 0x04 /* reset the write enable */
42 #define AT25_RDSR 0x05 /* read status register */
43 #define AT25_WRSR 0x01 /* write status register */
44 #define AT25_READ 0x03 /* read byte(s) */
45 #define AT25_WRITE 0x02 /* write byte(s)/sector */
47 #define AT25_SR_nRDY 0x01 /* nRDY = write-in-progress */
48 #define AT25_SR_WEN 0x02 /* write enable (latched) */
49 #define AT25_SR_BP0 0x04 /* BP for software writeprotect */
50 #define AT25_SR_BP1 0x08
51 #define AT25_SR_WPEN 0x80 /* writeprotect enable */
53 #define AT25_INSTR_BIT3 0x08 /* Additional address bit in instr */
55 #define EE_MAXADDRLEN 3 /* 24 bit addresses, up to 2 MBytes */
57 /* Specs often allow 5 msec for a page write, sometimes 20 msec;
58 * it's important to recover from write timeouts.
60 #define EE_TIMEOUT 25
62 /*-------------------------------------------------------------------------*/
64 #define io_limit PAGE_SIZE /* bytes */
66 static ssize_t
67 at25_ee_read(
68 struct at25_data *at25,
69 char *buf,
70 unsigned offset,
71 size_t count
74 u8 command[EE_MAXADDRLEN + 1];
75 u8 *cp;
76 ssize_t status;
77 struct spi_transfer t[2];
78 struct spi_message m;
79 u8 instr;
81 if (unlikely(offset >= at25->bin.size))
82 return 0;
83 if ((offset + count) > at25->bin.size)
84 count = at25->bin.size - offset;
85 if (unlikely(!count))
86 return count;
88 cp = command;
90 instr = AT25_READ;
91 if (at25->chip.flags & EE_INSTR_BIT3_IS_ADDR)
92 if (offset >= (1U << (at25->addrlen * 8)))
93 instr |= AT25_INSTR_BIT3;
94 *cp++ = instr;
96 /* 8/16/24-bit address is written MSB first */
97 switch (at25->addrlen) {
98 default: /* case 3 */
99 *cp++ = offset >> 16;
100 case 2:
101 *cp++ = offset >> 8;
102 case 1:
103 case 0: /* can't happen: for better codegen */
104 *cp++ = offset >> 0;
107 spi_message_init(&m);
108 memset(t, 0, sizeof t);
110 t[0].tx_buf = command;
111 t[0].len = at25->addrlen + 1;
112 spi_message_add_tail(&t[0], &m);
114 t[1].rx_buf = buf;
115 t[1].len = count;
116 spi_message_add_tail(&t[1], &m);
118 mutex_lock(&at25->lock);
120 /* Read it all at once.
122 * REVISIT that's potentially a problem with large chips, if
123 * other devices on the bus need to be accessed regularly or
124 * this chip is clocked very slowly
126 status = spi_sync(at25->spi, &m);
127 dev_dbg(&at25->spi->dev,
128 "read %Zd bytes at %d --> %d\n",
129 count, offset, (int) status);
131 mutex_unlock(&at25->lock);
132 return status ? status : count;
135 static ssize_t
136 at25_bin_read(struct file *filp, struct kobject *kobj,
137 struct bin_attribute *bin_attr,
138 char *buf, loff_t off, size_t count)
140 struct device *dev;
141 struct at25_data *at25;
143 dev = container_of(kobj, struct device, kobj);
144 at25 = dev_get_drvdata(dev);
146 return at25_ee_read(at25, buf, off, count);
150 static ssize_t
151 at25_ee_write(struct at25_data *at25, const char *buf, loff_t off,
152 size_t count)
154 ssize_t status = 0;
155 unsigned written = 0;
156 unsigned buf_size;
157 u8 *bounce;
159 if (unlikely(off >= at25->bin.size))
160 return -EFBIG;
161 if ((off + count) > at25->bin.size)
162 count = at25->bin.size - off;
163 if (unlikely(!count))
164 return count;
166 /* Temp buffer starts with command and address */
167 buf_size = at25->chip.page_size;
168 if (buf_size > io_limit)
169 buf_size = io_limit;
170 bounce = kmalloc(buf_size + at25->addrlen + 1, GFP_KERNEL);
171 if (!bounce)
172 return -ENOMEM;
174 /* For write, rollover is within the page ... so we write at
175 * most one page, then manually roll over to the next page.
177 mutex_lock(&at25->lock);
178 do {
179 unsigned long timeout, retries;
180 unsigned segment;
181 unsigned offset = (unsigned) off;
182 u8 *cp = bounce;
183 int sr;
184 u8 instr;
186 *cp = AT25_WREN;
187 status = spi_write(at25->spi, cp, 1);
188 if (status < 0) {
189 dev_dbg(&at25->spi->dev, "WREN --> %d\n",
190 (int) status);
191 break;
194 instr = AT25_WRITE;
195 if (at25->chip.flags & EE_INSTR_BIT3_IS_ADDR)
196 if (offset >= (1U << (at25->addrlen * 8)))
197 instr |= AT25_INSTR_BIT3;
198 *cp++ = instr;
200 /* 8/16/24-bit address is written MSB first */
201 switch (at25->addrlen) {
202 default: /* case 3 */
203 *cp++ = offset >> 16;
204 case 2:
205 *cp++ = offset >> 8;
206 case 1:
207 case 0: /* can't happen: for better codegen */
208 *cp++ = offset >> 0;
211 /* Write as much of a page as we can */
212 segment = buf_size - (offset % buf_size);
213 if (segment > count)
214 segment = count;
215 memcpy(cp, buf, segment);
216 status = spi_write(at25->spi, bounce,
217 segment + at25->addrlen + 1);
218 dev_dbg(&at25->spi->dev,
219 "write %u bytes at %u --> %d\n",
220 segment, offset, (int) status);
221 if (status < 0)
222 break;
224 /* REVISIT this should detect (or prevent) failed writes
225 * to readonly sections of the EEPROM...
228 /* Wait for non-busy status */
229 timeout = jiffies + msecs_to_jiffies(EE_TIMEOUT);
230 retries = 0;
231 do {
233 sr = spi_w8r8(at25->spi, AT25_RDSR);
234 if (sr < 0 || (sr & AT25_SR_nRDY)) {
235 dev_dbg(&at25->spi->dev,
236 "rdsr --> %d (%02x)\n", sr, sr);
237 /* at HZ=100, this is sloooow */
238 msleep(1);
239 continue;
241 if (!(sr & AT25_SR_nRDY))
242 break;
243 } while (retries++ < 3 || time_before_eq(jiffies, timeout));
245 if ((sr < 0) || (sr & AT25_SR_nRDY)) {
246 dev_err(&at25->spi->dev,
247 "write %d bytes offset %d, "
248 "timeout after %u msecs\n",
249 segment, offset,
250 jiffies_to_msecs(jiffies -
251 (timeout - EE_TIMEOUT)));
252 status = -ETIMEDOUT;
253 break;
256 off += segment;
257 buf += segment;
258 count -= segment;
259 written += segment;
261 } while (count > 0);
263 mutex_unlock(&at25->lock);
265 kfree(bounce);
266 return written ? written : status;
269 static ssize_t
270 at25_bin_write(struct file *filp, struct kobject *kobj,
271 struct bin_attribute *bin_attr,
272 char *buf, loff_t off, size_t count)
274 struct device *dev;
275 struct at25_data *at25;
277 dev = container_of(kobj, struct device, kobj);
278 at25 = dev_get_drvdata(dev);
280 return at25_ee_write(at25, buf, off, count);
283 /*-------------------------------------------------------------------------*/
285 /* Let in-kernel code access the eeprom data. */
287 static ssize_t at25_mem_read(struct memory_accessor *mem, char *buf,
288 off_t offset, size_t count)
290 struct at25_data *at25 = container_of(mem, struct at25_data, mem);
292 return at25_ee_read(at25, buf, offset, count);
295 static ssize_t at25_mem_write(struct memory_accessor *mem, const char *buf,
296 off_t offset, size_t count)
298 struct at25_data *at25 = container_of(mem, struct at25_data, mem);
300 return at25_ee_write(at25, buf, offset, count);
303 /*-------------------------------------------------------------------------*/
305 static int at25_probe(struct spi_device *spi)
307 struct at25_data *at25 = NULL;
308 struct spi_eeprom chip;
309 struct device_node *np = spi->dev.of_node;
310 int err;
311 int sr;
312 int addrlen;
314 /* Chip description */
315 if (!spi->dev.platform_data) {
316 if (np) {
317 u32 val;
319 memset(&chip, 0, sizeof(chip));
320 strncpy(chip.name, np->name, 10);
322 err = of_property_read_u32(np, "at25,byte-len", &val);
323 if (err) {
324 dev_dbg(&spi->dev, "invalid chip dt description\n");
325 goto fail;
327 chip.byte_len = val;
329 err = of_property_read_u32(np, "at25,addr-mode", &val);
330 if (err) {
331 dev_dbg(&spi->dev, "invalid chip dt description\n");
332 goto fail;
334 chip.flags = (u16)val;
336 err = of_property_read_u32(np, "at25,page-size", &val);
337 if (err) {
338 dev_dbg(&spi->dev, "invalid chip dt description\n");
339 goto fail;
341 chip.page_size = (u16)val;
342 } else {
343 dev_dbg(&spi->dev, "no chip description\n");
344 err = -ENODEV;
345 goto fail;
347 } else
348 chip = *(struct spi_eeprom *)spi->dev.platform_data;
350 /* For now we only support 8/16/24 bit addressing */
351 if (chip.flags & EE_ADDR1)
352 addrlen = 1;
353 else if (chip.flags & EE_ADDR2)
354 addrlen = 2;
355 else if (chip.flags & EE_ADDR3)
356 addrlen = 3;
357 else {
358 dev_dbg(&spi->dev, "unsupported address type\n");
359 err = -EINVAL;
360 goto fail;
363 /* Ping the chip ... the status register is pretty portable,
364 * unlike probing manufacturer IDs. We do expect that system
365 * firmware didn't write it in the past few milliseconds!
367 sr = spi_w8r8(spi, AT25_RDSR);
368 if (sr < 0 || sr & AT25_SR_nRDY) {
369 dev_dbg(&spi->dev, "rdsr --> %d (%02x)\n", sr, sr);
370 err = -ENXIO;
371 goto fail;
374 if (!(at25 = kzalloc(sizeof *at25, GFP_KERNEL))) {
375 err = -ENOMEM;
376 goto fail;
379 mutex_init(&at25->lock);
380 at25->chip = chip;
381 at25->spi = spi_dev_get(spi);
382 dev_set_drvdata(&spi->dev, at25);
383 at25->addrlen = addrlen;
385 /* Export the EEPROM bytes through sysfs, since that's convenient.
386 * And maybe to other kernel code; it might hold a board's Ethernet
387 * address, or board-specific calibration data generated on the
388 * manufacturing floor.
390 * Default to root-only access to the data; EEPROMs often hold data
391 * that's sensitive for read and/or write, like ethernet addresses,
392 * security codes, board-specific manufacturing calibrations, etc.
394 sysfs_bin_attr_init(&at25->bin);
395 at25->bin.attr.name = "eeprom";
396 at25->bin.attr.mode = S_IRUSR;
397 at25->bin.read = at25_bin_read;
398 at25->mem.read = at25_mem_read;
400 at25->bin.size = at25->chip.byte_len;
401 if (!(chip.flags & EE_READONLY)) {
402 at25->bin.write = at25_bin_write;
403 at25->bin.attr.mode |= S_IWUSR;
404 at25->mem.write = at25_mem_write;
407 err = sysfs_create_bin_file(&spi->dev.kobj, &at25->bin);
408 if (err)
409 goto fail;
411 if (chip.setup)
412 chip.setup(&at25->mem, chip.context);
414 dev_info(&spi->dev, "%Zd %s %s eeprom%s, pagesize %u\n",
415 (at25->bin.size < 1024)
416 ? at25->bin.size
417 : (at25->bin.size / 1024),
418 (at25->bin.size < 1024) ? "Byte" : "KByte",
419 at25->chip.name,
420 (chip.flags & EE_READONLY) ? " (readonly)" : "",
421 at25->chip.page_size);
422 return 0;
423 fail:
424 dev_dbg(&spi->dev, "probe err %d\n", err);
425 kfree(at25);
426 return err;
429 static int __devexit at25_remove(struct spi_device *spi)
431 struct at25_data *at25;
433 at25 = dev_get_drvdata(&spi->dev);
434 sysfs_remove_bin_file(&spi->dev.kobj, &at25->bin);
435 kfree(at25);
436 return 0;
439 /*-------------------------------------------------------------------------*/
441 static struct spi_driver at25_driver = {
442 .driver = {
443 .name = "at25",
444 .owner = THIS_MODULE,
446 .probe = at25_probe,
447 .remove = __devexit_p(at25_remove),
450 module_spi_driver(at25_driver);
452 MODULE_DESCRIPTION("Driver for most SPI EEPROMs");
453 MODULE_AUTHOR("David Brownell");
454 MODULE_LICENSE("GPL");
455 MODULE_ALIAS("spi:at25");