cfq-iosched: minor updates
[linux-2.6/libata-dev.git] / include / asm-arm / io.h
blob5f60b4220906858b50bf79cbc2d0b6687ffe250b
1 /*
2 * linux/include/asm-arm/io.h
4 * Copyright (C) 1996-2000 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * Modifications:
11 * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
12 * constant addresses and variable addresses.
13 * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
14 * specific IO header files.
15 * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
16 * 04-Apr-1999 PJB Added check_signature.
17 * 12-Dec-1999 RMK More cleanups
18 * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
19 * 05-Oct-2004 BJD Moved memory string functions to use void __iomem
21 #ifndef __ASM_ARM_IO_H
22 #define __ASM_ARM_IO_H
24 #ifdef __KERNEL__
26 #include <linux/types.h>
27 #include <asm/byteorder.h>
28 #include <asm/memory.h>
31 * ISA I/O bus memory addresses are 1:1 with the physical address.
33 #define isa_virt_to_bus virt_to_phys
34 #define isa_page_to_bus page_to_phys
35 #define isa_bus_to_virt phys_to_virt
38 * Generic IO read/write. These perform native-endian accesses. Note
39 * that some architectures will want to re-define __raw_{read,write}w.
41 extern void __raw_writesb(void __iomem *addr, const void *data, int bytelen);
42 extern void __raw_writesw(void __iomem *addr, const void *data, int wordlen);
43 extern void __raw_writesl(void __iomem *addr, const void *data, int longlen);
45 extern void __raw_readsb(const void __iomem *addr, void *data, int bytelen);
46 extern void __raw_readsw(const void __iomem *addr, void *data, int wordlen);
47 extern void __raw_readsl(const void __iomem *addr, void *data, int longlen);
49 #define __raw_writeb(v,a) (__chk_io_ptr(a), *(volatile unsigned char __force *)(a) = (v))
50 #define __raw_writew(v,a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v))
51 #define __raw_writel(v,a) (__chk_io_ptr(a), *(volatile unsigned int __force *)(a) = (v))
53 #define __raw_readb(a) (__chk_io_ptr(a), *(volatile unsigned char __force *)(a))
54 #define __raw_readw(a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a))
55 #define __raw_readl(a) (__chk_io_ptr(a), *(volatile unsigned int __force *)(a))
58 * Architecture ioremap implementation.
60 * __ioremap takes CPU physical address.
62 * __ioremap_pfn takes a Page Frame Number and an offset into that page
64 extern void __iomem * __ioremap_pfn(unsigned long, unsigned long, size_t, unsigned long);
65 extern void __iomem * __ioremap(unsigned long, size_t, unsigned long);
66 extern void __iounmap(volatile void __iomem *addr);
69 * Bad read/write accesses...
71 extern void __readwrite_bug(const char *fn);
74 * Now, pick up the machine-defined IO definitions
76 #include <asm/arch/io.h>
79 * IO port access primitives
80 * -------------------------
82 * The ARM doesn't have special IO access instructions; all IO is memory
83 * mapped. Note that these are defined to perform little endian accesses
84 * only. Their primary purpose is to access PCI and ISA peripherals.
86 * Note that for a big endian machine, this implies that the following
87 * big endian mode connectivity is in place, as described by numerous
88 * ARM documents:
90 * PCI: D0-D7 D8-D15 D16-D23 D24-D31
91 * ARM: D24-D31 D16-D23 D8-D15 D0-D7
93 * The machine specific io.h include defines __io to translate an "IO"
94 * address to a memory address.
96 * Note that we prevent GCC re-ordering or caching values in expressions
97 * by introducing sequence points into the in*() definitions. Note that
98 * __raw_* do not guarantee this behaviour.
100 * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
102 #ifdef __io
103 #define outb(v,p) __raw_writeb(v,__io(p))
104 #define outw(v,p) __raw_writew((__force __u16) \
105 cpu_to_le16(v),__io(p))
106 #define outl(v,p) __raw_writel((__force __u32) \
107 cpu_to_le32(v),__io(p))
109 #define inb(p) ({ __u8 __v = __raw_readb(__io(p)); __v; })
110 #define inw(p) ({ __u16 __v = le16_to_cpu((__force __le16) \
111 __raw_readw(__io(p))); __v; })
112 #define inl(p) ({ __u32 __v = le32_to_cpu((__force __le32) \
113 __raw_readl(__io(p))); __v; })
115 #define outsb(p,d,l) __raw_writesb(__io(p),d,l)
116 #define outsw(p,d,l) __raw_writesw(__io(p),d,l)
117 #define outsl(p,d,l) __raw_writesl(__io(p),d,l)
119 #define insb(p,d,l) __raw_readsb(__io(p),d,l)
120 #define insw(p,d,l) __raw_readsw(__io(p),d,l)
121 #define insl(p,d,l) __raw_readsl(__io(p),d,l)
122 #endif
124 #define outb_p(val,port) outb((val),(port))
125 #define outw_p(val,port) outw((val),(port))
126 #define outl_p(val,port) outl((val),(port))
127 #define inb_p(port) inb((port))
128 #define inw_p(port) inw((port))
129 #define inl_p(port) inl((port))
131 #define outsb_p(port,from,len) outsb(port,from,len)
132 #define outsw_p(port,from,len) outsw(port,from,len)
133 #define outsl_p(port,from,len) outsl(port,from,len)
134 #define insb_p(port,to,len) insb(port,to,len)
135 #define insw_p(port,to,len) insw(port,to,len)
136 #define insl_p(port,to,len) insl(port,to,len)
139 * String version of IO memory access ops:
141 extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t);
142 extern void _memcpy_toio(volatile void __iomem *, const void *, size_t);
143 extern void _memset_io(volatile void __iomem *, int, size_t);
145 #define mmiowb()
148 * Memory access primitives
149 * ------------------------
151 * These perform PCI memory accesses via an ioremap region. They don't
152 * take an address as such, but a cookie.
154 * Again, this are defined to perform little endian accesses. See the
155 * IO port primitives for more information.
157 #ifdef __mem_pci
158 #define readb(c) ({ __u8 __v = __raw_readb(__mem_pci(c)); __v; })
159 #define readw(c) ({ __u16 __v = le16_to_cpu((__force __le16) \
160 __raw_readw(__mem_pci(c))); __v; })
161 #define readl(c) ({ __u32 __v = le32_to_cpu((__force __le32) \
162 __raw_readl(__mem_pci(c))); __v; })
163 #define readb_relaxed(addr) readb(addr)
164 #define readw_relaxed(addr) readw(addr)
165 #define readl_relaxed(addr) readl(addr)
167 #define readsb(p,d,l) __raw_readsb(__mem_pci(p),d,l)
168 #define readsw(p,d,l) __raw_readsw(__mem_pci(p),d,l)
169 #define readsl(p,d,l) __raw_readsl(__mem_pci(p),d,l)
171 #define writeb(v,c) __raw_writeb(v,__mem_pci(c))
172 #define writew(v,c) __raw_writew((__force __u16) \
173 cpu_to_le16(v),__mem_pci(c))
174 #define writel(v,c) __raw_writel((__force __u32) \
175 cpu_to_le32(v),__mem_pci(c))
177 #define writesb(p,d,l) __raw_writesb(__mem_pci(p),d,l)
178 #define writesw(p,d,l) __raw_writesw(__mem_pci(p),d,l)
179 #define writesl(p,d,l) __raw_writesl(__mem_pci(p),d,l)
181 #define memset_io(c,v,l) _memset_io(__mem_pci(c),(v),(l))
182 #define memcpy_fromio(a,c,l) _memcpy_fromio((a),__mem_pci(c),(l))
183 #define memcpy_toio(c,a,l) _memcpy_toio(__mem_pci(c),(a),(l))
185 #elif !defined(readb)
187 #define readb(c) (__readwrite_bug("readb"),0)
188 #define readw(c) (__readwrite_bug("readw"),0)
189 #define readl(c) (__readwrite_bug("readl"),0)
190 #define writeb(v,c) __readwrite_bug("writeb")
191 #define writew(v,c) __readwrite_bug("writew")
192 #define writel(v,c) __readwrite_bug("writel")
194 #define check_signature(io,sig,len) (0)
196 #endif /* __mem_pci */
199 * ioremap and friends.
201 * ioremap takes a PCI memory address, as specified in
202 * Documentation/IO-mapping.txt.
205 #ifndef __arch_ioremap
206 #define ioremap(cookie,size) __ioremap(cookie,size,0)
207 #define ioremap_nocache(cookie,size) __ioremap(cookie,size,0)
208 #define ioremap_cached(cookie,size) __ioremap(cookie,size,L_PTE_CACHEABLE)
209 #define iounmap(cookie) __iounmap(cookie)
210 #else
211 #define ioremap(cookie,size) __arch_ioremap((cookie),(size),0)
212 #define ioremap_nocache(cookie,size) __arch_ioremap((cookie),(size),0)
213 #define ioremap_cached(cookie,size) __arch_ioremap((cookie),(size),L_PTE_CACHEABLE)
214 #define iounmap(cookie) __arch_iounmap(cookie)
215 #endif
218 * io{read,write}{8,16,32} macros
220 #ifndef ioread8
221 #define ioread8(p) ({ unsigned int __v = __raw_readb(p); __v; })
222 #define ioread16(p) ({ unsigned int __v = le16_to_cpu(__raw_readw(p)); __v; })
223 #define ioread32(p) ({ unsigned int __v = le32_to_cpu(__raw_readl(p)); __v; })
225 #define iowrite8(v,p) __raw_writeb(v, p)
226 #define iowrite16(v,p) __raw_writew(cpu_to_le16(v), p)
227 #define iowrite32(v,p) __raw_writel(cpu_to_le32(v), p)
229 #define ioread8_rep(p,d,c) __raw_readsb(p,d,c)
230 #define ioread16_rep(p,d,c) __raw_readsw(p,d,c)
231 #define ioread32_rep(p,d,c) __raw_readsl(p,d,c)
233 #define iowrite8_rep(p,s,c) __raw_writesb(p,s,c)
234 #define iowrite16_rep(p,s,c) __raw_writesw(p,s,c)
235 #define iowrite32_rep(p,s,c) __raw_writesl(p,s,c)
237 extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
238 extern void ioport_unmap(void __iomem *addr);
239 #endif
241 struct pci_dev;
243 extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long maxlen);
244 extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
247 * can the hardware map this into one segment or not, given no other
248 * constraints.
250 #define BIOVEC_MERGEABLE(vec1, vec2) \
251 ((bvec_to_phys((vec1)) + (vec1)->bv_len) == bvec_to_phys((vec2)))
253 #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
254 extern int valid_phys_addr_range(unsigned long addr, size_t size);
255 extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
258 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
259 * access
261 #define xlate_dev_mem_ptr(p) __va(p)
264 * Convert a virtual cached pointer to an uncached pointer
266 #define xlate_dev_kmem_ptr(p) p
269 * Register ISA memory and port locations for glibc iopl/inb/outb
270 * emulation.
272 extern void register_isa_ports(unsigned int mmio, unsigned int io,
273 unsigned int io_shift);
275 #endif /* __KERNEL__ */
276 #endif /* __ASM_ARM_IO_H */