2 * linux/arch/arm/mach-sa1100/generic.c
4 * Author: Nicolas Pitre
6 * Code common to all SA11x0 machines.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 #include <linux/gpio.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/init.h>
16 #include <linux/delay.h>
17 #include <linux/dma-mapping.h>
19 #include <linux/cpufreq.h>
20 #include <linux/ioport.h>
21 #include <linux/platform_device.h>
23 #include <video/sa1100fb.h>
25 #include <asm/div64.h>
26 #include <asm/mach/map.h>
27 #include <asm/mach/flash.h>
29 #include <asm/system_misc.h>
31 #include <mach/hardware.h>
32 #include <mach/irqs.h>
36 unsigned int reset_status
;
37 EXPORT_SYMBOL(reset_status
);
42 * This table is setup for a 3.6864MHz Crystal.
44 static const unsigned short cclk_frequency_100khz
[NR_FREQS
] = {
64 unsigned int sa11x0_freq_to_ppcr(unsigned int khz
)
70 for (i
= 0; i
< NR_FREQS
; i
++)
71 if (cclk_frequency_100khz
[i
] >= khz
)
77 unsigned int sa11x0_ppcr_to_freq(unsigned int idx
)
79 unsigned int freq
= 0;
81 freq
= cclk_frequency_100khz
[idx
] * 100;
86 /* make sure that only the "userspace" governor is run -- anything else wouldn't make sense on
87 * this platform, anyway.
89 int sa11x0_verify_speed(struct cpufreq_policy
*policy
)
95 cpufreq_verify_within_limits(policy
, policy
->cpuinfo
.min_freq
, policy
->cpuinfo
.max_freq
);
97 /* make sure that at least one frequency is within the policy */
98 tmp
= cclk_frequency_100khz
[sa11x0_freq_to_ppcr(policy
->min
)] * 100;
99 if (tmp
> policy
->max
)
102 cpufreq_verify_within_limits(policy
, policy
->cpuinfo
.min_freq
, policy
->cpuinfo
.max_freq
);
107 unsigned int sa11x0_getspeed(unsigned int cpu
)
111 return cclk_frequency_100khz
[PPCR
& 0xf] * 100;
115 * Default power-off for SA1100
117 static void sa1100_power_off(void)
121 /* disable internal oscillator, float CS lines */
122 PCFR
= (PCFR_OPDE
| PCFR_FP
| PCFR_FS
);
123 /* enable wake-up on GPIO0 (Assabet...) */
124 PWER
= GFER
= GRER
= 1;
126 * set scratchpad to zero, just in case it is used as a
127 * restart address by the bootloader.
130 /* enter sleep mode */
134 void sa11x0_restart(char mode
, const char *cmd
)
137 /* Jump into ROM at address 0 */
140 /* Use on-chip reset capability */
145 static void sa11x0_register_device(struct platform_device
*dev
, void *data
)
148 dev
->dev
.platform_data
= data
;
149 err
= platform_device_register(dev
);
151 printk(KERN_ERR
"Unable to register device %s: %d\n",
156 static struct resource sa11x0udc_resources
[] = {
157 [0] = DEFINE_RES_MEM(__PREG(Ser0UDCCR
), SZ_64K
),
158 [1] = DEFINE_RES_IRQ(IRQ_Ser0UDC
),
161 static u64 sa11x0udc_dma_mask
= 0xffffffffUL
;
163 static struct platform_device sa11x0udc_device
= {
164 .name
= "sa11x0-udc",
167 .dma_mask
= &sa11x0udc_dma_mask
,
168 .coherent_dma_mask
= 0xffffffff,
170 .num_resources
= ARRAY_SIZE(sa11x0udc_resources
),
171 .resource
= sa11x0udc_resources
,
174 static struct resource sa11x0uart1_resources
[] = {
175 [0] = DEFINE_RES_MEM(__PREG(Ser1UTCR0
), SZ_64K
),
176 [1] = DEFINE_RES_IRQ(IRQ_Ser1UART
),
179 static struct platform_device sa11x0uart1_device
= {
180 .name
= "sa11x0-uart",
182 .num_resources
= ARRAY_SIZE(sa11x0uart1_resources
),
183 .resource
= sa11x0uart1_resources
,
186 static struct resource sa11x0uart3_resources
[] = {
187 [0] = DEFINE_RES_MEM(__PREG(Ser3UTCR0
), SZ_64K
),
188 [1] = DEFINE_RES_IRQ(IRQ_Ser3UART
),
191 static struct platform_device sa11x0uart3_device
= {
192 .name
= "sa11x0-uart",
194 .num_resources
= ARRAY_SIZE(sa11x0uart3_resources
),
195 .resource
= sa11x0uart3_resources
,
198 static struct resource sa11x0mcp_resources
[] = {
199 [0] = DEFINE_RES_MEM(__PREG(Ser4MCCR0
), SZ_64K
),
200 [1] = DEFINE_RES_MEM(__PREG(Ser4MCCR1
), 4),
201 [2] = DEFINE_RES_IRQ(IRQ_Ser4MCP
),
204 static u64 sa11x0mcp_dma_mask
= 0xffffffffUL
;
206 static struct platform_device sa11x0mcp_device
= {
207 .name
= "sa11x0-mcp",
210 .dma_mask
= &sa11x0mcp_dma_mask
,
211 .coherent_dma_mask
= 0xffffffff,
213 .num_resources
= ARRAY_SIZE(sa11x0mcp_resources
),
214 .resource
= sa11x0mcp_resources
,
217 void __init
sa11x0_ppc_configure_mcp(void)
219 /* Setup the PPC unit for the MCP */
221 PPDR
|= PPC_TXD4
| PPC_SCLK
| PPC_SFRM
;
223 PSDR
&= ~(PPC_TXD4
| PPC_SCLK
| PPC_SFRM
);
224 PPSR
&= ~(PPC_TXD4
| PPC_SCLK
| PPC_SFRM
);
227 void sa11x0_register_mcp(struct mcp_plat_data
*data
)
229 sa11x0_register_device(&sa11x0mcp_device
, data
);
232 static struct resource sa11x0ssp_resources
[] = {
233 [0] = DEFINE_RES_MEM(0x80070000, SZ_64K
),
234 [1] = DEFINE_RES_IRQ(IRQ_Ser4SSP
),
237 static u64 sa11x0ssp_dma_mask
= 0xffffffffUL
;
239 static struct platform_device sa11x0ssp_device
= {
240 .name
= "sa11x0-ssp",
243 .dma_mask
= &sa11x0ssp_dma_mask
,
244 .coherent_dma_mask
= 0xffffffff,
246 .num_resources
= ARRAY_SIZE(sa11x0ssp_resources
),
247 .resource
= sa11x0ssp_resources
,
250 static struct resource sa11x0fb_resources
[] = {
251 [0] = DEFINE_RES_MEM(0xb0100000, SZ_64K
),
252 [1] = DEFINE_RES_IRQ(IRQ_LCD
),
255 static struct platform_device sa11x0fb_device
= {
259 .coherent_dma_mask
= 0xffffffff,
261 .num_resources
= ARRAY_SIZE(sa11x0fb_resources
),
262 .resource
= sa11x0fb_resources
,
265 void sa11x0_register_lcd(struct sa1100fb_mach_info
*inf
)
267 sa11x0_register_device(&sa11x0fb_device
, inf
);
270 static struct platform_device sa11x0pcmcia_device
= {
271 .name
= "sa11x0-pcmcia",
275 static struct platform_device sa11x0mtd_device
= {
276 .name
= "sa1100-mtd",
280 void sa11x0_register_mtd(struct flash_platform_data
*flash
,
281 struct resource
*res
, int nr
)
283 flash
->name
= "sa1100";
284 sa11x0mtd_device
.resource
= res
;
285 sa11x0mtd_device
.num_resources
= nr
;
286 sa11x0_register_device(&sa11x0mtd_device
, flash
);
289 static struct resource sa11x0ir_resources
[] = {
290 DEFINE_RES_MEM(__PREG(Ser2UTCR0
), 0x24),
291 DEFINE_RES_MEM(__PREG(Ser2HSCR0
), 0x1c),
292 DEFINE_RES_MEM(__PREG(Ser2HSCR2
), 0x04),
293 DEFINE_RES_IRQ(IRQ_Ser2ICP
),
296 static struct platform_device sa11x0ir_device
= {
299 .num_resources
= ARRAY_SIZE(sa11x0ir_resources
),
300 .resource
= sa11x0ir_resources
,
303 void sa11x0_register_irda(struct irda_platform_data
*irda
)
305 sa11x0_register_device(&sa11x0ir_device
, irda
);
308 static struct resource sa1100_rtc_resources
[] = {
309 DEFINE_RES_MEM(0x90010000, 0x40),
310 DEFINE_RES_IRQ_NAMED(IRQ_RTC1Hz
, "rtc 1Hz"),
311 DEFINE_RES_IRQ_NAMED(IRQ_RTCAlrm
, "rtc alarm"),
314 static struct platform_device sa11x0rtc_device
= {
315 .name
= "sa1100-rtc",
317 .num_resources
= ARRAY_SIZE(sa1100_rtc_resources
),
318 .resource
= sa1100_rtc_resources
,
321 static struct resource sa11x0dma_resources
[] = {
322 DEFINE_RES_MEM(DMA_PHYS
, DMA_SIZE
),
323 DEFINE_RES_IRQ(IRQ_DMA0
),
324 DEFINE_RES_IRQ(IRQ_DMA1
),
325 DEFINE_RES_IRQ(IRQ_DMA2
),
326 DEFINE_RES_IRQ(IRQ_DMA3
),
327 DEFINE_RES_IRQ(IRQ_DMA4
),
328 DEFINE_RES_IRQ(IRQ_DMA5
),
331 static u64 sa11x0dma_dma_mask
= DMA_BIT_MASK(32);
333 static struct platform_device sa11x0dma_device
= {
334 .name
= "sa11x0-dma",
337 .dma_mask
= &sa11x0dma_dma_mask
,
338 .coherent_dma_mask
= 0xffffffff,
340 .num_resources
= ARRAY_SIZE(sa11x0dma_resources
),
341 .resource
= sa11x0dma_resources
,
344 static struct platform_device
*sa11x0_devices
[] __initdata
= {
349 &sa11x0pcmcia_device
,
354 static int __init
sa1100_init(void)
356 pm_power_off
= sa1100_power_off
;
357 return platform_add_devices(sa11x0_devices
, ARRAY_SIZE(sa11x0_devices
));
360 arch_initcall(sa1100_init
);
362 void __init
sa11x0_init_late(void)
368 * Common I/O mapping:
370 * Typically, static virtual address mappings are as follow:
372 * 0xf0000000-0xf3ffffff: miscellaneous stuff (CPLDs, etc.)
373 * 0xf4000000-0xf4ffffff: SA-1111
374 * 0xf5000000-0xf5ffffff: reserved (used by cache flushing area)
375 * 0xf6000000-0xfffeffff: reserved (internal SA1100 IO defined above)
376 * 0xffff0000-0xffff0fff: SA1100 exception vectors
377 * 0xffff2000-0xffff2fff: Minicache copy_user_page area
379 * Below 0xe8000000 is reserved for vm allocation.
381 * The machine specific code must provide the extra mapping beside the
382 * default mapping provided here.
385 static struct map_desc standard_io_desc
[] __initdata
= {
387 .virtual = 0xf8000000,
388 .pfn
= __phys_to_pfn(0x80000000),
389 .length
= 0x00100000,
392 .virtual = 0xfa000000,
393 .pfn
= __phys_to_pfn(0x90000000),
394 .length
= 0x00100000,
397 .virtual = 0xfc000000,
398 .pfn
= __phys_to_pfn(0xa0000000),
399 .length
= 0x00100000,
402 .virtual = 0xfe000000,
403 .pfn
= __phys_to_pfn(0xb0000000),
404 .length
= 0x00200000,
409 void __init
sa1100_map_io(void)
411 iotable_init(standard_io_desc
, ARRAY_SIZE(standard_io_desc
));
415 * Disable the memory bus request/grant signals on the SA1110 to
416 * ensure that we don't receive spurious memory requests. We set
417 * the MBGNT signal false to ensure the SA1111 doesn't own the
420 void sa1110_mb_disable(void)
424 local_irq_save(flags
);
428 GPDR
= (GPDR
& ~GPIO_MBREQ
) | GPIO_MBGNT
;
430 GAFR
&= ~(GPIO_MBGNT
| GPIO_MBREQ
);
432 local_irq_restore(flags
);
436 * If the system is going to use the SA-1111 DMA engines, set up
437 * the memory bus request/grant pins.
439 void sa1110_mb_enable(void)
443 local_irq_save(flags
);
447 GPDR
= (GPDR
& ~GPIO_MBREQ
) | GPIO_MBGNT
;
449 GAFR
|= (GPIO_MBGNT
| GPIO_MBREQ
);
452 local_irq_restore(flags
);