2 * Moorestown platform Langwell chip GPIO driver
4 * Copyright (c) 2008 - 2009, Intel Corporation.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 * Moorestown platform Langwell chip.
22 * Medfield platform Penwell chip.
26 #include <linux/module.h>
27 #include <linux/pci.h>
28 #include <linux/platform_device.h>
29 #include <linux/kernel.h>
30 #include <linux/delay.h>
31 #include <linux/stddef.h>
32 #include <linux/interrupt.h>
33 #include <linux/init.h>
34 #include <linux/irq.h>
36 #include <linux/gpio.h>
37 #include <linux/slab.h>
38 #include <linux/pm_runtime.h>
39 #include <linux/irqdomain.h>
42 * Langwell chip has 64 pins and thus there are 2 32bit registers to control
43 * each feature, while Penwell chip has 96 pins for each block, and need 3 32bit
44 * registers to control them, so we only define the order here instead of a
45 * structure, to get a bit offset for a pin (use GPDR as an example):
50 * reg_addr = reg_base + GPDR * nreg * 4 + reg * 4;
52 * so the bit of reg_addr is to control pin offset's GPDR feature
56 GPLR
= 0, /* pin level read-only */
57 GPDR
, /* pin direction */
60 GRER
, /* rising edge detect */
61 GFER
, /* falling edge detect */
62 GEDR
, /* edge detect result */
63 GAFR
, /* alt function */
67 struct gpio_chip chip
;
71 struct irq_domain
*domain
;
74 static void __iomem
*gpio_reg(struct gpio_chip
*chip
, unsigned offset
,
75 enum GPIO_REG reg_type
)
77 struct lnw_gpio
*lnw
= container_of(chip
, struct lnw_gpio
, chip
);
78 unsigned nreg
= chip
->ngpio
/ 32;
82 ptr
= (void __iomem
*)(lnw
->reg_base
+ reg_type
* nreg
* 4 + reg
* 4);
86 static void __iomem
*gpio_reg_2bit(struct gpio_chip
*chip
, unsigned offset
,
87 enum GPIO_REG reg_type
)
89 struct lnw_gpio
*lnw
= container_of(chip
, struct lnw_gpio
, chip
);
90 unsigned nreg
= chip
->ngpio
/ 32;
94 ptr
= (void __iomem
*)(lnw
->reg_base
+ reg_type
* nreg
* 4 + reg
* 4);
98 static int lnw_gpio_request(struct gpio_chip
*chip
, unsigned offset
)
100 void __iomem
*gafr
= gpio_reg_2bit(chip
, offset
, GAFR
);
101 u32 value
= readl(gafr
);
102 int shift
= (offset
% 16) << 1, af
= (value
>> shift
) & 3;
105 value
&= ~(3 << shift
);
111 static int lnw_gpio_get(struct gpio_chip
*chip
, unsigned offset
)
113 void __iomem
*gplr
= gpio_reg(chip
, offset
, GPLR
);
115 return readl(gplr
) & BIT(offset
% 32);
118 static void lnw_gpio_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
120 void __iomem
*gpsr
, *gpcr
;
123 gpsr
= gpio_reg(chip
, offset
, GPSR
);
124 writel(BIT(offset
% 32), gpsr
);
126 gpcr
= gpio_reg(chip
, offset
, GPCR
);
127 writel(BIT(offset
% 32), gpcr
);
131 static int lnw_gpio_direction_input(struct gpio_chip
*chip
, unsigned offset
)
133 struct lnw_gpio
*lnw
= container_of(chip
, struct lnw_gpio
, chip
);
134 void __iomem
*gpdr
= gpio_reg(chip
, offset
, GPDR
);
139 pm_runtime_get(&lnw
->pdev
->dev
);
141 spin_lock_irqsave(&lnw
->lock
, flags
);
143 value
&= ~BIT(offset
% 32);
145 spin_unlock_irqrestore(&lnw
->lock
, flags
);
148 pm_runtime_put(&lnw
->pdev
->dev
);
153 static int lnw_gpio_direction_output(struct gpio_chip
*chip
,
154 unsigned offset
, int value
)
156 struct lnw_gpio
*lnw
= container_of(chip
, struct lnw_gpio
, chip
);
157 void __iomem
*gpdr
= gpio_reg(chip
, offset
, GPDR
);
160 lnw_gpio_set(chip
, offset
, value
);
163 pm_runtime_get(&lnw
->pdev
->dev
);
165 spin_lock_irqsave(&lnw
->lock
, flags
);
167 value
|= BIT(offset
% 32);
169 spin_unlock_irqrestore(&lnw
->lock
, flags
);
172 pm_runtime_put(&lnw
->pdev
->dev
);
177 static int lnw_gpio_to_irq(struct gpio_chip
*chip
, unsigned offset
)
179 struct lnw_gpio
*lnw
= container_of(chip
, struct lnw_gpio
, chip
);
180 return irq_create_mapping(lnw
->domain
, offset
);
183 static int lnw_irq_type(struct irq_data
*d
, unsigned type
)
185 struct lnw_gpio
*lnw
= irq_data_get_irq_chip_data(d
);
186 u32 gpio
= irqd_to_hwirq(d
);
189 void __iomem
*grer
= gpio_reg(&lnw
->chip
, gpio
, GRER
);
190 void __iomem
*gfer
= gpio_reg(&lnw
->chip
, gpio
, GFER
);
192 if (gpio
>= lnw
->chip
.ngpio
)
196 pm_runtime_get(&lnw
->pdev
->dev
);
198 spin_lock_irqsave(&lnw
->lock
, flags
);
199 if (type
& IRQ_TYPE_EDGE_RISING
)
200 value
= readl(grer
) | BIT(gpio
% 32);
202 value
= readl(grer
) & (~BIT(gpio
% 32));
205 if (type
& IRQ_TYPE_EDGE_FALLING
)
206 value
= readl(gfer
) | BIT(gpio
% 32);
208 value
= readl(gfer
) & (~BIT(gpio
% 32));
210 spin_unlock_irqrestore(&lnw
->lock
, flags
);
213 pm_runtime_put(&lnw
->pdev
->dev
);
218 static void lnw_irq_unmask(struct irq_data
*d
)
222 static void lnw_irq_mask(struct irq_data
*d
)
226 static struct irq_chip lnw_irqchip
= {
228 .irq_mask
= lnw_irq_mask
,
229 .irq_unmask
= lnw_irq_unmask
,
230 .irq_set_type
= lnw_irq_type
,
233 static DEFINE_PCI_DEVICE_TABLE(lnw_gpio_ids
) = { /* pin number */
234 { PCI_DEVICE(PCI_VENDOR_ID_INTEL
, 0x080f), .driver_data
= 64 },
235 { PCI_DEVICE(PCI_VENDOR_ID_INTEL
, 0x081f), .driver_data
= 96 },
236 { PCI_DEVICE(PCI_VENDOR_ID_INTEL
, 0x081a), .driver_data
= 96 },
239 MODULE_DEVICE_TABLE(pci
, lnw_gpio_ids
);
241 static void lnw_irq_handler(unsigned irq
, struct irq_desc
*desc
)
243 struct irq_data
*data
= irq_desc_get_irq_data(desc
);
244 struct lnw_gpio
*lnw
= irq_data_get_irq_handler_data(data
);
245 struct irq_chip
*chip
= irq_data_get_irq_chip(data
);
246 u32 base
, gpio
, mask
;
247 unsigned long pending
;
250 /* check GPIO controller to check which pin triggered the interrupt */
251 for (base
= 0; base
< lnw
->chip
.ngpio
; base
+= 32) {
252 gedr
= gpio_reg(&lnw
->chip
, base
, GEDR
);
253 while ((pending
= readl(gedr
))) {
254 gpio
= __ffs(pending
);
256 /* Clear before handling so we can't lose an edge */
258 generic_handle_irq(irq_find_mapping(lnw
->domain
,
266 static void lnw_irq_init_hw(struct lnw_gpio
*lnw
)
271 for (base
= 0; base
< lnw
->chip
.ngpio
; base
+= 32) {
272 /* Clear the rising-edge detect register */
273 reg
= gpio_reg(&lnw
->chip
, base
, GRER
);
275 /* Clear the falling-edge detect register */
276 reg
= gpio_reg(&lnw
->chip
, base
, GFER
);
278 /* Clear the edge detect status register */
279 reg
= gpio_reg(&lnw
->chip
, base
, GEDR
);
284 static int lnw_gpio_irq_map(struct irq_domain
*d
, unsigned int virq
,
287 struct lnw_gpio
*lnw
= d
->host_data
;
289 irq_set_chip_and_handler_name(virq
, &lnw_irqchip
, handle_simple_irq
,
291 irq_set_chip_data(virq
, lnw
);
292 irq_set_irq_type(virq
, IRQ_TYPE_NONE
);
297 static const struct irq_domain_ops lnw_gpio_irq_ops
= {
298 .map
= lnw_gpio_irq_map
,
299 .xlate
= irq_domain_xlate_twocell
,
303 static int lnw_gpio_runtime_resume(struct device
*dev
)
308 static int lnw_gpio_runtime_suspend(struct device
*dev
)
313 static int lnw_gpio_runtime_idle(struct device
*dev
)
315 int err
= pm_schedule_suspend(dev
, 500);
324 #define lnw_gpio_runtime_suspend NULL
325 #define lnw_gpio_runtime_resume NULL
326 #define lnw_gpio_runtime_idle NULL
329 static const struct dev_pm_ops lnw_gpio_pm_ops
= {
330 .runtime_suspend
= lnw_gpio_runtime_suspend
,
331 .runtime_resume
= lnw_gpio_runtime_resume
,
332 .runtime_idle
= lnw_gpio_runtime_idle
,
335 static int __devinit
lnw_gpio_probe(struct pci_dev
*pdev
,
336 const struct pci_device_id
*id
)
339 resource_size_t start
, len
;
340 struct lnw_gpio
*lnw
;
343 int ngpio
= id
->driver_data
;
345 retval
= pci_enable_device(pdev
);
349 retval
= pci_request_regions(pdev
, "langwell_gpio");
351 dev_err(&pdev
->dev
, "error requesting resources\n");
354 /* get the gpio_base from bar1 */
355 start
= pci_resource_start(pdev
, 1);
356 len
= pci_resource_len(pdev
, 1);
357 base
= ioremap_nocache(start
, len
);
359 dev_err(&pdev
->dev
, "error mapping bar1\n");
363 gpio_base
= *((u32
*)base
+ 1);
364 /* release the IO mapping, since we already get the info from bar1 */
366 /* get the register base from bar0 */
367 start
= pci_resource_start(pdev
, 0);
368 len
= pci_resource_len(pdev
, 0);
369 base
= devm_ioremap_nocache(&pdev
->dev
, start
, len
);
371 dev_err(&pdev
->dev
, "error mapping bar0\n");
376 lnw
= devm_kzalloc(&pdev
->dev
, sizeof(struct lnw_gpio
), GFP_KERNEL
);
378 dev_err(&pdev
->dev
, "can't allocate langwell_gpio chip data\n");
383 lnw
->domain
= irq_domain_add_linear(pdev
->dev
.of_node
, ngpio
,
384 &lnw_gpio_irq_ops
, lnw
);
390 lnw
->reg_base
= base
;
391 lnw
->chip
.label
= dev_name(&pdev
->dev
);
392 lnw
->chip
.request
= lnw_gpio_request
;
393 lnw
->chip
.direction_input
= lnw_gpio_direction_input
;
394 lnw
->chip
.direction_output
= lnw_gpio_direction_output
;
395 lnw
->chip
.get
= lnw_gpio_get
;
396 lnw
->chip
.set
= lnw_gpio_set
;
397 lnw
->chip
.to_irq
= lnw_gpio_to_irq
;
398 lnw
->chip
.base
= gpio_base
;
399 lnw
->chip
.ngpio
= ngpio
;
400 lnw
->chip
.can_sleep
= 0;
402 pci_set_drvdata(pdev
, lnw
);
403 retval
= gpiochip_add(&lnw
->chip
);
405 dev_err(&pdev
->dev
, "langwell gpiochip_add error %d\n", retval
);
409 lnw_irq_init_hw(lnw
);
411 irq_set_handler_data(pdev
->irq
, lnw
);
412 irq_set_chained_handler(pdev
->irq
, lnw_irq_handler
);
414 spin_lock_init(&lnw
->lock
);
416 pm_runtime_put_noidle(&pdev
->dev
);
417 pm_runtime_allow(&pdev
->dev
);
422 pci_release_regions(pdev
);
424 pci_disable_device(pdev
);
428 static struct pci_driver lnw_gpio_driver
= {
429 .name
= "langwell_gpio",
430 .id_table
= lnw_gpio_ids
,
431 .probe
= lnw_gpio_probe
,
433 .pm
= &lnw_gpio_pm_ops
,
438 static int __devinit
wp_gpio_probe(struct platform_device
*pdev
)
440 struct lnw_gpio
*lnw
;
441 struct gpio_chip
*gc
;
445 rc
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
449 lnw
= kzalloc(sizeof(struct lnw_gpio
), GFP_KERNEL
);
452 "can't allocate whitneypoint_gpio chip data\n");
455 lnw
->reg_base
= ioremap_nocache(rc
->start
, resource_size(rc
));
456 if (lnw
->reg_base
== NULL
) {
460 spin_lock_init(&lnw
->lock
);
462 gc
->label
= dev_name(&pdev
->dev
);
463 gc
->owner
= THIS_MODULE
;
464 gc
->direction_input
= lnw_gpio_direction_input
;
465 gc
->direction_output
= lnw_gpio_direction_output
;
466 gc
->get
= lnw_gpio_get
;
467 gc
->set
= lnw_gpio_set
;
472 retval
= gpiochip_add(gc
);
474 dev_err(&pdev
->dev
, "whitneypoint gpiochip_add error %d\n",
478 platform_set_drvdata(pdev
, lnw
);
481 iounmap(lnw
->reg_base
);
487 static int __devexit
wp_gpio_remove(struct platform_device
*pdev
)
489 struct lnw_gpio
*lnw
= platform_get_drvdata(pdev
);
491 err
= gpiochip_remove(&lnw
->chip
);
493 dev_err(&pdev
->dev
, "failed to remove gpio_chip.\n");
494 iounmap(lnw
->reg_base
);
496 platform_set_drvdata(pdev
, NULL
);
500 static struct platform_driver wp_gpio_driver
= {
501 .probe
= wp_gpio_probe
,
502 .remove
= __devexit_p(wp_gpio_remove
),
505 .owner
= THIS_MODULE
,
509 static int __init
lnw_gpio_init(void)
512 ret
= pci_register_driver(&lnw_gpio_driver
);
515 ret
= platform_driver_register(&wp_gpio_driver
);
517 pci_unregister_driver(&lnw_gpio_driver
);
521 device_initcall(lnw_gpio_init
);