2 * pata_sil680.c - SIL680 PATA for new ATA layer
7 * linux/drivers/ide/pci/siimage.c Version 1.07 Nov 30, 2003
9 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
10 * Copyright (C) 2003 Red Hat <alan@redhat.com>
12 * May be copied or modified under the terms of the GNU General Public License
14 * Documentation publically available.
16 * If you have strange problems with nVidia chipset systems please
17 * see the SI support documentation and update your system BIOS
21 * If we know all our devices are LBA28 (or LBA28 sized) we could use
22 * the command fifo mode.
25 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/pci.h>
28 #include <linux/init.h>
29 #include <linux/blkdev.h>
30 #include <linux/delay.h>
31 #include <scsi/scsi_host.h>
32 #include <linux/libata.h>
34 #define DRV_NAME "pata_sil680"
35 #define DRV_VERSION "0.4.9"
37 #define SIL680_MMIO_BAR 5
40 * sil680_selreg - return register base
44 * Turn a config register offset into the right address in either
45 * PCI space or MMIO space to access the control register in question
46 * Thankfully this is a configuration operation so isnt performance
50 static unsigned long sil680_selreg(struct ata_port
*ap
, int r
)
52 unsigned long base
= 0xA0 + r
;
53 base
+= (ap
->port_no
<< 4);
58 * sil680_seldev - return register base
62 * Turn a config register offset into the right address in either
63 * PCI space or MMIO space to access the control register in question
64 * including accounting for the unit shift.
67 static unsigned long sil680_seldev(struct ata_port
*ap
, struct ata_device
*adev
, int r
)
69 unsigned long base
= 0xA0 + r
;
70 base
+= (ap
->port_no
<< 4);
71 base
|= adev
->devno
? 2 : 0;
77 * sil680_cable_detect - cable detection
80 * Perform cable detection. The SIL680 stores this in PCI config
84 static int sil680_cable_detect(struct ata_port
*ap
) {
85 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
86 unsigned long addr
= sil680_selreg(ap
, 0);
88 pci_read_config_byte(pdev
, addr
, &ata66
);
90 return ATA_CBL_PATA80
;
92 return ATA_CBL_PATA40
;
96 * sil680_set_piomode - set initial PIO mode data
100 * Program the SIL680 registers for PIO mode. Note that the task speed
101 * registers are shared between the devices so we must pick the lowest
102 * mode for command work.
105 static void sil680_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
107 static u16 speed_p
[5] = { 0x328A, 0x2283, 0x1104, 0x10C3, 0x10C1 };
108 static u16 speed_t
[5] = { 0x328A, 0x2283, 0x1281, 0x10C3, 0x10C1 };
110 unsigned long tfaddr
= sil680_selreg(ap
, 0x02);
111 unsigned long addr
= sil680_seldev(ap
, adev
, 0x04);
112 unsigned long addr_mask
= 0x80 + 4 * ap
->port_no
;
113 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
114 int pio
= adev
->pio_mode
- XFER_PIO_0
;
115 int lowest_pio
= pio
;
116 int port_shift
= 4 * adev
->devno
;
120 struct ata_device
*pair
= ata_dev_pair(adev
);
122 if (pair
!= NULL
&& adev
->pio_mode
> pair
->pio_mode
)
123 lowest_pio
= pair
->pio_mode
- XFER_PIO_0
;
125 pci_write_config_word(pdev
, addr
, speed_p
[pio
]);
126 pci_write_config_word(pdev
, tfaddr
, speed_t
[lowest_pio
]);
128 pci_read_config_word(pdev
, tfaddr
-2, ®
);
129 pci_read_config_byte(pdev
, addr_mask
, &mode
);
131 reg
&= ~0x0200; /* Clear IORDY */
132 mode
&= ~(3 << port_shift
); /* Clear IORDY and DMA bits */
134 if (ata_pio_need_iordy(adev
)) {
135 reg
|= 0x0200; /* Enable IORDY */
136 mode
|= 1 << port_shift
;
138 pci_write_config_word(pdev
, tfaddr
-2, reg
);
139 pci_write_config_byte(pdev
, addr_mask
, mode
);
143 * sil680_set_dmamode - set initial DMA mode data
147 * Program the MWDMA/UDMA modes for the sil680 k
148 * chipset. The MWDMA mode values are pulled from a lookup table
149 * while the chipset uses mode number for UDMA.
152 static void sil680_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
154 static u8 ultra_table
[2][7] = {
155 { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01, 0xFF }, /* 100MHz */
156 { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 }, /* 133Mhz */
158 static u16 dma_table
[3] = { 0x2208, 0x10C2, 0x10C1 };
160 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
161 unsigned long ma
= sil680_seldev(ap
, adev
, 0x08);
162 unsigned long ua
= sil680_seldev(ap
, adev
, 0x0C);
163 unsigned long addr_mask
= 0x80 + 4 * ap
->port_no
;
164 int port_shift
= adev
->devno
* 4;
168 pci_read_config_byte(pdev
, 0x8A, &scsc
);
169 pci_read_config_byte(pdev
, addr_mask
, &mode
);
170 pci_read_config_word(pdev
, ma
, &multi
);
171 pci_read_config_word(pdev
, ua
, &ultra
);
173 /* Mask timing bits */
175 mode
&= ~(0x03 << port_shift
);
178 scsc
= (scsc
& 0x30) ? 1: 0;
180 if (adev
->dma_mode
>= XFER_UDMA_0
) {
182 ultra
|= ultra_table
[scsc
][adev
->dma_mode
- XFER_UDMA_0
];
183 mode
|= (0x03 << port_shift
);
185 multi
= dma_table
[adev
->dma_mode
- XFER_MW_DMA_0
];
186 mode
|= (0x02 << port_shift
);
188 pci_write_config_byte(pdev
, addr_mask
, mode
);
189 pci_write_config_word(pdev
, ma
, multi
);
190 pci_write_config_word(pdev
, ua
, ultra
);
194 * sil680_sff_exec_command - issue ATA command to host controller
195 * @ap: port to which command is being issued
196 * @tf: ATA taskfile register set
198 * Issues ATA command, with proper synchronization with interrupt
199 * handler / other threads. Use our MMIO space for PCI posting to avoid
200 * a hideously slow cycle all the way to the device.
203 * spin_lock_irqsave(host lock)
205 void sil680_sff_exec_command(struct ata_port
*ap
,
206 const struct ata_taskfile
*tf
)
208 DPRINTK("ata%u: cmd 0x%X\n", ap
->print_id
, tf
->command
);
209 iowrite8(tf
->command
, ap
->ioaddr
.command_addr
);
210 ioread8(ap
->ioaddr
.bmdma_addr
+ ATA_DMA_CMD
);
213 static struct scsi_host_template sil680_sht
= {
214 ATA_BMDMA_SHT(DRV_NAME
),
218 static struct ata_port_operations sil680_port_ops
= {
219 .inherits
= &ata_bmdma32_port_ops
,
220 .sff_exec_command
= sil680_sff_exec_command
,
221 .cable_detect
= sil680_cable_detect
,
222 .set_piomode
= sil680_set_piomode
,
223 .set_dmamode
= sil680_set_dmamode
,
227 * sil680_init_chip - chip setup
230 * Perform all the chip setup which must be done both when the device
231 * is powered up on boot and when we resume in case we resumed from RAM.
232 * Returns the final clock settings.
235 static u8
sil680_init_chip(struct pci_dev
*pdev
, int *try_mmio
)
239 /* FIXME: double check */
240 pci_write_config_byte(pdev
, PCI_CACHE_LINE_SIZE
,
241 pdev
->revision
? 1 : 255);
243 pci_write_config_byte(pdev
, 0x80, 0x00);
244 pci_write_config_byte(pdev
, 0x84, 0x00);
246 pci_read_config_byte(pdev
, 0x8A, &tmpbyte
);
248 dev_dbg(&pdev
->dev
, "sil680: BA5_EN = %d clock = %02X\n",
249 tmpbyte
& 1, tmpbyte
& 0x30);
253 if (machine_is(cell
))
254 *try_mmio
= (tmpbyte
& 1) || pci_resource_start(pdev
, 5);
257 switch(tmpbyte
& 0x30) {
259 /* 133 clock attempt to force it on */
260 pci_write_config_byte(pdev
, 0x8A, tmpbyte
|0x10);
263 /* if clocking is disabled */
264 /* 133 clock attempt to force it on */
265 pci_write_config_byte(pdev
, 0x8A, tmpbyte
& ~0x20);
271 /* BIOS set PCI x2 clocking */
275 pci_read_config_byte(pdev
, 0x8A, &tmpbyte
);
276 dev_dbg(&pdev
->dev
, "sil680: BA5_EN = %d clock = %02X\n",
277 tmpbyte
& 1, tmpbyte
& 0x30);
279 pci_write_config_byte(pdev
, 0xA1, 0x72);
280 pci_write_config_word(pdev
, 0xA2, 0x328A);
281 pci_write_config_dword(pdev
, 0xA4, 0x62DD62DD);
282 pci_write_config_dword(pdev
, 0xA8, 0x43924392);
283 pci_write_config_dword(pdev
, 0xAC, 0x40094009);
284 pci_write_config_byte(pdev
, 0xB1, 0x72);
285 pci_write_config_word(pdev
, 0xB2, 0x328A);
286 pci_write_config_dword(pdev
, 0xB4, 0x62DD62DD);
287 pci_write_config_dword(pdev
, 0xB8, 0x43924392);
288 pci_write_config_dword(pdev
, 0xBC, 0x40094009);
290 switch(tmpbyte
& 0x30) {
291 case 0x00: printk(KERN_INFO
"sil680: 100MHz clock.\n");break;
292 case 0x10: printk(KERN_INFO
"sil680: 133MHz clock.\n");break;
293 case 0x20: printk(KERN_INFO
"sil680: Using PCI clock.\n");break;
294 /* This last case is _NOT_ ok */
295 case 0x30: printk(KERN_ERR
"sil680: Clock disabled ?\n");
297 return tmpbyte
& 0x30;
300 static int __devinit
sil680_init_one(struct pci_dev
*pdev
,
301 const struct pci_device_id
*id
)
303 static const struct ata_port_info info
= {
304 .flags
= ATA_FLAG_SLAVE_POSS
,
305 .pio_mask
= ATA_PIO4
,
306 .mwdma_mask
= ATA_MWDMA2
,
307 .udma_mask
= ATA_UDMA6
,
308 .port_ops
= &sil680_port_ops
310 static const struct ata_port_info info_slow
= {
311 .flags
= ATA_FLAG_SLAVE_POSS
,
312 .pio_mask
= ATA_PIO4
,
313 .mwdma_mask
= ATA_MWDMA2
,
314 .udma_mask
= ATA_UDMA5
,
315 .port_ops
= &sil680_port_ops
317 const struct ata_port_info
*ppi
[] = { &info
, NULL
};
318 static int printed_version
;
319 struct ata_host
*host
;
320 void __iomem
*mmio_base
;
323 if (!printed_version
++)
324 dev_printk(KERN_DEBUG
, &pdev
->dev
, "version " DRV_VERSION
"\n");
326 rc
= pcim_enable_device(pdev
);
330 switch (sil680_init_chip(pdev
, &try_mmio
)) {
341 /* Try to acquire MMIO resources and fallback to PIO if
344 rc
= pcim_iomap_regions(pdev
, 1 << SIL680_MMIO_BAR
, DRV_NAME
);
348 /* Allocate host and set it up */
349 host
= ata_host_alloc_pinfo(&pdev
->dev
, ppi
, 2);
352 host
->iomap
= pcim_iomap_table(pdev
);
354 /* Setup DMA masks */
355 rc
= pci_set_dma_mask(pdev
, ATA_DMA_MASK
);
358 rc
= pci_set_consistent_dma_mask(pdev
, ATA_DMA_MASK
);
361 pci_set_master(pdev
);
363 /* Get MMIO base and initialize port addresses */
364 mmio_base
= host
->iomap
[SIL680_MMIO_BAR
];
365 host
->ports
[0]->ioaddr
.bmdma_addr
= mmio_base
+ 0x00;
366 host
->ports
[0]->ioaddr
.cmd_addr
= mmio_base
+ 0x80;
367 host
->ports
[0]->ioaddr
.ctl_addr
= mmio_base
+ 0x8a;
368 host
->ports
[0]->ioaddr
.altstatus_addr
= mmio_base
+ 0x8a;
369 ata_sff_std_ports(&host
->ports
[0]->ioaddr
);
370 host
->ports
[1]->ioaddr
.bmdma_addr
= mmio_base
+ 0x08;
371 host
->ports
[1]->ioaddr
.cmd_addr
= mmio_base
+ 0xc0;
372 host
->ports
[1]->ioaddr
.ctl_addr
= mmio_base
+ 0xca;
373 host
->ports
[1]->ioaddr
.altstatus_addr
= mmio_base
+ 0xca;
374 ata_sff_std_ports(&host
->ports
[1]->ioaddr
);
376 /* Register & activate */
377 return ata_host_activate(host
, pdev
->irq
, ata_sff_interrupt
,
378 IRQF_SHARED
, &sil680_sht
);
381 return ata_pci_sff_init_one(pdev
, ppi
, &sil680_sht
, NULL
, 0);
385 static int sil680_reinit_one(struct pci_dev
*pdev
)
387 struct ata_host
*host
= dev_get_drvdata(&pdev
->dev
);
390 rc
= ata_pci_device_do_resume(pdev
);
393 sil680_init_chip(pdev
, &try_mmio
);
394 ata_host_resume(host
);
399 static const struct pci_device_id sil680
[] = {
400 { PCI_VDEVICE(CMD
, PCI_DEVICE_ID_SII_680
), },
405 static struct pci_driver sil680_pci_driver
= {
408 .probe
= sil680_init_one
,
409 .remove
= ata_pci_remove_one
,
411 .suspend
= ata_pci_device_suspend
,
412 .resume
= sil680_reinit_one
,
416 static int __init
sil680_init(void)
418 return pci_register_driver(&sil680_pci_driver
);
421 static void __exit
sil680_exit(void)
423 pci_unregister_driver(&sil680_pci_driver
);
426 MODULE_AUTHOR("Alan Cox");
427 MODULE_DESCRIPTION("low-level driver for SI680 PATA");
428 MODULE_LICENSE("GPL");
429 MODULE_DEVICE_TABLE(pci
, sil680
);
430 MODULE_VERSION(DRV_VERSION
);
432 module_init(sil680_init
);
433 module_exit(sil680_exit
);