2 * wm831x-irq.c -- Interrupt controller support for Wolfson WM831x PMICs
4 * Copyright 2009 Wolfson Microelectronics PLC.
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/i2c.h>
18 #include <linux/mfd/core.h>
19 #include <linux/interrupt.h>
21 #include <linux/mfd/wm831x/core.h>
22 #include <linux/mfd/wm831x/pdata.h>
23 #include <linux/mfd/wm831x/irq.h>
25 #include <linux/delay.h>
28 * Since generic IRQs don't currently support interrupt controllers on
29 * interrupt driven buses we don't use genirq but instead provide an
30 * interface that looks very much like the standard ones. This leads
31 * to some bodges, including storing interrupt handler information in
32 * the static irq_data table we use to look up the data for individual
33 * interrupts, but hopefully won't last too long.
36 struct wm831x_irq_data
{
40 irq_handler_t handler
;
44 static struct wm831x_irq_data wm831x_irqs
[] = {
45 [WM831X_IRQ_TEMP_THW
] = {
46 .primary
= WM831X_TEMP_INT
,
48 .mask
= WM831X_TEMP_THW_EINT
,
50 [WM831X_IRQ_GPIO_1
] = {
51 .primary
= WM831X_GP_INT
,
53 .mask
= WM831X_GP1_EINT
,
55 [WM831X_IRQ_GPIO_2
] = {
56 .primary
= WM831X_GP_INT
,
58 .mask
= WM831X_GP2_EINT
,
60 [WM831X_IRQ_GPIO_3
] = {
61 .primary
= WM831X_GP_INT
,
63 .mask
= WM831X_GP3_EINT
,
65 [WM831X_IRQ_GPIO_4
] = {
66 .primary
= WM831X_GP_INT
,
68 .mask
= WM831X_GP4_EINT
,
70 [WM831X_IRQ_GPIO_5
] = {
71 .primary
= WM831X_GP_INT
,
73 .mask
= WM831X_GP5_EINT
,
75 [WM831X_IRQ_GPIO_6
] = {
76 .primary
= WM831X_GP_INT
,
78 .mask
= WM831X_GP6_EINT
,
80 [WM831X_IRQ_GPIO_7
] = {
81 .primary
= WM831X_GP_INT
,
83 .mask
= WM831X_GP7_EINT
,
85 [WM831X_IRQ_GPIO_8
] = {
86 .primary
= WM831X_GP_INT
,
88 .mask
= WM831X_GP8_EINT
,
90 [WM831X_IRQ_GPIO_9
] = {
91 .primary
= WM831X_GP_INT
,
93 .mask
= WM831X_GP9_EINT
,
95 [WM831X_IRQ_GPIO_10
] = {
96 .primary
= WM831X_GP_INT
,
98 .mask
= WM831X_GP10_EINT
,
100 [WM831X_IRQ_GPIO_11
] = {
101 .primary
= WM831X_GP_INT
,
103 .mask
= WM831X_GP11_EINT
,
105 [WM831X_IRQ_GPIO_12
] = {
106 .primary
= WM831X_GP_INT
,
108 .mask
= WM831X_GP12_EINT
,
110 [WM831X_IRQ_GPIO_13
] = {
111 .primary
= WM831X_GP_INT
,
113 .mask
= WM831X_GP13_EINT
,
115 [WM831X_IRQ_GPIO_14
] = {
116 .primary
= WM831X_GP_INT
,
118 .mask
= WM831X_GP14_EINT
,
120 [WM831X_IRQ_GPIO_15
] = {
121 .primary
= WM831X_GP_INT
,
123 .mask
= WM831X_GP15_EINT
,
125 [WM831X_IRQ_GPIO_16
] = {
126 .primary
= WM831X_GP_INT
,
128 .mask
= WM831X_GP16_EINT
,
131 .primary
= WM831X_ON_PIN_INT
,
133 .mask
= WM831X_ON_PIN_EINT
,
135 [WM831X_IRQ_PPM_SYSLO
] = {
136 .primary
= WM831X_PPM_INT
,
138 .mask
= WM831X_PPM_SYSLO_EINT
,
140 [WM831X_IRQ_PPM_PWR_SRC
] = {
141 .primary
= WM831X_PPM_INT
,
143 .mask
= WM831X_PPM_PWR_SRC_EINT
,
145 [WM831X_IRQ_PPM_USB_CURR
] = {
146 .primary
= WM831X_PPM_INT
,
148 .mask
= WM831X_PPM_USB_CURR_EINT
,
150 [WM831X_IRQ_WDOG_TO
] = {
151 .primary
= WM831X_WDOG_INT
,
153 .mask
= WM831X_WDOG_TO_EINT
,
155 [WM831X_IRQ_RTC_PER
] = {
156 .primary
= WM831X_RTC_INT
,
158 .mask
= WM831X_RTC_PER_EINT
,
160 [WM831X_IRQ_RTC_ALM
] = {
161 .primary
= WM831X_RTC_INT
,
163 .mask
= WM831X_RTC_ALM_EINT
,
165 [WM831X_IRQ_CHG_BATT_HOT
] = {
166 .primary
= WM831X_CHG_INT
,
168 .mask
= WM831X_CHG_BATT_HOT_EINT
,
170 [WM831X_IRQ_CHG_BATT_COLD
] = {
171 .primary
= WM831X_CHG_INT
,
173 .mask
= WM831X_CHG_BATT_COLD_EINT
,
175 [WM831X_IRQ_CHG_BATT_FAIL
] = {
176 .primary
= WM831X_CHG_INT
,
178 .mask
= WM831X_CHG_BATT_FAIL_EINT
,
180 [WM831X_IRQ_CHG_OV
] = {
181 .primary
= WM831X_CHG_INT
,
183 .mask
= WM831X_CHG_OV_EINT
,
185 [WM831X_IRQ_CHG_END
] = {
186 .primary
= WM831X_CHG_INT
,
188 .mask
= WM831X_CHG_END_EINT
,
190 [WM831X_IRQ_CHG_TO
] = {
191 .primary
= WM831X_CHG_INT
,
193 .mask
= WM831X_CHG_TO_EINT
,
195 [WM831X_IRQ_CHG_MODE
] = {
196 .primary
= WM831X_CHG_INT
,
198 .mask
= WM831X_CHG_MODE_EINT
,
200 [WM831X_IRQ_CHG_START
] = {
201 .primary
= WM831X_CHG_INT
,
203 .mask
= WM831X_CHG_START_EINT
,
205 [WM831X_IRQ_TCHDATA
] = {
206 .primary
= WM831X_TCHDATA_INT
,
208 .mask
= WM831X_TCHDATA_EINT
,
210 [WM831X_IRQ_TCHPD
] = {
211 .primary
= WM831X_TCHPD_INT
,
213 .mask
= WM831X_TCHPD_EINT
,
215 [WM831X_IRQ_AUXADC_DATA
] = {
216 .primary
= WM831X_AUXADC_INT
,
218 .mask
= WM831X_AUXADC_DATA_EINT
,
220 [WM831X_IRQ_AUXADC_DCOMP1
] = {
221 .primary
= WM831X_AUXADC_INT
,
223 .mask
= WM831X_AUXADC_DCOMP1_EINT
,
225 [WM831X_IRQ_AUXADC_DCOMP2
] = {
226 .primary
= WM831X_AUXADC_INT
,
228 .mask
= WM831X_AUXADC_DCOMP2_EINT
,
230 [WM831X_IRQ_AUXADC_DCOMP3
] = {
231 .primary
= WM831X_AUXADC_INT
,
233 .mask
= WM831X_AUXADC_DCOMP3_EINT
,
235 [WM831X_IRQ_AUXADC_DCOMP4
] = {
236 .primary
= WM831X_AUXADC_INT
,
238 .mask
= WM831X_AUXADC_DCOMP4_EINT
,
241 .primary
= WM831X_CS_INT
,
243 .mask
= WM831X_CS1_EINT
,
246 .primary
= WM831X_CS_INT
,
248 .mask
= WM831X_CS2_EINT
,
250 [WM831X_IRQ_HC_DC1
] = {
251 .primary
= WM831X_HC_INT
,
253 .mask
= WM831X_HC_DC1_EINT
,
255 [WM831X_IRQ_HC_DC2
] = {
256 .primary
= WM831X_HC_INT
,
258 .mask
= WM831X_HC_DC2_EINT
,
260 [WM831X_IRQ_UV_LDO1
] = {
261 .primary
= WM831X_UV_INT
,
263 .mask
= WM831X_UV_LDO1_EINT
,
265 [WM831X_IRQ_UV_LDO2
] = {
266 .primary
= WM831X_UV_INT
,
268 .mask
= WM831X_UV_LDO2_EINT
,
270 [WM831X_IRQ_UV_LDO3
] = {
271 .primary
= WM831X_UV_INT
,
273 .mask
= WM831X_UV_LDO3_EINT
,
275 [WM831X_IRQ_UV_LDO4
] = {
276 .primary
= WM831X_UV_INT
,
278 .mask
= WM831X_UV_LDO4_EINT
,
280 [WM831X_IRQ_UV_LDO5
] = {
281 .primary
= WM831X_UV_INT
,
283 .mask
= WM831X_UV_LDO5_EINT
,
285 [WM831X_IRQ_UV_LDO6
] = {
286 .primary
= WM831X_UV_INT
,
288 .mask
= WM831X_UV_LDO6_EINT
,
290 [WM831X_IRQ_UV_LDO7
] = {
291 .primary
= WM831X_UV_INT
,
293 .mask
= WM831X_UV_LDO7_EINT
,
295 [WM831X_IRQ_UV_LDO8
] = {
296 .primary
= WM831X_UV_INT
,
298 .mask
= WM831X_UV_LDO8_EINT
,
300 [WM831X_IRQ_UV_LDO9
] = {
301 .primary
= WM831X_UV_INT
,
303 .mask
= WM831X_UV_LDO9_EINT
,
305 [WM831X_IRQ_UV_LDO10
] = {
306 .primary
= WM831X_UV_INT
,
308 .mask
= WM831X_UV_LDO10_EINT
,
310 [WM831X_IRQ_UV_DC1
] = {
311 .primary
= WM831X_UV_INT
,
313 .mask
= WM831X_UV_DC1_EINT
,
315 [WM831X_IRQ_UV_DC2
] = {
316 .primary
= WM831X_UV_INT
,
318 .mask
= WM831X_UV_DC2_EINT
,
320 [WM831X_IRQ_UV_DC3
] = {
321 .primary
= WM831X_UV_INT
,
323 .mask
= WM831X_UV_DC3_EINT
,
325 [WM831X_IRQ_UV_DC4
] = {
326 .primary
= WM831X_UV_INT
,
328 .mask
= WM831X_UV_DC4_EINT
,
332 static inline int irq_data_to_status_reg(struct wm831x_irq_data
*irq_data
)
334 return WM831X_INTERRUPT_STATUS_1
- 1 + irq_data
->reg
;
337 static inline int irq_data_to_mask_reg(struct wm831x_irq_data
*irq_data
)
339 return WM831X_INTERRUPT_STATUS_1_MASK
- 1 + irq_data
->reg
;
342 static void __wm831x_enable_irq(struct wm831x
*wm831x
, int irq
)
344 struct wm831x_irq_data
*irq_data
= &wm831x_irqs
[irq
];
346 wm831x
->irq_masks
[irq_data
->reg
- 1] &= ~irq_data
->mask
;
347 wm831x_reg_write(wm831x
, irq_data_to_mask_reg(irq_data
),
348 wm831x
->irq_masks
[irq_data
->reg
- 1]);
351 void wm831x_enable_irq(struct wm831x
*wm831x
, int irq
)
353 mutex_lock(&wm831x
->irq_lock
);
354 __wm831x_enable_irq(wm831x
, irq
);
355 mutex_unlock(&wm831x
->irq_lock
);
357 EXPORT_SYMBOL_GPL(wm831x_enable_irq
);
359 static void __wm831x_disable_irq(struct wm831x
*wm831x
, int irq
)
361 struct wm831x_irq_data
*irq_data
= &wm831x_irqs
[irq
];
363 wm831x
->irq_masks
[irq_data
->reg
- 1] |= irq_data
->mask
;
364 wm831x_reg_write(wm831x
, irq_data_to_mask_reg(irq_data
),
365 wm831x
->irq_masks
[irq_data
->reg
- 1]);
368 void wm831x_disable_irq(struct wm831x
*wm831x
, int irq
)
370 mutex_lock(&wm831x
->irq_lock
);
371 __wm831x_disable_irq(wm831x
, irq
);
372 mutex_unlock(&wm831x
->irq_lock
);
374 EXPORT_SYMBOL_GPL(wm831x_disable_irq
);
376 int wm831x_request_irq(struct wm831x
*wm831x
,
377 unsigned int irq
, irq_handler_t handler
,
378 unsigned long flags
, const char *name
,
383 if (irq
< 0 || irq
>= WM831X_NUM_IRQS
)
386 mutex_lock(&wm831x
->irq_lock
);
388 if (wm831x_irqs
[irq
].handler
) {
389 dev_err(wm831x
->dev
, "Already have handler for IRQ %d\n", irq
);
394 wm831x_irqs
[irq
].handler
= handler
;
395 wm831x_irqs
[irq
].handler_data
= dev
;
397 __wm831x_enable_irq(wm831x
, irq
);
400 mutex_unlock(&wm831x
->irq_lock
);
404 EXPORT_SYMBOL_GPL(wm831x_request_irq
);
406 void wm831x_free_irq(struct wm831x
*wm831x
, unsigned int irq
, void *data
)
408 if (irq
< 0 || irq
>= WM831X_NUM_IRQS
)
411 mutex_lock(&wm831x
->irq_lock
);
413 wm831x_irqs
[irq
].handler
= NULL
;
414 wm831x_irqs
[irq
].handler_data
= NULL
;
416 __wm831x_disable_irq(wm831x
, irq
);
418 mutex_unlock(&wm831x
->irq_lock
);
420 EXPORT_SYMBOL_GPL(wm831x_free_irq
);
423 static void wm831x_handle_irq(struct wm831x
*wm831x
, int irq
, int status
)
425 struct wm831x_irq_data
*irq_data
= &wm831x_irqs
[irq
];
427 if (irq_data
->handler
) {
428 irq_data
->handler(irq
, irq_data
->handler_data
);
429 wm831x_reg_write(wm831x
, irq_data_to_status_reg(irq_data
),
432 dev_err(wm831x
->dev
, "Unhandled IRQ %d, masking\n", irq
);
433 __wm831x_disable_irq(wm831x
, irq
);
437 /* Main interrupt handling occurs in a workqueue since we need
438 * interrupts enabled to interact with the chip. */
439 static void wm831x_irq_worker(struct work_struct
*work
)
441 struct wm831x
*wm831x
= container_of(work
, struct wm831x
, irq_work
);
448 primary
= wm831x_reg_read(wm831x
, WM831X_SYSTEM_INTERRUPTS
);
450 dev_err(wm831x
->dev
, "Failed to read system interrupt: %d\n",
455 mutex_lock(&wm831x
->irq_lock
);
457 for (i
= 0; i
< ARRAY_SIZE(wm831x_irqs
); i
++) {
458 int offset
= wm831x_irqs
[i
].reg
- 1;
460 if (!(primary
& wm831x_irqs
[i
].primary
))
463 status
= &status_regs
[offset
];
465 /* Hopefully there should only be one register to read
466 * each time otherwise we ought to do a block read. */
468 *status
= wm831x_reg_read(wm831x
,
469 irq_data_to_status_reg(&wm831x_irqs
[i
]));
472 "Failed to read IRQ status: %d\n",
477 /* Mask out the disabled IRQs */
478 *status
&= ~wm831x
->irq_masks
[offset
];
482 if (*status
& wm831x_irqs
[i
].mask
)
483 wm831x_handle_irq(wm831x
, i
, *status
);
487 mutex_unlock(&wm831x
->irq_lock
);
489 enable_irq(wm831x
->irq
);
493 static irqreturn_t
wm831x_cpu_irq(int irq
, void *data
)
495 struct wm831x
*wm831x
= data
;
497 /* Shut the interrupt to the CPU up and schedule the actual
498 * handler; we can't check that the IRQ is asserted. */
499 disable_irq_nosync(irq
);
501 queue_work(wm831x
->irq_wq
, &wm831x
->irq_work
);
506 int wm831x_irq_init(struct wm831x
*wm831x
, int irq
)
510 mutex_init(&wm831x
->irq_lock
);
513 dev_warn(wm831x
->dev
,
514 "No interrupt specified - functionality limited\n");
519 wm831x
->irq_wq
= create_singlethread_workqueue("wm831x-irq");
520 if (!wm831x
->irq_wq
) {
521 dev_err(wm831x
->dev
, "Failed to allocate IRQ worker\n");
526 INIT_WORK(&wm831x
->irq_work
, wm831x_irq_worker
);
528 /* Mask the individual interrupt sources */
529 for (i
= 0; i
< ARRAY_SIZE(wm831x
->irq_masks
); i
++) {
530 wm831x
->irq_masks
[i
] = 0xffff;
531 wm831x_reg_write(wm831x
, WM831X_INTERRUPT_STATUS_1_MASK
+ i
,
535 /* Enable top level interrupts, we mask at secondary level */
536 wm831x_reg_write(wm831x
, WM831X_SYSTEM_INTERRUPTS_MASK
, 0);
538 /* We're good to go. We set IRQF_SHARED since there's a
539 * chance the driver will interoperate with another driver but
540 * the need to disable the IRQ while handing via I2C/SPI means
541 * that this may break and performance will be impacted. If
542 * this does happen it's a hardware design issue and the only
543 * other alternative would be polling.
545 ret
= request_irq(irq
, wm831x_cpu_irq
, IRQF_TRIGGER_LOW
| IRQF_SHARED
,
548 dev_err(wm831x
->dev
, "Failed to request IRQ %d: %d\n",
556 void wm831x_irq_exit(struct wm831x
*wm831x
)
559 free_irq(wm831x
->irq
, wm831x
);