[PATCH] sched: reduce task_struct size
[linux-2.6/kmemtrace.git] / drivers / net / wan / dscc4.c
blob50d2f9108dca364806befcf9c1a068bf7609f4ef
1 /*
2 * drivers/net/wan/dscc4/dscc4.c: a DSCC4 HDLC driver for Linux
4 * This software may be used and distributed according to the terms of the
5 * GNU General Public License.
7 * The author may be reached as romieu@cogenit.fr.
8 * Specific bug reports/asian food will be welcome.
10 * Special thanks to the nice people at CS-Telecom for the hardware and the
11 * access to the test/measure tools.
14 * Theory of Operation
16 * I. Board Compatibility
18 * This device driver is designed for the Siemens PEB20534 4 ports serial
19 * controller as found on Etinc PCISYNC cards. The documentation for the
20 * chipset is available at http://www.infineon.com:
21 * - Data Sheet "DSCC4, DMA Supported Serial Communication Controller with
22 * 4 Channels, PEB 20534 Version 2.1, PEF 20534 Version 2.1";
23 * - Application Hint "Management of DSCC4 on-chip FIFO resources".
24 * - Errata sheet DS5 (courtesy of Michael Skerritt).
25 * Jens David has built an adapter based on the same chipset. Take a look
26 * at http://www.afthd.tu-darmstadt.de/~dg1kjd/pciscc4 for a specific
27 * driver.
28 * Sample code (2 revisions) is available at Infineon.
30 * II. Board-specific settings
32 * Pcisync can transmit some clock signal to the outside world on the
33 * *first two* ports provided you put a quartz and a line driver on it and
34 * remove the jumpers. The operation is described on Etinc web site. If you
35 * go DCE on these ports, don't forget to use an adequate cable.
37 * Sharing of the PCI interrupt line for this board is possible.
39 * III. Driver operation
41 * The rx/tx operations are based on a linked list of descriptors. The driver
42 * doesn't use HOLD mode any more. HOLD mode is definitely buggy and the more
43 * I tried to fix it, the more it started to look like (convoluted) software
44 * mutation of LxDA method. Errata sheet DS5 suggests to use LxDA: consider
45 * this a rfc2119 MUST.
47 * Tx direction
48 * When the tx ring is full, the xmit routine issues a call to netdev_stop.
49 * The device is supposed to be enabled again during an ALLS irq (we could
50 * use HI but as it's easy to lose events, it's fscked).
52 * Rx direction
53 * The received frames aren't supposed to span over multiple receiving areas.
54 * I may implement it some day but it isn't the highest ranked item.
56 * IV. Notes
57 * The current error (XDU, RFO) recovery code is untested.
58 * So far, RDO takes his RX channel down and the right sequence to enable it
59 * again is still a mistery. If RDO happens, plan a reboot. More details
60 * in the code (NB: as this happens, TX still works).
61 * Don't mess the cables during operation, especially on DTE ports. I don't
62 * suggest it for DCE either but at least one can get some messages instead
63 * of a complete instant freeze.
64 * Tests are done on Rev. 20 of the silicium. The RDO handling changes with
65 * the documentation/chipset releases.
67 * TODO:
68 * - test X25.
69 * - use polling at high irq/s,
70 * - performance analysis,
71 * - endianness.
73 * 2001/12/10 Daniela Squassoni <daniela@cyclades.com>
74 * - Contribution to support the new generic HDLC layer.
76 * 2002/01 Ueimor
77 * - old style interface removal
78 * - dscc4_release_ring fix (related to DMA mapping)
79 * - hard_start_xmit fix (hint: TxSizeMax)
80 * - misc crapectomy.
83 #include <linux/module.h>
84 #include <linux/types.h>
85 #include <linux/errno.h>
86 #include <linux/list.h>
87 #include <linux/ioport.h>
88 #include <linux/pci.h>
89 #include <linux/kernel.h>
90 #include <linux/mm.h>
92 #include <asm/system.h>
93 #include <asm/cache.h>
94 #include <asm/byteorder.h>
95 #include <asm/uaccess.h>
96 #include <asm/io.h>
97 #include <asm/irq.h>
99 #include <linux/init.h>
100 #include <linux/string.h>
102 #include <linux/if_arp.h>
103 #include <linux/netdevice.h>
104 #include <linux/skbuff.h>
105 #include <linux/delay.h>
106 #include <net/syncppp.h>
107 #include <linux/hdlc.h>
108 #include <linux/mutex.h>
110 /* Version */
111 static const char version[] = "$Id: dscc4.c,v 1.173 2003/09/20 23:55:34 romieu Exp $ for Linux\n";
112 static int debug;
113 static int quartz;
115 #ifdef CONFIG_DSCC4_PCI_RST
116 static DEFINE_MUTEX(dscc4_mutex);
117 static u32 dscc4_pci_config_store[16];
118 #endif
120 #define DRV_NAME "dscc4"
122 #undef DSCC4_POLLING
124 /* Module parameters */
126 MODULE_AUTHOR("Maintainer: Francois Romieu <romieu@cogenit.fr>");
127 MODULE_DESCRIPTION("Siemens PEB20534 PCI Controler");
128 MODULE_LICENSE("GPL");
129 module_param(debug, int, 0);
130 MODULE_PARM_DESC(debug,"Enable/disable extra messages");
131 module_param(quartz, int, 0);
132 MODULE_PARM_DESC(quartz,"If present, on-board quartz frequency (Hz)");
134 /* Structures */
136 struct thingie {
137 int define;
138 u32 bits;
141 struct TxFD {
142 u32 state;
143 u32 next;
144 u32 data;
145 u32 complete;
146 u32 jiffies; /* Allows sizeof(TxFD) == sizeof(RxFD) + extra hack */
149 struct RxFD {
150 u32 state1;
151 u32 next;
152 u32 data;
153 u32 state2;
154 u32 end;
157 #define DUMMY_SKB_SIZE 64
158 #define TX_LOW 8
159 #define TX_RING_SIZE 32
160 #define RX_RING_SIZE 32
161 #define TX_TOTAL_SIZE TX_RING_SIZE*sizeof(struct TxFD)
162 #define RX_TOTAL_SIZE RX_RING_SIZE*sizeof(struct RxFD)
163 #define IRQ_RING_SIZE 64 /* Keep it a multiple of 32 */
164 #define TX_TIMEOUT (HZ/10)
165 #define DSCC4_HZ_MAX 33000000
166 #define BRR_DIVIDER_MAX 64*0x00004000 /* Cf errata DS5 p.10 */
167 #define dev_per_card 4
168 #define SCC_REGISTERS_MAX 23 /* Cf errata DS5 p.4 */
170 #define SOURCE_ID(flags) (((flags) >> 28) & 0x03)
171 #define TO_SIZE(state) (((state) >> 16) & 0x1fff)
174 * Given the operating range of Linux HDLC, the 2 defines below could be
175 * made simpler. However they are a fine reminder for the limitations of
176 * the driver: it's better to stay < TxSizeMax and < RxSizeMax.
178 #define TO_STATE_TX(len) cpu_to_le32(((len) & TxSizeMax) << 16)
179 #define TO_STATE_RX(len) cpu_to_le32((RX_MAX(len) % RxSizeMax) << 16)
180 #define RX_MAX(len) ((((len) >> 5) + 1) << 5) /* Cf RLCR */
181 #define SCC_REG_START(dpriv) (SCC_START+(dpriv->dev_id)*SCC_OFFSET)
183 struct dscc4_pci_priv {
184 u32 *iqcfg;
185 int cfg_cur;
186 spinlock_t lock;
187 struct pci_dev *pdev;
189 struct dscc4_dev_priv *root;
190 dma_addr_t iqcfg_dma;
191 u32 xtal_hz;
194 struct dscc4_dev_priv {
195 struct sk_buff *rx_skbuff[RX_RING_SIZE];
196 struct sk_buff *tx_skbuff[TX_RING_SIZE];
198 struct RxFD *rx_fd;
199 struct TxFD *tx_fd;
200 u32 *iqrx;
201 u32 *iqtx;
203 /* FIXME: check all the volatile are required */
204 volatile u32 tx_current;
205 u32 rx_current;
206 u32 iqtx_current;
207 u32 iqrx_current;
209 volatile u32 tx_dirty;
210 volatile u32 ltda;
211 u32 rx_dirty;
212 u32 lrda;
214 dma_addr_t tx_fd_dma;
215 dma_addr_t rx_fd_dma;
216 dma_addr_t iqtx_dma;
217 dma_addr_t iqrx_dma;
219 u32 scc_regs[SCC_REGISTERS_MAX]; /* Cf errata DS5 p.4 */
221 struct timer_list timer;
223 struct dscc4_pci_priv *pci_priv;
224 spinlock_t lock;
226 int dev_id;
227 volatile u32 flags;
228 u32 timer_help;
230 unsigned short encoding;
231 unsigned short parity;
232 struct net_device *dev;
233 sync_serial_settings settings;
234 void __iomem *base_addr;
235 u32 __pad __attribute__ ((aligned (4)));
238 /* GLOBAL registers definitions */
239 #define GCMDR 0x00
240 #define GSTAR 0x04
241 #define GMODE 0x08
242 #define IQLENR0 0x0C
243 #define IQLENR1 0x10
244 #define IQRX0 0x14
245 #define IQTX0 0x24
246 #define IQCFG 0x3c
247 #define FIFOCR1 0x44
248 #define FIFOCR2 0x48
249 #define FIFOCR3 0x4c
250 #define FIFOCR4 0x34
251 #define CH0CFG 0x50
252 #define CH0BRDA 0x54
253 #define CH0BTDA 0x58
254 #define CH0FRDA 0x98
255 #define CH0FTDA 0xb0
256 #define CH0LRDA 0xc8
257 #define CH0LTDA 0xe0
259 /* SCC registers definitions */
260 #define SCC_START 0x0100
261 #define SCC_OFFSET 0x80
262 #define CMDR 0x00
263 #define STAR 0x04
264 #define CCR0 0x08
265 #define CCR1 0x0c
266 #define CCR2 0x10
267 #define BRR 0x2C
268 #define RLCR 0x40
269 #define IMR 0x54
270 #define ISR 0x58
272 #define GPDIR 0x0400
273 #define GPDATA 0x0404
274 #define GPIM 0x0408
276 /* Bit masks */
277 #define EncodingMask 0x00700000
278 #define CrcMask 0x00000003
280 #define IntRxScc0 0x10000000
281 #define IntTxScc0 0x01000000
283 #define TxPollCmd 0x00000400
284 #define RxActivate 0x08000000
285 #define MTFi 0x04000000
286 #define Rdr 0x00400000
287 #define Rdt 0x00200000
288 #define Idr 0x00100000
289 #define Idt 0x00080000
290 #define TxSccRes 0x01000000
291 #define RxSccRes 0x00010000
292 #define TxSizeMax 0x1fff /* Datasheet DS1 - 11.1.1.1 */
293 #define RxSizeMax 0x1ffc /* Datasheet DS1 - 11.1.2.1 */
295 #define Ccr0ClockMask 0x0000003f
296 #define Ccr1LoopMask 0x00000200
297 #define IsrMask 0x000fffff
298 #define BrrExpMask 0x00000f00
299 #define BrrMultMask 0x0000003f
300 #define EncodingMask 0x00700000
301 #define Hold 0x40000000
302 #define SccBusy 0x10000000
303 #define PowerUp 0x80000000
304 #define Vis 0x00001000
305 #define FrameOk (FrameVfr | FrameCrc)
306 #define FrameVfr 0x80
307 #define FrameRdo 0x40
308 #define FrameCrc 0x20
309 #define FrameRab 0x10
310 #define FrameAborted 0x00000200
311 #define FrameEnd 0x80000000
312 #define DataComplete 0x40000000
313 #define LengthCheck 0x00008000
314 #define SccEvt 0x02000000
315 #define NoAck 0x00000200
316 #define Action 0x00000001
317 #define HiDesc 0x20000000
319 /* SCC events */
320 #define RxEvt 0xf0000000
321 #define TxEvt 0x0f000000
322 #define Alls 0x00040000
323 #define Xdu 0x00010000
324 #define Cts 0x00004000
325 #define Xmr 0x00002000
326 #define Xpr 0x00001000
327 #define Rdo 0x00000080
328 #define Rfs 0x00000040
329 #define Cd 0x00000004
330 #define Rfo 0x00000002
331 #define Flex 0x00000001
333 /* DMA core events */
334 #define Cfg 0x00200000
335 #define Hi 0x00040000
336 #define Fi 0x00020000
337 #define Err 0x00010000
338 #define Arf 0x00000002
339 #define ArAck 0x00000001
341 /* State flags */
342 #define Ready 0x00000000
343 #define NeedIDR 0x00000001
344 #define NeedIDT 0x00000002
345 #define RdoSet 0x00000004
346 #define FakeReset 0x00000008
348 /* Don't mask RDO. Ever. */
349 #ifdef DSCC4_POLLING
350 #define EventsMask 0xfffeef7f
351 #else
352 #define EventsMask 0xfffa8f7a
353 #endif
355 /* Functions prototypes */
356 static void dscc4_rx_irq(struct dscc4_pci_priv *, struct dscc4_dev_priv *);
357 static void dscc4_tx_irq(struct dscc4_pci_priv *, struct dscc4_dev_priv *);
358 static int dscc4_found1(struct pci_dev *, void __iomem *ioaddr);
359 static int dscc4_init_one(struct pci_dev *, const struct pci_device_id *ent);
360 static int dscc4_open(struct net_device *);
361 static int dscc4_start_xmit(struct sk_buff *, struct net_device *);
362 static int dscc4_close(struct net_device *);
363 static int dscc4_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
364 static int dscc4_init_ring(struct net_device *);
365 static void dscc4_release_ring(struct dscc4_dev_priv *);
366 static void dscc4_timer(unsigned long);
367 static void dscc4_tx_timeout(struct net_device *);
368 static irqreturn_t dscc4_irq(int irq, void *dev_id);
369 static int dscc4_hdlc_attach(struct net_device *, unsigned short, unsigned short);
370 static int dscc4_set_iface(struct dscc4_dev_priv *, struct net_device *);
371 #ifdef DSCC4_POLLING
372 static int dscc4_tx_poll(struct dscc4_dev_priv *, struct net_device *);
373 #endif
375 static inline struct dscc4_dev_priv *dscc4_priv(struct net_device *dev)
377 return dev_to_hdlc(dev)->priv;
380 static inline struct net_device *dscc4_to_dev(struct dscc4_dev_priv *p)
382 return p->dev;
385 static void scc_patchl(u32 mask, u32 value, struct dscc4_dev_priv *dpriv,
386 struct net_device *dev, int offset)
388 u32 state;
390 /* Cf scc_writel for concern regarding thread-safety */
391 state = dpriv->scc_regs[offset >> 2];
392 state &= ~mask;
393 state |= value;
394 dpriv->scc_regs[offset >> 2] = state;
395 writel(state, dpriv->base_addr + SCC_REG_START(dpriv) + offset);
398 static void scc_writel(u32 bits, struct dscc4_dev_priv *dpriv,
399 struct net_device *dev, int offset)
402 * Thread-UNsafe.
403 * As of 2002/02/16, there are no thread racing for access.
405 dpriv->scc_regs[offset >> 2] = bits;
406 writel(bits, dpriv->base_addr + SCC_REG_START(dpriv) + offset);
409 static inline u32 scc_readl(struct dscc4_dev_priv *dpriv, int offset)
411 return dpriv->scc_regs[offset >> 2];
414 static u32 scc_readl_star(struct dscc4_dev_priv *dpriv, struct net_device *dev)
416 /* Cf errata DS5 p.4 */
417 readl(dpriv->base_addr + SCC_REG_START(dpriv) + STAR);
418 return readl(dpriv->base_addr + SCC_REG_START(dpriv) + STAR);
421 static inline void dscc4_do_tx(struct dscc4_dev_priv *dpriv,
422 struct net_device *dev)
424 dpriv->ltda = dpriv->tx_fd_dma +
425 ((dpriv->tx_current-1)%TX_RING_SIZE)*sizeof(struct TxFD);
426 writel(dpriv->ltda, dpriv->base_addr + CH0LTDA + dpriv->dev_id*4);
427 /* Flush posted writes *NOW* */
428 readl(dpriv->base_addr + CH0LTDA + dpriv->dev_id*4);
431 static inline void dscc4_rx_update(struct dscc4_dev_priv *dpriv,
432 struct net_device *dev)
434 dpriv->lrda = dpriv->rx_fd_dma +
435 ((dpriv->rx_dirty - 1)%RX_RING_SIZE)*sizeof(struct RxFD);
436 writel(dpriv->lrda, dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
439 static inline unsigned int dscc4_tx_done(struct dscc4_dev_priv *dpriv)
441 return dpriv->tx_current == dpriv->tx_dirty;
444 static inline unsigned int dscc4_tx_quiescent(struct dscc4_dev_priv *dpriv,
445 struct net_device *dev)
447 return readl(dpriv->base_addr + CH0FTDA + dpriv->dev_id*4) == dpriv->ltda;
450 static int state_check(u32 state, struct dscc4_dev_priv *dpriv,
451 struct net_device *dev, const char *msg)
453 int ret = 0;
455 if (debug > 1) {
456 if (SOURCE_ID(state) != dpriv->dev_id) {
457 printk(KERN_DEBUG "%s (%s): Source Id=%d, state=%08x\n",
458 dev->name, msg, SOURCE_ID(state), state );
459 ret = -1;
461 if (state & 0x0df80c00) {
462 printk(KERN_DEBUG "%s (%s): state=%08x (UFO alert)\n",
463 dev->name, msg, state);
464 ret = -1;
467 return ret;
470 static void dscc4_tx_print(struct net_device *dev,
471 struct dscc4_dev_priv *dpriv,
472 char *msg)
474 printk(KERN_DEBUG "%s: tx_current=%02d tx_dirty=%02d (%s)\n",
475 dev->name, dpriv->tx_current, dpriv->tx_dirty, msg);
478 static void dscc4_release_ring(struct dscc4_dev_priv *dpriv)
480 struct pci_dev *pdev = dpriv->pci_priv->pdev;
481 struct TxFD *tx_fd = dpriv->tx_fd;
482 struct RxFD *rx_fd = dpriv->rx_fd;
483 struct sk_buff **skbuff;
484 int i;
486 pci_free_consistent(pdev, TX_TOTAL_SIZE, tx_fd, dpriv->tx_fd_dma);
487 pci_free_consistent(pdev, RX_TOTAL_SIZE, rx_fd, dpriv->rx_fd_dma);
489 skbuff = dpriv->tx_skbuff;
490 for (i = 0; i < TX_RING_SIZE; i++) {
491 if (*skbuff) {
492 pci_unmap_single(pdev, tx_fd->data, (*skbuff)->len,
493 PCI_DMA_TODEVICE);
494 dev_kfree_skb(*skbuff);
496 skbuff++;
497 tx_fd++;
500 skbuff = dpriv->rx_skbuff;
501 for (i = 0; i < RX_RING_SIZE; i++) {
502 if (*skbuff) {
503 pci_unmap_single(pdev, rx_fd->data,
504 RX_MAX(HDLC_MAX_MRU), PCI_DMA_FROMDEVICE);
505 dev_kfree_skb(*skbuff);
507 skbuff++;
508 rx_fd++;
512 static inline int try_get_rx_skb(struct dscc4_dev_priv *dpriv,
513 struct net_device *dev)
515 unsigned int dirty = dpriv->rx_dirty%RX_RING_SIZE;
516 struct RxFD *rx_fd = dpriv->rx_fd + dirty;
517 const int len = RX_MAX(HDLC_MAX_MRU);
518 struct sk_buff *skb;
519 int ret = 0;
521 skb = dev_alloc_skb(len);
522 dpriv->rx_skbuff[dirty] = skb;
523 if (skb) {
524 skb->protocol = hdlc_type_trans(skb, dev);
525 rx_fd->data = pci_map_single(dpriv->pci_priv->pdev, skb->data,
526 len, PCI_DMA_FROMDEVICE);
527 } else {
528 rx_fd->data = (u32) NULL;
529 ret = -1;
531 return ret;
535 * IRQ/thread/whatever safe
537 static int dscc4_wait_ack_cec(struct dscc4_dev_priv *dpriv,
538 struct net_device *dev, char *msg)
540 s8 i = 0;
542 do {
543 if (!(scc_readl_star(dpriv, dev) & SccBusy)) {
544 printk(KERN_DEBUG "%s: %s ack (%d try)\n", dev->name,
545 msg, i);
546 goto done;
548 schedule_timeout_uninterruptible(10);
549 rmb();
550 } while (++i > 0);
551 printk(KERN_ERR "%s: %s timeout\n", dev->name, msg);
552 done:
553 return (i >= 0) ? i : -EAGAIN;
556 static int dscc4_do_action(struct net_device *dev, char *msg)
558 void __iomem *ioaddr = dscc4_priv(dev)->base_addr;
559 s16 i = 0;
561 writel(Action, ioaddr + GCMDR);
562 ioaddr += GSTAR;
563 do {
564 u32 state = readl(ioaddr);
566 if (state & ArAck) {
567 printk(KERN_DEBUG "%s: %s ack\n", dev->name, msg);
568 writel(ArAck, ioaddr);
569 goto done;
570 } else if (state & Arf) {
571 printk(KERN_ERR "%s: %s failed\n", dev->name, msg);
572 writel(Arf, ioaddr);
573 i = -1;
574 goto done;
576 rmb();
577 } while (++i > 0);
578 printk(KERN_ERR "%s: %s timeout\n", dev->name, msg);
579 done:
580 return i;
583 static inline int dscc4_xpr_ack(struct dscc4_dev_priv *dpriv)
585 int cur = dpriv->iqtx_current%IRQ_RING_SIZE;
586 s8 i = 0;
588 do {
589 if (!(dpriv->flags & (NeedIDR | NeedIDT)) ||
590 (dpriv->iqtx[cur] & Xpr))
591 break;
592 smp_rmb();
593 schedule_timeout_uninterruptible(10);
594 } while (++i > 0);
596 return (i >= 0 ) ? i : -EAGAIN;
599 #if 0 /* dscc4_{rx/tx}_reset are both unreliable - more tweak needed */
600 static void dscc4_rx_reset(struct dscc4_dev_priv *dpriv, struct net_device *dev)
602 unsigned long flags;
604 spin_lock_irqsave(&dpriv->pci_priv->lock, flags);
605 /* Cf errata DS5 p.6 */
606 writel(0x00000000, dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
607 scc_patchl(PowerUp, 0, dpriv, dev, CCR0);
608 readl(dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
609 writel(MTFi|Rdr, dpriv->base_addr + dpriv->dev_id*0x0c + CH0CFG);
610 writel(Action, dpriv->base_addr + GCMDR);
611 spin_unlock_irqrestore(&dpriv->pci_priv->lock, flags);
614 #endif
616 #if 0
617 static void dscc4_tx_reset(struct dscc4_dev_priv *dpriv, struct net_device *dev)
619 u16 i = 0;
621 /* Cf errata DS5 p.7 */
622 scc_patchl(PowerUp, 0, dpriv, dev, CCR0);
623 scc_writel(0x00050000, dpriv, dev, CCR2);
625 * Must be longer than the time required to fill the fifo.
627 while (!dscc4_tx_quiescent(dpriv, dev) && ++i) {
628 udelay(1);
629 wmb();
632 writel(MTFi|Rdt, dpriv->base_addr + dpriv->dev_id*0x0c + CH0CFG);
633 if (dscc4_do_action(dev, "Rdt") < 0)
634 printk(KERN_ERR "%s: Tx reset failed\n", dev->name);
636 #endif
638 /* TODO: (ab)use this function to refill a completely depleted RX ring. */
639 static inline void dscc4_rx_skb(struct dscc4_dev_priv *dpriv,
640 struct net_device *dev)
642 struct RxFD *rx_fd = dpriv->rx_fd + dpriv->rx_current%RX_RING_SIZE;
643 struct net_device_stats *stats = hdlc_stats(dev);
644 struct pci_dev *pdev = dpriv->pci_priv->pdev;
645 struct sk_buff *skb;
646 int pkt_len;
648 skb = dpriv->rx_skbuff[dpriv->rx_current++%RX_RING_SIZE];
649 if (!skb) {
650 printk(KERN_DEBUG "%s: skb=0 (%s)\n", dev->name, __FUNCTION__);
651 goto refill;
653 pkt_len = TO_SIZE(rx_fd->state2);
654 pci_unmap_single(pdev, rx_fd->data, RX_MAX(HDLC_MAX_MRU), PCI_DMA_FROMDEVICE);
655 if ((skb->data[--pkt_len] & FrameOk) == FrameOk) {
656 stats->rx_packets++;
657 stats->rx_bytes += pkt_len;
658 skb_put(skb, pkt_len);
659 if (netif_running(dev))
660 skb->protocol = hdlc_type_trans(skb, dev);
661 skb->dev->last_rx = jiffies;
662 netif_rx(skb);
663 } else {
664 if (skb->data[pkt_len] & FrameRdo)
665 stats->rx_fifo_errors++;
666 else if (!(skb->data[pkt_len] | ~FrameCrc))
667 stats->rx_crc_errors++;
668 else if (!(skb->data[pkt_len] | ~(FrameVfr | FrameRab)))
669 stats->rx_length_errors++;
670 else
671 stats->rx_errors++;
672 dev_kfree_skb_irq(skb);
674 refill:
675 while ((dpriv->rx_dirty - dpriv->rx_current) % RX_RING_SIZE) {
676 if (try_get_rx_skb(dpriv, dev) < 0)
677 break;
678 dpriv->rx_dirty++;
680 dscc4_rx_update(dpriv, dev);
681 rx_fd->state2 = 0x00000000;
682 rx_fd->end = 0xbabeface;
685 static void dscc4_free1(struct pci_dev *pdev)
687 struct dscc4_pci_priv *ppriv;
688 struct dscc4_dev_priv *root;
689 int i;
691 ppriv = pci_get_drvdata(pdev);
692 root = ppriv->root;
694 for (i = 0; i < dev_per_card; i++)
695 unregister_hdlc_device(dscc4_to_dev(root + i));
697 pci_set_drvdata(pdev, NULL);
699 for (i = 0; i < dev_per_card; i++)
700 free_netdev(root[i].dev);
701 kfree(root);
702 kfree(ppriv);
705 static int __devinit dscc4_init_one(struct pci_dev *pdev,
706 const struct pci_device_id *ent)
708 struct dscc4_pci_priv *priv;
709 struct dscc4_dev_priv *dpriv;
710 void __iomem *ioaddr;
711 int i, rc;
713 printk(KERN_DEBUG "%s", version);
715 rc = pci_enable_device(pdev);
716 if (rc < 0)
717 goto out;
719 rc = pci_request_region(pdev, 0, "registers");
720 if (rc < 0) {
721 printk(KERN_ERR "%s: can't reserve MMIO region (regs)\n",
722 DRV_NAME);
723 goto err_disable_0;
725 rc = pci_request_region(pdev, 1, "LBI interface");
726 if (rc < 0) {
727 printk(KERN_ERR "%s: can't reserve MMIO region (lbi)\n",
728 DRV_NAME);
729 goto err_free_mmio_region_1;
732 ioaddr = ioremap(pci_resource_start(pdev, 0),
733 pci_resource_len(pdev, 0));
734 if (!ioaddr) {
735 printk(KERN_ERR "%s: cannot remap MMIO region %llx @ %llx\n",
736 DRV_NAME, (unsigned long long)pci_resource_len(pdev, 0),
737 (unsigned long long)pci_resource_start(pdev, 0));
738 rc = -EIO;
739 goto err_free_mmio_regions_2;
741 printk(KERN_DEBUG "Siemens DSCC4, MMIO at %#llx (regs), %#llx (lbi), IRQ %d\n",
742 (unsigned long long)pci_resource_start(pdev, 0),
743 (unsigned long long)pci_resource_start(pdev, 1), pdev->irq);
745 /* Cf errata DS5 p.2 */
746 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xf8);
747 pci_set_master(pdev);
749 rc = dscc4_found1(pdev, ioaddr);
750 if (rc < 0)
751 goto err_iounmap_3;
753 priv = pci_get_drvdata(pdev);
755 rc = request_irq(pdev->irq, dscc4_irq, IRQF_SHARED, DRV_NAME, priv->root);
756 if (rc < 0) {
757 printk(KERN_WARNING "%s: IRQ %d busy\n", DRV_NAME, pdev->irq);
758 goto err_release_4;
761 /* power up/little endian/dma core controlled via lrda/ltda */
762 writel(0x00000001, ioaddr + GMODE);
763 /* Shared interrupt queue */
765 u32 bits;
767 bits = (IRQ_RING_SIZE >> 5) - 1;
768 bits |= bits << 4;
769 bits |= bits << 8;
770 bits |= bits << 16;
771 writel(bits, ioaddr + IQLENR0);
773 /* Global interrupt queue */
774 writel((u32)(((IRQ_RING_SIZE >> 5) - 1) << 20), ioaddr + IQLENR1);
775 priv->iqcfg = (u32 *) pci_alloc_consistent(pdev,
776 IRQ_RING_SIZE*sizeof(u32), &priv->iqcfg_dma);
777 if (!priv->iqcfg)
778 goto err_free_irq_5;
779 writel(priv->iqcfg_dma, ioaddr + IQCFG);
781 rc = -ENOMEM;
784 * SCC 0-3 private rx/tx irq structures
785 * IQRX/TXi needs to be set soon. Learned it the hard way...
787 for (i = 0; i < dev_per_card; i++) {
788 dpriv = priv->root + i;
789 dpriv->iqtx = (u32 *) pci_alloc_consistent(pdev,
790 IRQ_RING_SIZE*sizeof(u32), &dpriv->iqtx_dma);
791 if (!dpriv->iqtx)
792 goto err_free_iqtx_6;
793 writel(dpriv->iqtx_dma, ioaddr + IQTX0 + i*4);
795 for (i = 0; i < dev_per_card; i++) {
796 dpriv = priv->root + i;
797 dpriv->iqrx = (u32 *) pci_alloc_consistent(pdev,
798 IRQ_RING_SIZE*sizeof(u32), &dpriv->iqrx_dma);
799 if (!dpriv->iqrx)
800 goto err_free_iqrx_7;
801 writel(dpriv->iqrx_dma, ioaddr + IQRX0 + i*4);
804 /* Cf application hint. Beware of hard-lock condition on threshold. */
805 writel(0x42104000, ioaddr + FIFOCR1);
806 //writel(0x9ce69800, ioaddr + FIFOCR2);
807 writel(0xdef6d800, ioaddr + FIFOCR2);
808 //writel(0x11111111, ioaddr + FIFOCR4);
809 writel(0x18181818, ioaddr + FIFOCR4);
810 // FIXME: should depend on the chipset revision
811 writel(0x0000000e, ioaddr + FIFOCR3);
813 writel(0xff200001, ioaddr + GCMDR);
815 rc = 0;
816 out:
817 return rc;
819 err_free_iqrx_7:
820 while (--i >= 0) {
821 dpriv = priv->root + i;
822 pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
823 dpriv->iqrx, dpriv->iqrx_dma);
825 i = dev_per_card;
826 err_free_iqtx_6:
827 while (--i >= 0) {
828 dpriv = priv->root + i;
829 pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
830 dpriv->iqtx, dpriv->iqtx_dma);
832 pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32), priv->iqcfg,
833 priv->iqcfg_dma);
834 err_free_irq_5:
835 free_irq(pdev->irq, priv->root);
836 err_release_4:
837 dscc4_free1(pdev);
838 err_iounmap_3:
839 iounmap (ioaddr);
840 err_free_mmio_regions_2:
841 pci_release_region(pdev, 1);
842 err_free_mmio_region_1:
843 pci_release_region(pdev, 0);
844 err_disable_0:
845 pci_disable_device(pdev);
846 goto out;
850 * Let's hope the default values are decent enough to protect my
851 * feet from the user's gun - Ueimor
853 static void dscc4_init_registers(struct dscc4_dev_priv *dpriv,
854 struct net_device *dev)
856 /* No interrupts, SCC core disabled. Let's relax */
857 scc_writel(0x00000000, dpriv, dev, CCR0);
859 scc_writel(LengthCheck | (HDLC_MAX_MRU >> 5), dpriv, dev, RLCR);
862 * No address recognition/crc-CCITT/cts enabled
863 * Shared flags transmission disabled - cf errata DS5 p.11
864 * Carrier detect disabled - cf errata p.14
865 * FIXME: carrier detection/polarity may be handled more gracefully.
867 scc_writel(0x02408000, dpriv, dev, CCR1);
869 /* crc not forwarded - Cf errata DS5 p.11 */
870 scc_writel(0x00050008 & ~RxActivate, dpriv, dev, CCR2);
871 // crc forwarded
872 //scc_writel(0x00250008 & ~RxActivate, dpriv, dev, CCR2);
875 static inline int dscc4_set_quartz(struct dscc4_dev_priv *dpriv, int hz)
877 int ret = 0;
879 if ((hz < 0) || (hz > DSCC4_HZ_MAX))
880 ret = -EOPNOTSUPP;
881 else
882 dpriv->pci_priv->xtal_hz = hz;
884 return ret;
887 static int dscc4_found1(struct pci_dev *pdev, void __iomem *ioaddr)
889 struct dscc4_pci_priv *ppriv;
890 struct dscc4_dev_priv *root;
891 int i, ret = -ENOMEM;
893 root = kcalloc(dev_per_card, sizeof(*root), GFP_KERNEL);
894 if (!root) {
895 printk(KERN_ERR "%s: can't allocate data\n", DRV_NAME);
896 goto err_out;
899 for (i = 0; i < dev_per_card; i++) {
900 root[i].dev = alloc_hdlcdev(root + i);
901 if (!root[i].dev)
902 goto err_free_dev;
905 ppriv = kzalloc(sizeof(*ppriv), GFP_KERNEL);
906 if (!ppriv) {
907 printk(KERN_ERR "%s: can't allocate private data\n", DRV_NAME);
908 goto err_free_dev;
911 ppriv->root = root;
912 spin_lock_init(&ppriv->lock);
914 for (i = 0; i < dev_per_card; i++) {
915 struct dscc4_dev_priv *dpriv = root + i;
916 struct net_device *d = dscc4_to_dev(dpriv);
917 hdlc_device *hdlc = dev_to_hdlc(d);
919 d->base_addr = (unsigned long)ioaddr;
920 d->init = NULL;
921 d->irq = pdev->irq;
922 d->open = dscc4_open;
923 d->stop = dscc4_close;
924 d->set_multicast_list = NULL;
925 d->do_ioctl = dscc4_ioctl;
926 d->tx_timeout = dscc4_tx_timeout;
927 d->watchdog_timeo = TX_TIMEOUT;
928 SET_MODULE_OWNER(d);
929 SET_NETDEV_DEV(d, &pdev->dev);
931 dpriv->dev_id = i;
932 dpriv->pci_priv = ppriv;
933 dpriv->base_addr = ioaddr;
934 spin_lock_init(&dpriv->lock);
936 hdlc->xmit = dscc4_start_xmit;
937 hdlc->attach = dscc4_hdlc_attach;
939 dscc4_init_registers(dpriv, d);
940 dpriv->parity = PARITY_CRC16_PR0_CCITT;
941 dpriv->encoding = ENCODING_NRZ;
943 ret = dscc4_init_ring(d);
944 if (ret < 0)
945 goto err_unregister;
947 ret = register_hdlc_device(d);
948 if (ret < 0) {
949 printk(KERN_ERR "%s: unable to register\n", DRV_NAME);
950 dscc4_release_ring(dpriv);
951 goto err_unregister;
955 ret = dscc4_set_quartz(root, quartz);
956 if (ret < 0)
957 goto err_unregister;
959 pci_set_drvdata(pdev, ppriv);
960 return ret;
962 err_unregister:
963 while (i-- > 0) {
964 dscc4_release_ring(root + i);
965 unregister_hdlc_device(dscc4_to_dev(root + i));
967 kfree(ppriv);
968 i = dev_per_card;
969 err_free_dev:
970 while (i-- > 0)
971 free_netdev(root[i].dev);
972 kfree(root);
973 err_out:
974 return ret;
977 /* FIXME: get rid of the unneeded code */
978 static void dscc4_timer(unsigned long data)
980 struct net_device *dev = (struct net_device *)data;
981 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
982 // struct dscc4_pci_priv *ppriv;
984 goto done;
985 done:
986 dpriv->timer.expires = jiffies + TX_TIMEOUT;
987 add_timer(&dpriv->timer);
990 static void dscc4_tx_timeout(struct net_device *dev)
992 /* FIXME: something is missing there */
995 static int dscc4_loopback_check(struct dscc4_dev_priv *dpriv)
997 sync_serial_settings *settings = &dpriv->settings;
999 if (settings->loopback && (settings->clock_type != CLOCK_INT)) {
1000 struct net_device *dev = dscc4_to_dev(dpriv);
1002 printk(KERN_INFO "%s: loopback requires clock\n", dev->name);
1003 return -1;
1005 return 0;
1008 #ifdef CONFIG_DSCC4_PCI_RST
1010 * Some DSCC4-based cards wires the GPIO port and the PCI #RST pin together
1011 * so as to provide a safe way to reset the asic while not the whole machine
1012 * rebooting.
1014 * This code doesn't need to be efficient. Keep It Simple
1016 static void dscc4_pci_reset(struct pci_dev *pdev, void __iomem *ioaddr)
1018 int i;
1020 mutex_lock(&dscc4_mutex);
1021 for (i = 0; i < 16; i++)
1022 pci_read_config_dword(pdev, i << 2, dscc4_pci_config_store + i);
1024 /* Maximal LBI clock divider (who cares ?) and whole GPIO range. */
1025 writel(0x001c0000, ioaddr + GMODE);
1026 /* Configure GPIO port as output */
1027 writel(0x0000ffff, ioaddr + GPDIR);
1028 /* Disable interruption */
1029 writel(0x0000ffff, ioaddr + GPIM);
1031 writel(0x0000ffff, ioaddr + GPDATA);
1032 writel(0x00000000, ioaddr + GPDATA);
1034 /* Flush posted writes */
1035 readl(ioaddr + GSTAR);
1037 schedule_timeout_uninterruptible(10);
1039 for (i = 0; i < 16; i++)
1040 pci_write_config_dword(pdev, i << 2, dscc4_pci_config_store[i]);
1041 mutex_unlock(&dscc4_mutex);
1043 #else
1044 #define dscc4_pci_reset(pdev,ioaddr) do {} while (0)
1045 #endif /* CONFIG_DSCC4_PCI_RST */
1047 static int dscc4_open(struct net_device *dev)
1049 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
1050 struct dscc4_pci_priv *ppriv;
1051 int ret = -EAGAIN;
1053 if ((dscc4_loopback_check(dpriv) < 0) || !dev->hard_start_xmit)
1054 goto err;
1056 if ((ret = hdlc_open(dev)))
1057 goto err;
1059 ppriv = dpriv->pci_priv;
1062 * Due to various bugs, there is no way to reliably reset a
1063 * specific port (manufacturer's dependant special PCI #RST wiring
1064 * apart: it affects all ports). Thus the device goes in the best
1065 * silent mode possible at dscc4_close() time and simply claims to
1066 * be up if it's opened again. It still isn't possible to change
1067 * the HDLC configuration without rebooting but at least the ports
1068 * can be up/down ifconfig'ed without killing the host.
1070 if (dpriv->flags & FakeReset) {
1071 dpriv->flags &= ~FakeReset;
1072 scc_patchl(0, PowerUp, dpriv, dev, CCR0);
1073 scc_patchl(0, 0x00050000, dpriv, dev, CCR2);
1074 scc_writel(EventsMask, dpriv, dev, IMR);
1075 printk(KERN_INFO "%s: up again.\n", dev->name);
1076 goto done;
1079 /* IDT+IDR during XPR */
1080 dpriv->flags = NeedIDR | NeedIDT;
1082 scc_patchl(0, PowerUp | Vis, dpriv, dev, CCR0);
1085 * The following is a bit paranoid...
1087 * NB: the datasheet "...CEC will stay active if the SCC is in
1088 * power-down mode or..." and CCR2.RAC = 1 are two different
1089 * situations.
1091 if (scc_readl_star(dpriv, dev) & SccBusy) {
1092 printk(KERN_ERR "%s busy. Try later\n", dev->name);
1093 ret = -EAGAIN;
1094 goto err_out;
1095 } else
1096 printk(KERN_INFO "%s: available. Good\n", dev->name);
1098 scc_writel(EventsMask, dpriv, dev, IMR);
1100 /* Posted write is flushed in the wait_ack loop */
1101 scc_writel(TxSccRes | RxSccRes, dpriv, dev, CMDR);
1103 if ((ret = dscc4_wait_ack_cec(dpriv, dev, "Cec")) < 0)
1104 goto err_disable_scc_events;
1107 * I would expect XPR near CE completion (before ? after ?).
1108 * At worst, this code won't see a late XPR and people
1109 * will have to re-issue an ifconfig (this is harmless).
1110 * WARNING, a really missing XPR usually means a hardware
1111 * reset is needed. Suggestions anyone ?
1113 if ((ret = dscc4_xpr_ack(dpriv)) < 0) {
1114 printk(KERN_ERR "%s: %s timeout\n", DRV_NAME, "XPR");
1115 goto err_disable_scc_events;
1118 if (debug > 2)
1119 dscc4_tx_print(dev, dpriv, "Open");
1121 done:
1122 netif_start_queue(dev);
1124 init_timer(&dpriv->timer);
1125 dpriv->timer.expires = jiffies + 10*HZ;
1126 dpriv->timer.data = (unsigned long)dev;
1127 dpriv->timer.function = &dscc4_timer;
1128 add_timer(&dpriv->timer);
1129 netif_carrier_on(dev);
1131 return 0;
1133 err_disable_scc_events:
1134 scc_writel(0xffffffff, dpriv, dev, IMR);
1135 scc_patchl(PowerUp | Vis, 0, dpriv, dev, CCR0);
1136 err_out:
1137 hdlc_close(dev);
1138 err:
1139 return ret;
1142 #ifdef DSCC4_POLLING
1143 static int dscc4_tx_poll(struct dscc4_dev_priv *dpriv, struct net_device *dev)
1145 /* FIXME: it's gonna be easy (TM), for sure */
1147 #endif /* DSCC4_POLLING */
1149 static int dscc4_start_xmit(struct sk_buff *skb, struct net_device *dev)
1151 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
1152 struct dscc4_pci_priv *ppriv = dpriv->pci_priv;
1153 struct TxFD *tx_fd;
1154 int next;
1156 next = dpriv->tx_current%TX_RING_SIZE;
1157 dpriv->tx_skbuff[next] = skb;
1158 tx_fd = dpriv->tx_fd + next;
1159 tx_fd->state = FrameEnd | TO_STATE_TX(skb->len);
1160 tx_fd->data = pci_map_single(ppriv->pdev, skb->data, skb->len,
1161 PCI_DMA_TODEVICE);
1162 tx_fd->complete = 0x00000000;
1163 tx_fd->jiffies = jiffies;
1164 mb();
1166 #ifdef DSCC4_POLLING
1167 spin_lock(&dpriv->lock);
1168 while (dscc4_tx_poll(dpriv, dev));
1169 spin_unlock(&dpriv->lock);
1170 #endif
1172 dev->trans_start = jiffies;
1174 if (debug > 2)
1175 dscc4_tx_print(dev, dpriv, "Xmit");
1176 /* To be cleaned(unsigned int)/optimized. Later, ok ? */
1177 if (!((++dpriv->tx_current - dpriv->tx_dirty)%TX_RING_SIZE))
1178 netif_stop_queue(dev);
1180 if (dscc4_tx_quiescent(dpriv, dev))
1181 dscc4_do_tx(dpriv, dev);
1183 return 0;
1186 static int dscc4_close(struct net_device *dev)
1188 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
1190 del_timer_sync(&dpriv->timer);
1191 netif_stop_queue(dev);
1193 scc_patchl(PowerUp | Vis, 0, dpriv, dev, CCR0);
1194 scc_patchl(0x00050000, 0, dpriv, dev, CCR2);
1195 scc_writel(0xffffffff, dpriv, dev, IMR);
1197 dpriv->flags |= FakeReset;
1199 hdlc_close(dev);
1201 return 0;
1204 static inline int dscc4_check_clock_ability(int port)
1206 int ret = 0;
1208 #ifdef CONFIG_DSCC4_PCISYNC
1209 if (port >= 2)
1210 ret = -1;
1211 #endif
1212 return ret;
1216 * DS1 p.137: "There are a total of 13 different clocking modes..."
1217 * ^^
1218 * Design choices:
1219 * - by default, assume a clock is provided on pin RxClk/TxClk (clock mode 0a).
1220 * Clock mode 3b _should_ work but the testing seems to make this point
1221 * dubious (DIY testing requires setting CCR0 at 0x00000033).
1222 * This is supposed to provide least surprise "DTE like" behavior.
1223 * - if line rate is specified, clocks are assumed to be locally generated.
1224 * A quartz must be available (on pin XTAL1). Modes 6b/7b are used. Choosing
1225 * between these it automagically done according on the required frequency
1226 * scaling. Of course some rounding may take place.
1227 * - no high speed mode (40Mb/s). May be trivial to do but I don't have an
1228 * appropriate external clocking device for testing.
1229 * - no time-slot/clock mode 5: shameless lazyness.
1231 * The clock signals wiring can be (is ?) manufacturer dependant. Good luck.
1233 * BIG FAT WARNING: if the device isn't provided enough clocking signal, it
1234 * won't pass the init sequence. For example, straight back-to-back DTE without
1235 * external clock will fail when dscc4_open() (<- 'ifconfig hdlcx xxx') is
1236 * called.
1238 * Typos lurk in datasheet (missing divier in clock mode 7a figure 51 p.153
1239 * DS0 for example)
1241 * Clock mode related bits of CCR0:
1242 * +------------ TOE: output TxClk (0b/2b/3a/3b/6b/7a/7b only)
1243 * | +---------- SSEL: sub-mode select 0 -> a, 1 -> b
1244 * | | +-------- High Speed: say 0
1245 * | | | +-+-+-- Clock Mode: 0..7
1246 * | | | | | |
1247 * -+-+-+-+-+-+-+-+
1248 * x|x|5|4|3|2|1|0| lower bits
1250 * Division factor of BRR: k = (N+1)x2^M (total divider = 16xk in mode 6b)
1251 * +-+-+-+------------------ M (0..15)
1252 * | | | | +-+-+-+-+-+-- N (0..63)
1253 * 0 0 0 0 | | | | 0 0 | | | | | |
1254 * ...-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
1255 * f|e|d|c|b|a|9|8|7|6|5|4|3|2|1|0| lower bits
1258 static int dscc4_set_clock(struct net_device *dev, u32 *bps, u32 *state)
1260 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
1261 int ret = -1;
1262 u32 brr;
1264 *state &= ~Ccr0ClockMask;
1265 if (*bps) { /* Clock generated - required for DCE */
1266 u32 n = 0, m = 0, divider;
1267 int xtal;
1269 xtal = dpriv->pci_priv->xtal_hz;
1270 if (!xtal)
1271 goto done;
1272 if (dscc4_check_clock_ability(dpriv->dev_id) < 0)
1273 goto done;
1274 divider = xtal / *bps;
1275 if (divider > BRR_DIVIDER_MAX) {
1276 divider >>= 4;
1277 *state |= 0x00000036; /* Clock mode 6b (BRG/16) */
1278 } else
1279 *state |= 0x00000037; /* Clock mode 7b (BRG) */
1280 if (divider >> 22) {
1281 n = 63;
1282 m = 15;
1283 } else if (divider) {
1284 /* Extraction of the 6 highest weighted bits */
1285 m = 0;
1286 while (0xffffffc0 & divider) {
1287 m++;
1288 divider >>= 1;
1290 n = divider;
1292 brr = (m << 8) | n;
1293 divider = n << m;
1294 if (!(*state & 0x00000001)) /* ?b mode mask => clock mode 6b */
1295 divider <<= 4;
1296 *bps = xtal / divider;
1297 } else {
1299 * External clock - DTE
1300 * "state" already reflects Clock mode 0a (CCR0 = 0xzzzzzz00).
1301 * Nothing more to be done
1303 brr = 0;
1305 scc_writel(brr, dpriv, dev, BRR);
1306 ret = 0;
1307 done:
1308 return ret;
1311 static int dscc4_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1313 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
1314 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
1315 const size_t size = sizeof(dpriv->settings);
1316 int ret = 0;
1318 if (dev->flags & IFF_UP)
1319 return -EBUSY;
1321 if (cmd != SIOCWANDEV)
1322 return -EOPNOTSUPP;
1324 switch(ifr->ifr_settings.type) {
1325 case IF_GET_IFACE:
1326 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
1327 if (ifr->ifr_settings.size < size) {
1328 ifr->ifr_settings.size = size; /* data size wanted */
1329 return -ENOBUFS;
1331 if (copy_to_user(line, &dpriv->settings, size))
1332 return -EFAULT;
1333 break;
1335 case IF_IFACE_SYNC_SERIAL:
1336 if (!capable(CAP_NET_ADMIN))
1337 return -EPERM;
1339 if (dpriv->flags & FakeReset) {
1340 printk(KERN_INFO "%s: please reset the device"
1341 " before this command\n", dev->name);
1342 return -EPERM;
1344 if (copy_from_user(&dpriv->settings, line, size))
1345 return -EFAULT;
1346 ret = dscc4_set_iface(dpriv, dev);
1347 break;
1349 default:
1350 ret = hdlc_ioctl(dev, ifr, cmd);
1351 break;
1354 return ret;
1357 static int dscc4_match(struct thingie *p, int value)
1359 int i;
1361 for (i = 0; p[i].define != -1; i++) {
1362 if (value == p[i].define)
1363 break;
1365 if (p[i].define == -1)
1366 return -1;
1367 else
1368 return i;
1371 static int dscc4_clock_setting(struct dscc4_dev_priv *dpriv,
1372 struct net_device *dev)
1374 sync_serial_settings *settings = &dpriv->settings;
1375 int ret = -EOPNOTSUPP;
1376 u32 bps, state;
1378 bps = settings->clock_rate;
1379 state = scc_readl(dpriv, CCR0);
1380 if (dscc4_set_clock(dev, &bps, &state) < 0)
1381 goto done;
1382 if (bps) { /* DCE */
1383 printk(KERN_DEBUG "%s: generated RxClk (DCE)\n", dev->name);
1384 if (settings->clock_rate != bps) {
1385 printk(KERN_DEBUG "%s: clock adjusted (%08d -> %08d)\n",
1386 dev->name, settings->clock_rate, bps);
1387 settings->clock_rate = bps;
1389 } else { /* DTE */
1390 state |= PowerUp | Vis;
1391 printk(KERN_DEBUG "%s: external RxClk (DTE)\n", dev->name);
1393 scc_writel(state, dpriv, dev, CCR0);
1394 ret = 0;
1395 done:
1396 return ret;
1399 static int dscc4_encoding_setting(struct dscc4_dev_priv *dpriv,
1400 struct net_device *dev)
1402 struct thingie encoding[] = {
1403 { ENCODING_NRZ, 0x00000000 },
1404 { ENCODING_NRZI, 0x00200000 },
1405 { ENCODING_FM_MARK, 0x00400000 },
1406 { ENCODING_FM_SPACE, 0x00500000 },
1407 { ENCODING_MANCHESTER, 0x00600000 },
1408 { -1, 0}
1410 int i, ret = 0;
1412 i = dscc4_match(encoding, dpriv->encoding);
1413 if (i >= 0)
1414 scc_patchl(EncodingMask, encoding[i].bits, dpriv, dev, CCR0);
1415 else
1416 ret = -EOPNOTSUPP;
1417 return ret;
1420 static int dscc4_loopback_setting(struct dscc4_dev_priv *dpriv,
1421 struct net_device *dev)
1423 sync_serial_settings *settings = &dpriv->settings;
1424 u32 state;
1426 state = scc_readl(dpriv, CCR1);
1427 if (settings->loopback) {
1428 printk(KERN_DEBUG "%s: loopback\n", dev->name);
1429 state |= 0x00000100;
1430 } else {
1431 printk(KERN_DEBUG "%s: normal\n", dev->name);
1432 state &= ~0x00000100;
1434 scc_writel(state, dpriv, dev, CCR1);
1435 return 0;
1438 static int dscc4_crc_setting(struct dscc4_dev_priv *dpriv,
1439 struct net_device *dev)
1441 struct thingie crc[] = {
1442 { PARITY_CRC16_PR0_CCITT, 0x00000010 },
1443 { PARITY_CRC16_PR1_CCITT, 0x00000000 },
1444 { PARITY_CRC32_PR0_CCITT, 0x00000011 },
1445 { PARITY_CRC32_PR1_CCITT, 0x00000001 }
1447 int i, ret = 0;
1449 i = dscc4_match(crc, dpriv->parity);
1450 if (i >= 0)
1451 scc_patchl(CrcMask, crc[i].bits, dpriv, dev, CCR1);
1452 else
1453 ret = -EOPNOTSUPP;
1454 return ret;
1457 static int dscc4_set_iface(struct dscc4_dev_priv *dpriv, struct net_device *dev)
1459 struct {
1460 int (*action)(struct dscc4_dev_priv *, struct net_device *);
1461 } *p, do_setting[] = {
1462 { dscc4_encoding_setting },
1463 { dscc4_clock_setting },
1464 { dscc4_loopback_setting },
1465 { dscc4_crc_setting },
1466 { NULL }
1468 int ret = 0;
1470 for (p = do_setting; p->action; p++) {
1471 if ((ret = p->action(dpriv, dev)) < 0)
1472 break;
1474 return ret;
1477 static irqreturn_t dscc4_irq(int irq, void *token)
1479 struct dscc4_dev_priv *root = token;
1480 struct dscc4_pci_priv *priv;
1481 struct net_device *dev;
1482 void __iomem *ioaddr;
1483 u32 state;
1484 unsigned long flags;
1485 int i, handled = 1;
1487 priv = root->pci_priv;
1488 dev = dscc4_to_dev(root);
1490 spin_lock_irqsave(&priv->lock, flags);
1492 ioaddr = root->base_addr;
1494 state = readl(ioaddr + GSTAR);
1495 if (!state) {
1496 handled = 0;
1497 goto out;
1499 if (debug > 3)
1500 printk(KERN_DEBUG "%s: GSTAR = 0x%08x\n", DRV_NAME, state);
1501 writel(state, ioaddr + GSTAR);
1503 if (state & Arf) {
1504 printk(KERN_ERR "%s: failure (Arf). Harass the maintener\n",
1505 dev->name);
1506 goto out;
1508 state &= ~ArAck;
1509 if (state & Cfg) {
1510 if (debug > 0)
1511 printk(KERN_DEBUG "%s: CfgIV\n", DRV_NAME);
1512 if (priv->iqcfg[priv->cfg_cur++%IRQ_RING_SIZE] & Arf)
1513 printk(KERN_ERR "%s: %s failed\n", dev->name, "CFG");
1514 if (!(state &= ~Cfg))
1515 goto out;
1517 if (state & RxEvt) {
1518 i = dev_per_card - 1;
1519 do {
1520 dscc4_rx_irq(priv, root + i);
1521 } while (--i >= 0);
1522 state &= ~RxEvt;
1524 if (state & TxEvt) {
1525 i = dev_per_card - 1;
1526 do {
1527 dscc4_tx_irq(priv, root + i);
1528 } while (--i >= 0);
1529 state &= ~TxEvt;
1531 out:
1532 spin_unlock_irqrestore(&priv->lock, flags);
1533 return IRQ_RETVAL(handled);
1536 static void dscc4_tx_irq(struct dscc4_pci_priv *ppriv,
1537 struct dscc4_dev_priv *dpriv)
1539 struct net_device *dev = dscc4_to_dev(dpriv);
1540 u32 state;
1541 int cur, loop = 0;
1543 try:
1544 cur = dpriv->iqtx_current%IRQ_RING_SIZE;
1545 state = dpriv->iqtx[cur];
1546 if (!state) {
1547 if (debug > 4)
1548 printk(KERN_DEBUG "%s: Tx ISR = 0x%08x\n", dev->name,
1549 state);
1550 if ((debug > 1) && (loop > 1))
1551 printk(KERN_DEBUG "%s: Tx irq loop=%d\n", dev->name, loop);
1552 if (loop && netif_queue_stopped(dev))
1553 if ((dpriv->tx_current - dpriv->tx_dirty)%TX_RING_SIZE)
1554 netif_wake_queue(dev);
1556 if (netif_running(dev) && dscc4_tx_quiescent(dpriv, dev) &&
1557 !dscc4_tx_done(dpriv))
1558 dscc4_do_tx(dpriv, dev);
1559 return;
1561 loop++;
1562 dpriv->iqtx[cur] = 0;
1563 dpriv->iqtx_current++;
1565 if (state_check(state, dpriv, dev, "Tx") < 0)
1566 return;
1568 if (state & SccEvt) {
1569 if (state & Alls) {
1570 struct net_device_stats *stats = hdlc_stats(dev);
1571 struct sk_buff *skb;
1572 struct TxFD *tx_fd;
1574 if (debug > 2)
1575 dscc4_tx_print(dev, dpriv, "Alls");
1577 * DataComplete can't be trusted for Tx completion.
1578 * Cf errata DS5 p.8
1580 cur = dpriv->tx_dirty%TX_RING_SIZE;
1581 tx_fd = dpriv->tx_fd + cur;
1582 skb = dpriv->tx_skbuff[cur];
1583 if (skb) {
1584 pci_unmap_single(ppriv->pdev, tx_fd->data,
1585 skb->len, PCI_DMA_TODEVICE);
1586 if (tx_fd->state & FrameEnd) {
1587 stats->tx_packets++;
1588 stats->tx_bytes += skb->len;
1590 dev_kfree_skb_irq(skb);
1591 dpriv->tx_skbuff[cur] = NULL;
1592 ++dpriv->tx_dirty;
1593 } else {
1594 if (debug > 1)
1595 printk(KERN_ERR "%s Tx: NULL skb %d\n",
1596 dev->name, cur);
1599 * If the driver ends sending crap on the wire, it
1600 * will be way easier to diagnose than the (not so)
1601 * random freeze induced by null sized tx frames.
1603 tx_fd->data = tx_fd->next;
1604 tx_fd->state = FrameEnd | TO_STATE_TX(2*DUMMY_SKB_SIZE);
1605 tx_fd->complete = 0x00000000;
1606 tx_fd->jiffies = 0;
1608 if (!(state &= ~Alls))
1609 goto try;
1612 * Transmit Data Underrun
1614 if (state & Xdu) {
1615 printk(KERN_ERR "%s: XDU. Ask maintainer\n", DRV_NAME);
1616 dpriv->flags = NeedIDT;
1617 /* Tx reset */
1618 writel(MTFi | Rdt,
1619 dpriv->base_addr + 0x0c*dpriv->dev_id + CH0CFG);
1620 writel(Action, dpriv->base_addr + GCMDR);
1621 return;
1623 if (state & Cts) {
1624 printk(KERN_INFO "%s: CTS transition\n", dev->name);
1625 if (!(state &= ~Cts)) /* DEBUG */
1626 goto try;
1628 if (state & Xmr) {
1629 /* Frame needs to be sent again - FIXME */
1630 printk(KERN_ERR "%s: Xmr. Ask maintainer\n", DRV_NAME);
1631 if (!(state &= ~Xmr)) /* DEBUG */
1632 goto try;
1634 if (state & Xpr) {
1635 void __iomem *scc_addr;
1636 unsigned long ring;
1637 int i;
1640 * - the busy condition happens (sometimes);
1641 * - it doesn't seem to make the handler unreliable.
1643 for (i = 1; i; i <<= 1) {
1644 if (!(scc_readl_star(dpriv, dev) & SccBusy))
1645 break;
1647 if (!i)
1648 printk(KERN_INFO "%s busy in irq\n", dev->name);
1650 scc_addr = dpriv->base_addr + 0x0c*dpriv->dev_id;
1651 /* Keep this order: IDT before IDR */
1652 if (dpriv->flags & NeedIDT) {
1653 if (debug > 2)
1654 dscc4_tx_print(dev, dpriv, "Xpr");
1655 ring = dpriv->tx_fd_dma +
1656 (dpriv->tx_dirty%TX_RING_SIZE)*
1657 sizeof(struct TxFD);
1658 writel(ring, scc_addr + CH0BTDA);
1659 dscc4_do_tx(dpriv, dev);
1660 writel(MTFi | Idt, scc_addr + CH0CFG);
1661 if (dscc4_do_action(dev, "IDT") < 0)
1662 goto err_xpr;
1663 dpriv->flags &= ~NeedIDT;
1665 if (dpriv->flags & NeedIDR) {
1666 ring = dpriv->rx_fd_dma +
1667 (dpriv->rx_current%RX_RING_SIZE)*
1668 sizeof(struct RxFD);
1669 writel(ring, scc_addr + CH0BRDA);
1670 dscc4_rx_update(dpriv, dev);
1671 writel(MTFi | Idr, scc_addr + CH0CFG);
1672 if (dscc4_do_action(dev, "IDR") < 0)
1673 goto err_xpr;
1674 dpriv->flags &= ~NeedIDR;
1675 smp_wmb();
1676 /* Activate receiver and misc */
1677 scc_writel(0x08050008, dpriv, dev, CCR2);
1679 err_xpr:
1680 if (!(state &= ~Xpr))
1681 goto try;
1683 if (state & Cd) {
1684 if (debug > 0)
1685 printk(KERN_INFO "%s: CD transition\n", dev->name);
1686 if (!(state &= ~Cd)) /* DEBUG */
1687 goto try;
1689 } else { /* ! SccEvt */
1690 if (state & Hi) {
1691 #ifdef DSCC4_POLLING
1692 while (!dscc4_tx_poll(dpriv, dev));
1693 #endif
1694 printk(KERN_INFO "%s: Tx Hi\n", dev->name);
1695 state &= ~Hi;
1697 if (state & Err) {
1698 printk(KERN_INFO "%s: Tx ERR\n", dev->name);
1699 hdlc_stats(dev)->tx_errors++;
1700 state &= ~Err;
1703 goto try;
1706 static void dscc4_rx_irq(struct dscc4_pci_priv *priv,
1707 struct dscc4_dev_priv *dpriv)
1709 struct net_device *dev = dscc4_to_dev(dpriv);
1710 u32 state;
1711 int cur;
1713 try:
1714 cur = dpriv->iqrx_current%IRQ_RING_SIZE;
1715 state = dpriv->iqrx[cur];
1716 if (!state)
1717 return;
1718 dpriv->iqrx[cur] = 0;
1719 dpriv->iqrx_current++;
1721 if (state_check(state, dpriv, dev, "Rx") < 0)
1722 return;
1724 if (!(state & SccEvt)){
1725 struct RxFD *rx_fd;
1727 if (debug > 4)
1728 printk(KERN_DEBUG "%s: Rx ISR = 0x%08x\n", dev->name,
1729 state);
1730 state &= 0x00ffffff;
1731 if (state & Err) { /* Hold or reset */
1732 printk(KERN_DEBUG "%s: Rx ERR\n", dev->name);
1733 cur = dpriv->rx_current%RX_RING_SIZE;
1734 rx_fd = dpriv->rx_fd + cur;
1736 * Presume we're not facing a DMAC receiver reset.
1737 * As We use the rx size-filtering feature of the
1738 * DSCC4, the beginning of a new frame is waiting in
1739 * the rx fifo. I bet a Receive Data Overflow will
1740 * happen most of time but let's try and avoid it.
1741 * Btw (as for RDO) if one experiences ERR whereas
1742 * the system looks rather idle, there may be a
1743 * problem with latency. In this case, increasing
1744 * RX_RING_SIZE may help.
1746 //while (dpriv->rx_needs_refill) {
1747 while (!(rx_fd->state1 & Hold)) {
1748 rx_fd++;
1749 cur++;
1750 if (!(cur = cur%RX_RING_SIZE))
1751 rx_fd = dpriv->rx_fd;
1753 //dpriv->rx_needs_refill--;
1754 try_get_rx_skb(dpriv, dev);
1755 if (!rx_fd->data)
1756 goto try;
1757 rx_fd->state1 &= ~Hold;
1758 rx_fd->state2 = 0x00000000;
1759 rx_fd->end = 0xbabeface;
1761 goto try;
1763 if (state & Fi) {
1764 dscc4_rx_skb(dpriv, dev);
1765 goto try;
1767 if (state & Hi ) { /* HI bit */
1768 printk(KERN_INFO "%s: Rx Hi\n", dev->name);
1769 state &= ~Hi;
1770 goto try;
1772 } else { /* SccEvt */
1773 if (debug > 1) {
1774 //FIXME: verifier la presence de tous les evenements
1775 static struct {
1776 u32 mask;
1777 const char *irq_name;
1778 } evts[] = {
1779 { 0x00008000, "TIN"},
1780 { 0x00000020, "RSC"},
1781 { 0x00000010, "PCE"},
1782 { 0x00000008, "PLLA"},
1783 { 0, NULL}
1784 }, *evt;
1786 for (evt = evts; evt->irq_name; evt++) {
1787 if (state & evt->mask) {
1788 printk(KERN_DEBUG "%s: %s\n",
1789 dev->name, evt->irq_name);
1790 if (!(state &= ~evt->mask))
1791 goto try;
1794 } else {
1795 if (!(state &= ~0x0000c03c))
1796 goto try;
1798 if (state & Cts) {
1799 printk(KERN_INFO "%s: CTS transition\n", dev->name);
1800 if (!(state &= ~Cts)) /* DEBUG */
1801 goto try;
1804 * Receive Data Overflow (FIXME: fscked)
1806 if (state & Rdo) {
1807 struct RxFD *rx_fd;
1808 void __iomem *scc_addr;
1809 int cur;
1811 //if (debug)
1812 // dscc4_rx_dump(dpriv);
1813 scc_addr = dpriv->base_addr + 0x0c*dpriv->dev_id;
1815 scc_patchl(RxActivate, 0, dpriv, dev, CCR2);
1817 * This has no effect. Why ?
1818 * ORed with TxSccRes, one sees the CFG ack (for
1819 * the TX part only).
1821 scc_writel(RxSccRes, dpriv, dev, CMDR);
1822 dpriv->flags |= RdoSet;
1825 * Let's try and save something in the received data.
1826 * rx_current must be incremented at least once to
1827 * avoid HOLD in the BRDA-to-be-pointed desc.
1829 do {
1830 cur = dpriv->rx_current++%RX_RING_SIZE;
1831 rx_fd = dpriv->rx_fd + cur;
1832 if (!(rx_fd->state2 & DataComplete))
1833 break;
1834 if (rx_fd->state2 & FrameAborted) {
1835 hdlc_stats(dev)->rx_over_errors++;
1836 rx_fd->state1 |= Hold;
1837 rx_fd->state2 = 0x00000000;
1838 rx_fd->end = 0xbabeface;
1839 } else
1840 dscc4_rx_skb(dpriv, dev);
1841 } while (1);
1843 if (debug > 0) {
1844 if (dpriv->flags & RdoSet)
1845 printk(KERN_DEBUG
1846 "%s: no RDO in Rx data\n", DRV_NAME);
1848 #ifdef DSCC4_RDO_EXPERIMENTAL_RECOVERY
1850 * FIXME: must the reset be this violent ?
1852 #warning "FIXME: CH0BRDA"
1853 writel(dpriv->rx_fd_dma +
1854 (dpriv->rx_current%RX_RING_SIZE)*
1855 sizeof(struct RxFD), scc_addr + CH0BRDA);
1856 writel(MTFi|Rdr|Idr, scc_addr + CH0CFG);
1857 if (dscc4_do_action(dev, "RDR") < 0) {
1858 printk(KERN_ERR "%s: RDO recovery failed(%s)\n",
1859 dev->name, "RDR");
1860 goto rdo_end;
1862 writel(MTFi|Idr, scc_addr + CH0CFG);
1863 if (dscc4_do_action(dev, "IDR") < 0) {
1864 printk(KERN_ERR "%s: RDO recovery failed(%s)\n",
1865 dev->name, "IDR");
1866 goto rdo_end;
1868 rdo_end:
1869 #endif
1870 scc_patchl(0, RxActivate, dpriv, dev, CCR2);
1871 goto try;
1873 if (state & Cd) {
1874 printk(KERN_INFO "%s: CD transition\n", dev->name);
1875 if (!(state &= ~Cd)) /* DEBUG */
1876 goto try;
1878 if (state & Flex) {
1879 printk(KERN_DEBUG "%s: Flex. Ttttt...\n", DRV_NAME);
1880 if (!(state &= ~Flex))
1881 goto try;
1887 * I had expected the following to work for the first descriptor
1888 * (tx_fd->state = 0xc0000000)
1889 * - Hold=1 (don't try and branch to the next descripto);
1890 * - No=0 (I want an empty data section, i.e. size=0);
1891 * - Fe=1 (required by No=0 or we got an Err irq and must reset).
1892 * It failed and locked solid. Thus the introduction of a dummy skb.
1893 * Problem is acknowledged in errata sheet DS5. Joy :o/
1895 static struct sk_buff *dscc4_init_dummy_skb(struct dscc4_dev_priv *dpriv)
1897 struct sk_buff *skb;
1899 skb = dev_alloc_skb(DUMMY_SKB_SIZE);
1900 if (skb) {
1901 int last = dpriv->tx_dirty%TX_RING_SIZE;
1902 struct TxFD *tx_fd = dpriv->tx_fd + last;
1904 skb->len = DUMMY_SKB_SIZE;
1905 skb_copy_to_linear_data(skb, version,
1906 strlen(version) % DUMMY_SKB_SIZE);
1907 tx_fd->state = FrameEnd | TO_STATE_TX(DUMMY_SKB_SIZE);
1908 tx_fd->data = pci_map_single(dpriv->pci_priv->pdev, skb->data,
1909 DUMMY_SKB_SIZE, PCI_DMA_TODEVICE);
1910 dpriv->tx_skbuff[last] = skb;
1912 return skb;
1915 static int dscc4_init_ring(struct net_device *dev)
1917 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
1918 struct pci_dev *pdev = dpriv->pci_priv->pdev;
1919 struct TxFD *tx_fd;
1920 struct RxFD *rx_fd;
1921 void *ring;
1922 int i;
1924 ring = pci_alloc_consistent(pdev, RX_TOTAL_SIZE, &dpriv->rx_fd_dma);
1925 if (!ring)
1926 goto err_out;
1927 dpriv->rx_fd = rx_fd = (struct RxFD *) ring;
1929 ring = pci_alloc_consistent(pdev, TX_TOTAL_SIZE, &dpriv->tx_fd_dma);
1930 if (!ring)
1931 goto err_free_dma_rx;
1932 dpriv->tx_fd = tx_fd = (struct TxFD *) ring;
1934 memset(dpriv->tx_skbuff, 0, sizeof(struct sk_buff *)*TX_RING_SIZE);
1935 dpriv->tx_dirty = 0xffffffff;
1936 i = dpriv->tx_current = 0;
1937 do {
1938 tx_fd->state = FrameEnd | TO_STATE_TX(2*DUMMY_SKB_SIZE);
1939 tx_fd->complete = 0x00000000;
1940 /* FIXME: NULL should be ok - to be tried */
1941 tx_fd->data = dpriv->tx_fd_dma;
1942 (tx_fd++)->next = (u32)(dpriv->tx_fd_dma +
1943 (++i%TX_RING_SIZE)*sizeof(*tx_fd));
1944 } while (i < TX_RING_SIZE);
1946 if (!dscc4_init_dummy_skb(dpriv))
1947 goto err_free_dma_tx;
1949 memset(dpriv->rx_skbuff, 0, sizeof(struct sk_buff *)*RX_RING_SIZE);
1950 i = dpriv->rx_dirty = dpriv->rx_current = 0;
1951 do {
1952 /* size set by the host. Multiple of 4 bytes please */
1953 rx_fd->state1 = HiDesc;
1954 rx_fd->state2 = 0x00000000;
1955 rx_fd->end = 0xbabeface;
1956 rx_fd->state1 |= TO_STATE_RX(HDLC_MAX_MRU);
1957 // FIXME: return value verifiee mais traitement suspect
1958 if (try_get_rx_skb(dpriv, dev) >= 0)
1959 dpriv->rx_dirty++;
1960 (rx_fd++)->next = (u32)(dpriv->rx_fd_dma +
1961 (++i%RX_RING_SIZE)*sizeof(*rx_fd));
1962 } while (i < RX_RING_SIZE);
1964 return 0;
1966 err_free_dma_tx:
1967 pci_free_consistent(pdev, TX_TOTAL_SIZE, ring, dpriv->tx_fd_dma);
1968 err_free_dma_rx:
1969 pci_free_consistent(pdev, RX_TOTAL_SIZE, rx_fd, dpriv->rx_fd_dma);
1970 err_out:
1971 return -ENOMEM;
1974 static void __devexit dscc4_remove_one(struct pci_dev *pdev)
1976 struct dscc4_pci_priv *ppriv;
1977 struct dscc4_dev_priv *root;
1978 void __iomem *ioaddr;
1979 int i;
1981 ppriv = pci_get_drvdata(pdev);
1982 root = ppriv->root;
1984 ioaddr = root->base_addr;
1986 dscc4_pci_reset(pdev, ioaddr);
1988 free_irq(pdev->irq, root);
1989 pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32), ppriv->iqcfg,
1990 ppriv->iqcfg_dma);
1991 for (i = 0; i < dev_per_card; i++) {
1992 struct dscc4_dev_priv *dpriv = root + i;
1994 dscc4_release_ring(dpriv);
1995 pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
1996 dpriv->iqrx, dpriv->iqrx_dma);
1997 pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
1998 dpriv->iqtx, dpriv->iqtx_dma);
2001 dscc4_free1(pdev);
2003 iounmap(ioaddr);
2005 pci_release_region(pdev, 1);
2006 pci_release_region(pdev, 0);
2008 pci_disable_device(pdev);
2011 static int dscc4_hdlc_attach(struct net_device *dev, unsigned short encoding,
2012 unsigned short parity)
2014 struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
2016 if (encoding != ENCODING_NRZ &&
2017 encoding != ENCODING_NRZI &&
2018 encoding != ENCODING_FM_MARK &&
2019 encoding != ENCODING_FM_SPACE &&
2020 encoding != ENCODING_MANCHESTER)
2021 return -EINVAL;
2023 if (parity != PARITY_NONE &&
2024 parity != PARITY_CRC16_PR0_CCITT &&
2025 parity != PARITY_CRC16_PR1_CCITT &&
2026 parity != PARITY_CRC32_PR0_CCITT &&
2027 parity != PARITY_CRC32_PR1_CCITT)
2028 return -EINVAL;
2030 dpriv->encoding = encoding;
2031 dpriv->parity = parity;
2032 return 0;
2035 #ifndef MODULE
2036 static int __init dscc4_setup(char *str)
2038 int *args[] = { &debug, &quartz, NULL }, **p = args;
2040 while (*p && (get_option(&str, *p) == 2))
2041 p++;
2042 return 1;
2045 __setup("dscc4.setup=", dscc4_setup);
2046 #endif
2048 static struct pci_device_id dscc4_pci_tbl[] = {
2049 { PCI_VENDOR_ID_SIEMENS, PCI_DEVICE_ID_SIEMENS_DSCC4,
2050 PCI_ANY_ID, PCI_ANY_ID, },
2051 { 0,}
2053 MODULE_DEVICE_TABLE(pci, dscc4_pci_tbl);
2055 static struct pci_driver dscc4_driver = {
2056 .name = DRV_NAME,
2057 .id_table = dscc4_pci_tbl,
2058 .probe = dscc4_init_one,
2059 .remove = __devexit_p(dscc4_remove_one),
2062 static int __init dscc4_init_module(void)
2064 return pci_register_driver(&dscc4_driver);
2067 static void __exit dscc4_cleanup_module(void)
2069 pci_unregister_driver(&dscc4_driver);
2072 module_init(dscc4_init_module);
2073 module_exit(dscc4_cleanup_module);