[MIPS] Add topology_init.
[linux-2.6/kmemtrace.git] / include / asm-sparc / spinlock.h
blobe344c98a6f5f98145cf4d73fc97c89f02fc59255
1 /* spinlock.h: 32-bit Sparc spinlock support.
3 * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
4 */
6 #ifndef __SPARC_SPINLOCK_H
7 #define __SPARC_SPINLOCK_H
9 #include <linux/threads.h> /* For NR_CPUS */
11 #ifndef __ASSEMBLY__
13 #include <asm/psr.h>
15 #define __raw_spin_is_locked(lock) (*((volatile unsigned char *)(lock)) != 0)
17 #define __raw_spin_unlock_wait(lock) \
18 do { while (__raw_spin_is_locked(lock)) cpu_relax(); } while (0)
20 static inline void __raw_spin_lock(raw_spinlock_t *lock)
22 __asm__ __volatile__(
23 "\n1:\n\t"
24 "ldstub [%0], %%g2\n\t"
25 "orcc %%g2, 0x0, %%g0\n\t"
26 "bne,a 2f\n\t"
27 " ldub [%0], %%g2\n\t"
28 ".subsection 2\n"
29 "2:\n\t"
30 "orcc %%g2, 0x0, %%g0\n\t"
31 "bne,a 2b\n\t"
32 " ldub [%0], %%g2\n\t"
33 "b,a 1b\n\t"
34 ".previous\n"
35 : /* no outputs */
36 : "r" (lock)
37 : "g2", "memory", "cc");
40 static inline int __raw_spin_trylock(raw_spinlock_t *lock)
42 unsigned int result;
43 __asm__ __volatile__("ldstub [%1], %0"
44 : "=r" (result)
45 : "r" (lock)
46 : "memory");
47 return (result == 0);
50 static inline void __raw_spin_unlock(raw_spinlock_t *lock)
52 __asm__ __volatile__("stb %%g0, [%0]" : : "r" (lock) : "memory");
55 /* Read-write spinlocks, allowing multiple readers
56 * but only one writer.
58 * NOTE! it is quite common to have readers in interrupts
59 * but no interrupt writers. For those circumstances we
60 * can "mix" irq-safe locks - any writer needs to get a
61 * irq-safe write-lock, but readers can get non-irqsafe
62 * read-locks.
64 * XXX This might create some problems with my dual spinlock
65 * XXX scheme, deadlocks etc. -DaveM
67 * Sort of like atomic_t's on Sparc, but even more clever.
69 * ------------------------------------
70 * | 24-bit counter | wlock | raw_rwlock_t
71 * ------------------------------------
72 * 31 8 7 0
74 * wlock signifies the one writer is in or somebody is updating
75 * counter. For a writer, if he successfully acquires the wlock,
76 * but counter is non-zero, he has to release the lock and wait,
77 * till both counter and wlock are zero.
79 * Unfortunately this scheme limits us to ~16,000,000 cpus.
81 static inline void __read_lock(raw_rwlock_t *rw)
83 register raw_rwlock_t *lp asm("g1");
84 lp = rw;
85 __asm__ __volatile__(
86 "mov %%o7, %%g4\n\t"
87 "call ___rw_read_enter\n\t"
88 " ldstub [%%g1 + 3], %%g2\n"
89 : /* no outputs */
90 : "r" (lp)
91 : "g2", "g4", "memory", "cc");
94 #define __raw_read_lock(lock) \
95 do { unsigned long flags; \
96 local_irq_save(flags); \
97 __raw_read_lock(lock); \
98 local_irq_restore(flags); \
99 } while(0)
101 static inline void __read_unlock(raw_rwlock_t *rw)
103 register raw_rwlock_t *lp asm("g1");
104 lp = rw;
105 __asm__ __volatile__(
106 "mov %%o7, %%g4\n\t"
107 "call ___rw_read_exit\n\t"
108 " ldstub [%%g1 + 3], %%g2\n"
109 : /* no outputs */
110 : "r" (lp)
111 : "g2", "g4", "memory", "cc");
114 #define __raw_read_unlock(lock) \
115 do { unsigned long flags; \
116 local_irq_save(flags); \
117 __raw_read_unlock(lock); \
118 local_irq_restore(flags); \
119 } while(0)
121 extern __inline__ void __raw_write_lock(raw_rwlock_t *rw)
123 register raw_rwlock_t *lp asm("g1");
124 lp = rw;
125 __asm__ __volatile__(
126 "mov %%o7, %%g4\n\t"
127 "call ___rw_write_enter\n\t"
128 " ldstub [%%g1 + 3], %%g2\n"
129 : /* no outputs */
130 : "r" (lp)
131 : "g2", "g4", "memory", "cc");
134 #define __raw_write_unlock(rw) do { (rw)->lock = 0; } while(0)
136 #define __raw_spin_lock_flags(lock, flags) __raw_spin_lock(lock)
138 #endif /* !(__ASSEMBLY__) */
140 #endif /* __SPARC_SPINLOCK_H */