2 * PCI Bus Services, see include/linux/pci.h for further explanation.
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
10 #include <linux/kernel.h>
11 #include <linux/delay.h>
12 #include <linux/init.h>
13 #include <linux/pci.h>
15 #include <linux/module.h>
16 #include <linux/spinlock.h>
17 #include <linux/string.h>
18 #include <linux/log2.h>
19 #include <linux/pci-aspm.h>
20 #include <linux/pm_wakeup.h>
21 #include <linux/interrupt.h>
22 #include <asm/dma.h> /* isa_dma_bridge_buggy */
23 #include <linux/device.h>
24 #include <asm/setup.h>
27 const char *pci_power_names
[] = {
28 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30 EXPORT_SYMBOL_GPL(pci_power_names
);
32 unsigned int pci_pm_d3_delay
= PCI_PM_D3_WAIT
;
34 #ifdef CONFIG_PCI_DOMAINS
35 int pci_domains_supported
= 1;
38 #define DEFAULT_CARDBUS_IO_SIZE (256)
39 #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
40 /* pci=cbmemsize=nnM,cbiosize=nn can override this */
41 unsigned long pci_cardbus_io_size
= DEFAULT_CARDBUS_IO_SIZE
;
42 unsigned long pci_cardbus_mem_size
= DEFAULT_CARDBUS_MEM_SIZE
;
44 #define DEFAULT_HOTPLUG_IO_SIZE (256)
45 #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
46 /* pci=hpmemsize=nnM,hpiosize=nn can override this */
47 unsigned long pci_hotplug_io_size
= DEFAULT_HOTPLUG_IO_SIZE
;
48 unsigned long pci_hotplug_mem_size
= DEFAULT_HOTPLUG_MEM_SIZE
;
51 * The default CLS is used if arch didn't set CLS explicitly and not
52 * all pci devices agree on the same value. Arch can override either
53 * the dfl or actual value as it sees fit. Don't forget this is
54 * measured in 32-bit words, not bytes.
56 u8 pci_dfl_cache_line_size __devinitdata
= L1_CACHE_BYTES
>> 2;
57 u8 pci_cache_line_size
;
60 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
61 * @bus: pointer to PCI bus structure to search
63 * Given a PCI bus, returns the highest PCI bus number present in the set
64 * including the given PCI bus and its list of child PCI buses.
66 unsigned char pci_bus_max_busnr(struct pci_bus
* bus
)
68 struct list_head
*tmp
;
71 max
= bus
->subordinate
;
72 list_for_each(tmp
, &bus
->children
) {
73 n
= pci_bus_max_busnr(pci_bus_b(tmp
));
79 EXPORT_SYMBOL_GPL(pci_bus_max_busnr
);
81 #ifdef CONFIG_HAS_IOMEM
82 void __iomem
*pci_ioremap_bar(struct pci_dev
*pdev
, int bar
)
85 * Make sure the BAR is actually a memory resource, not an IO resource
87 if (!(pci_resource_flags(pdev
, bar
) & IORESOURCE_MEM
)) {
91 return ioremap_nocache(pci_resource_start(pdev
, bar
),
92 pci_resource_len(pdev
, bar
));
94 EXPORT_SYMBOL_GPL(pci_ioremap_bar
);
99 * pci_max_busnr - returns maximum PCI bus number
101 * Returns the highest PCI bus number present in the system global list of
104 unsigned char __devinit
107 struct pci_bus
*bus
= NULL
;
108 unsigned char max
, n
;
111 while ((bus
= pci_find_next_bus(bus
)) != NULL
) {
112 n
= pci_bus_max_busnr(bus
);
121 #define PCI_FIND_CAP_TTL 48
123 static int __pci_find_next_cap_ttl(struct pci_bus
*bus
, unsigned int devfn
,
124 u8 pos
, int cap
, int *ttl
)
129 pci_bus_read_config_byte(bus
, devfn
, pos
, &pos
);
133 pci_bus_read_config_byte(bus
, devfn
, pos
+ PCI_CAP_LIST_ID
,
139 pos
+= PCI_CAP_LIST_NEXT
;
144 static int __pci_find_next_cap(struct pci_bus
*bus
, unsigned int devfn
,
147 int ttl
= PCI_FIND_CAP_TTL
;
149 return __pci_find_next_cap_ttl(bus
, devfn
, pos
, cap
, &ttl
);
152 int pci_find_next_capability(struct pci_dev
*dev
, u8 pos
, int cap
)
154 return __pci_find_next_cap(dev
->bus
, dev
->devfn
,
155 pos
+ PCI_CAP_LIST_NEXT
, cap
);
157 EXPORT_SYMBOL_GPL(pci_find_next_capability
);
159 static int __pci_bus_find_cap_start(struct pci_bus
*bus
,
160 unsigned int devfn
, u8 hdr_type
)
164 pci_bus_read_config_word(bus
, devfn
, PCI_STATUS
, &status
);
165 if (!(status
& PCI_STATUS_CAP_LIST
))
169 case PCI_HEADER_TYPE_NORMAL
:
170 case PCI_HEADER_TYPE_BRIDGE
:
171 return PCI_CAPABILITY_LIST
;
172 case PCI_HEADER_TYPE_CARDBUS
:
173 return PCI_CB_CAPABILITY_LIST
;
182 * pci_find_capability - query for devices' capabilities
183 * @dev: PCI device to query
184 * @cap: capability code
186 * Tell if a device supports a given PCI capability.
187 * Returns the address of the requested capability structure within the
188 * device's PCI configuration space or 0 in case the device does not
189 * support it. Possible values for @cap:
191 * %PCI_CAP_ID_PM Power Management
192 * %PCI_CAP_ID_AGP Accelerated Graphics Port
193 * %PCI_CAP_ID_VPD Vital Product Data
194 * %PCI_CAP_ID_SLOTID Slot Identification
195 * %PCI_CAP_ID_MSI Message Signalled Interrupts
196 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
197 * %PCI_CAP_ID_PCIX PCI-X
198 * %PCI_CAP_ID_EXP PCI Express
200 int pci_find_capability(struct pci_dev
*dev
, int cap
)
204 pos
= __pci_bus_find_cap_start(dev
->bus
, dev
->devfn
, dev
->hdr_type
);
206 pos
= __pci_find_next_cap(dev
->bus
, dev
->devfn
, pos
, cap
);
212 * pci_bus_find_capability - query for devices' capabilities
213 * @bus: the PCI bus to query
214 * @devfn: PCI device to query
215 * @cap: capability code
217 * Like pci_find_capability() but works for pci devices that do not have a
218 * pci_dev structure set up yet.
220 * Returns the address of the requested capability structure within the
221 * device's PCI configuration space or 0 in case the device does not
224 int pci_bus_find_capability(struct pci_bus
*bus
, unsigned int devfn
, int cap
)
229 pci_bus_read_config_byte(bus
, devfn
, PCI_HEADER_TYPE
, &hdr_type
);
231 pos
= __pci_bus_find_cap_start(bus
, devfn
, hdr_type
& 0x7f);
233 pos
= __pci_find_next_cap(bus
, devfn
, pos
, cap
);
239 * pci_find_ext_capability - Find an extended capability
240 * @dev: PCI device to query
241 * @cap: capability code
243 * Returns the address of the requested extended capability structure
244 * within the device's PCI configuration space or 0 if the device does
245 * not support it. Possible values for @cap:
247 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
248 * %PCI_EXT_CAP_ID_VC Virtual Channel
249 * %PCI_EXT_CAP_ID_DSN Device Serial Number
250 * %PCI_EXT_CAP_ID_PWR Power Budgeting
252 int pci_find_ext_capability(struct pci_dev
*dev
, int cap
)
256 int pos
= PCI_CFG_SPACE_SIZE
;
258 /* minimum 8 bytes per capability */
259 ttl
= (PCI_CFG_SPACE_EXP_SIZE
- PCI_CFG_SPACE_SIZE
) / 8;
261 if (dev
->cfg_size
<= PCI_CFG_SPACE_SIZE
)
264 if (pci_read_config_dword(dev
, pos
, &header
) != PCIBIOS_SUCCESSFUL
)
268 * If we have no capabilities, this is indicated by cap ID,
269 * cap version and next pointer all being 0.
275 if (PCI_EXT_CAP_ID(header
) == cap
)
278 pos
= PCI_EXT_CAP_NEXT(header
);
279 if (pos
< PCI_CFG_SPACE_SIZE
)
282 if (pci_read_config_dword(dev
, pos
, &header
) != PCIBIOS_SUCCESSFUL
)
288 EXPORT_SYMBOL_GPL(pci_find_ext_capability
);
290 static int __pci_find_next_ht_cap(struct pci_dev
*dev
, int pos
, int ht_cap
)
292 int rc
, ttl
= PCI_FIND_CAP_TTL
;
295 if (ht_cap
== HT_CAPTYPE_SLAVE
|| ht_cap
== HT_CAPTYPE_HOST
)
296 mask
= HT_3BIT_CAP_MASK
;
298 mask
= HT_5BIT_CAP_MASK
;
300 pos
= __pci_find_next_cap_ttl(dev
->bus
, dev
->devfn
, pos
,
301 PCI_CAP_ID_HT
, &ttl
);
303 rc
= pci_read_config_byte(dev
, pos
+ 3, &cap
);
304 if (rc
!= PCIBIOS_SUCCESSFUL
)
307 if ((cap
& mask
) == ht_cap
)
310 pos
= __pci_find_next_cap_ttl(dev
->bus
, dev
->devfn
,
311 pos
+ PCI_CAP_LIST_NEXT
,
312 PCI_CAP_ID_HT
, &ttl
);
318 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
319 * @dev: PCI device to query
320 * @pos: Position from which to continue searching
321 * @ht_cap: Hypertransport capability code
323 * To be used in conjunction with pci_find_ht_capability() to search for
324 * all capabilities matching @ht_cap. @pos should always be a value returned
325 * from pci_find_ht_capability().
327 * NB. To be 100% safe against broken PCI devices, the caller should take
328 * steps to avoid an infinite loop.
330 int pci_find_next_ht_capability(struct pci_dev
*dev
, int pos
, int ht_cap
)
332 return __pci_find_next_ht_cap(dev
, pos
+ PCI_CAP_LIST_NEXT
, ht_cap
);
334 EXPORT_SYMBOL_GPL(pci_find_next_ht_capability
);
337 * pci_find_ht_capability - query a device's Hypertransport capabilities
338 * @dev: PCI device to query
339 * @ht_cap: Hypertransport capability code
341 * Tell if a device supports a given Hypertransport capability.
342 * Returns an address within the device's PCI configuration space
343 * or 0 in case the device does not support the request capability.
344 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
345 * which has a Hypertransport capability matching @ht_cap.
347 int pci_find_ht_capability(struct pci_dev
*dev
, int ht_cap
)
351 pos
= __pci_bus_find_cap_start(dev
->bus
, dev
->devfn
, dev
->hdr_type
);
353 pos
= __pci_find_next_ht_cap(dev
, pos
, ht_cap
);
357 EXPORT_SYMBOL_GPL(pci_find_ht_capability
);
360 * pci_find_parent_resource - return resource region of parent bus of given region
361 * @dev: PCI device structure contains resources to be searched
362 * @res: child resource record for which parent is sought
364 * For given resource region of given device, return the resource
365 * region of parent bus the given region is contained in or where
366 * it should be allocated from.
369 pci_find_parent_resource(const struct pci_dev
*dev
, struct resource
*res
)
371 const struct pci_bus
*bus
= dev
->bus
;
373 struct resource
*best
= NULL
;
375 for(i
= 0; i
< PCI_BUS_NUM_RESOURCES
; i
++) {
376 struct resource
*r
= bus
->resource
[i
];
379 if (res
->start
&& !(res
->start
>= r
->start
&& res
->end
<= r
->end
))
380 continue; /* Not contained */
381 if ((res
->flags
^ r
->flags
) & (IORESOURCE_IO
| IORESOURCE_MEM
))
382 continue; /* Wrong type */
383 if (!((res
->flags
^ r
->flags
) & IORESOURCE_PREFETCH
))
384 return r
; /* Exact match */
385 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
386 if (r
->flags
& IORESOURCE_PREFETCH
)
388 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
396 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
397 * @dev: PCI device to have its BARs restored
399 * Restore the BAR values for a given device, so as to make it
400 * accessible by its driver.
403 pci_restore_bars(struct pci_dev
*dev
)
407 for (i
= 0; i
< PCI_BRIDGE_RESOURCES
; i
++)
408 pci_update_resource(dev
, i
);
411 static struct pci_platform_pm_ops
*pci_platform_pm
;
413 int pci_set_platform_pm(struct pci_platform_pm_ops
*ops
)
415 if (!ops
->is_manageable
|| !ops
->set_state
|| !ops
->choose_state
416 || !ops
->sleep_wake
|| !ops
->can_wakeup
)
418 pci_platform_pm
= ops
;
422 static inline bool platform_pci_power_manageable(struct pci_dev
*dev
)
424 return pci_platform_pm
? pci_platform_pm
->is_manageable(dev
) : false;
427 static inline int platform_pci_set_power_state(struct pci_dev
*dev
,
430 return pci_platform_pm
? pci_platform_pm
->set_state(dev
, t
) : -ENOSYS
;
433 static inline pci_power_t
platform_pci_choose_state(struct pci_dev
*dev
)
435 return pci_platform_pm
?
436 pci_platform_pm
->choose_state(dev
) : PCI_POWER_ERROR
;
439 static inline bool platform_pci_can_wakeup(struct pci_dev
*dev
)
441 return pci_platform_pm
? pci_platform_pm
->can_wakeup(dev
) : false;
444 static inline int platform_pci_sleep_wake(struct pci_dev
*dev
, bool enable
)
446 return pci_platform_pm
?
447 pci_platform_pm
->sleep_wake(dev
, enable
) : -ENODEV
;
451 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
453 * @dev: PCI device to handle.
454 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
457 * -EINVAL if the requested state is invalid.
458 * -EIO if device does not support PCI PM or its PM capabilities register has a
459 * wrong version, or device doesn't support the requested state.
460 * 0 if device already is in the requested state.
461 * 0 if device's power state has been successfully changed.
463 static int pci_raw_set_power_state(struct pci_dev
*dev
, pci_power_t state
)
466 bool need_restore
= false;
468 /* Check if we're already there */
469 if (dev
->current_state
== state
)
475 if (state
< PCI_D0
|| state
> PCI_D3hot
)
478 /* Validate current state:
479 * Can enter D0 from any state, but if we can only go deeper
480 * to sleep if we're already in a low power state
482 if (state
!= PCI_D0
&& dev
->current_state
<= PCI_D3cold
483 && dev
->current_state
> state
) {
484 dev_err(&dev
->dev
, "invalid power transition "
485 "(from state %d to %d)\n", dev
->current_state
, state
);
489 /* check if this device supports the desired state */
490 if ((state
== PCI_D1
&& !dev
->d1_support
)
491 || (state
== PCI_D2
&& !dev
->d2_support
))
494 pci_read_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, &pmcsr
);
496 /* If we're (effectively) in D3, force entire word to 0.
497 * This doesn't affect PME_Status, disables PME_En, and
498 * sets PowerState to 0.
500 switch (dev
->current_state
) {
504 pmcsr
&= ~PCI_PM_CTRL_STATE_MASK
;
509 case PCI_UNKNOWN
: /* Boot-up */
510 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) == PCI_D3hot
511 && !(pmcsr
& PCI_PM_CTRL_NO_SOFT_RESET
))
513 /* Fall-through: force to D0 */
519 /* enter specified state */
520 pci_write_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, pmcsr
);
522 /* Mandatory power management transition delays */
523 /* see PCI PM 1.1 5.6.1 table 18 */
524 if (state
== PCI_D3hot
|| dev
->current_state
== PCI_D3hot
)
525 msleep(pci_pm_d3_delay
);
526 else if (state
== PCI_D2
|| dev
->current_state
== PCI_D2
)
527 udelay(PCI_PM_D2_DELAY
);
529 pci_read_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, &pmcsr
);
530 dev
->current_state
= (pmcsr
& PCI_PM_CTRL_STATE_MASK
);
531 if (dev
->current_state
!= state
&& printk_ratelimit())
532 dev_info(&dev
->dev
, "Refused to change power state, "
533 "currently in D%d\n", dev
->current_state
);
535 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
536 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
537 * from D3hot to D0 _may_ perform an internal reset, thereby
538 * going to "D0 Uninitialized" rather than "D0 Initialized".
539 * For example, at least some versions of the 3c905B and the
540 * 3c556B exhibit this behaviour.
542 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
543 * devices in a D3hot state at boot. Consequently, we need to
544 * restore at least the BARs so that the device will be
545 * accessible to its driver.
548 pci_restore_bars(dev
);
551 pcie_aspm_pm_state_change(dev
->bus
->self
);
557 * pci_update_current_state - Read PCI power state of given device from its
558 * PCI PM registers and cache it
559 * @dev: PCI device to handle.
560 * @state: State to cache in case the device doesn't have the PM capability
562 void pci_update_current_state(struct pci_dev
*dev
, pci_power_t state
)
567 pci_read_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, &pmcsr
);
568 dev
->current_state
= (pmcsr
& PCI_PM_CTRL_STATE_MASK
);
570 dev
->current_state
= state
;
575 * pci_platform_power_transition - Use platform to change device power state
576 * @dev: PCI device to handle.
577 * @state: State to put the device into.
579 static int pci_platform_power_transition(struct pci_dev
*dev
, pci_power_t state
)
583 if (platform_pci_power_manageable(dev
)) {
584 error
= platform_pci_set_power_state(dev
, state
);
586 pci_update_current_state(dev
, state
);
589 /* Fall back to PCI_D0 if native PM is not supported */
591 dev
->current_state
= PCI_D0
;
598 * __pci_start_power_transition - Start power transition of a PCI device
599 * @dev: PCI device to handle.
600 * @state: State to put the device into.
602 static void __pci_start_power_transition(struct pci_dev
*dev
, pci_power_t state
)
605 pci_platform_power_transition(dev
, PCI_D0
);
609 * __pci_complete_power_transition - Complete power transition of a PCI device
610 * @dev: PCI device to handle.
611 * @state: State to put the device into.
613 * This function should not be called directly by device drivers.
615 int __pci_complete_power_transition(struct pci_dev
*dev
, pci_power_t state
)
617 return state
> PCI_D0
?
618 pci_platform_power_transition(dev
, state
) : -EINVAL
;
620 EXPORT_SYMBOL_GPL(__pci_complete_power_transition
);
623 * pci_set_power_state - Set the power state of a PCI device
624 * @dev: PCI device to handle.
625 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
627 * Transition a device to a new power state, using the platform firmware and/or
628 * the device's PCI PM registers.
631 * -EINVAL if the requested state is invalid.
632 * -EIO if device does not support PCI PM or its PM capabilities register has a
633 * wrong version, or device doesn't support the requested state.
634 * 0 if device already is in the requested state.
635 * 0 if device's power state has been successfully changed.
637 int pci_set_power_state(struct pci_dev
*dev
, pci_power_t state
)
641 /* bound the state we're entering */
642 if (state
> PCI_D3hot
)
644 else if (state
< PCI_D0
)
646 else if ((state
== PCI_D1
|| state
== PCI_D2
) && pci_no_d1d2(dev
))
648 * If the device or the parent bridge do not support PCI PM,
649 * ignore the request if we're doing anything other than putting
650 * it into D0 (which would only happen on boot).
654 /* Check if we're already there */
655 if (dev
->current_state
== state
)
658 __pci_start_power_transition(dev
, state
);
660 /* This device is quirked not to be put into D3, so
661 don't put it in D3 */
662 if (state
== PCI_D3hot
&& (dev
->dev_flags
& PCI_DEV_FLAGS_NO_D3
))
665 error
= pci_raw_set_power_state(dev
, state
);
667 if (!__pci_complete_power_transition(dev
, state
))
674 * pci_choose_state - Choose the power state of a PCI device
675 * @dev: PCI device to be suspended
676 * @state: target sleep state for the whole system. This is the value
677 * that is passed to suspend() function.
679 * Returns PCI power state suitable for given device and given system
683 pci_power_t
pci_choose_state(struct pci_dev
*dev
, pm_message_t state
)
687 if (!pci_find_capability(dev
, PCI_CAP_ID_PM
))
690 ret
= platform_pci_choose_state(dev
);
691 if (ret
!= PCI_POWER_ERROR
)
694 switch (state
.event
) {
697 case PM_EVENT_FREEZE
:
698 case PM_EVENT_PRETHAW
:
699 /* REVISIT both freeze and pre-thaw "should" use D0 */
700 case PM_EVENT_SUSPEND
:
701 case PM_EVENT_HIBERNATE
:
704 dev_info(&dev
->dev
, "unrecognized suspend event %d\n",
711 EXPORT_SYMBOL(pci_choose_state
);
713 #define PCI_EXP_SAVE_REGS 7
715 #define pcie_cap_has_devctl(type, flags) 1
716 #define pcie_cap_has_lnkctl(type, flags) \
717 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
718 (type == PCI_EXP_TYPE_ROOT_PORT || \
719 type == PCI_EXP_TYPE_ENDPOINT || \
720 type == PCI_EXP_TYPE_LEG_END))
721 #define pcie_cap_has_sltctl(type, flags) \
722 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
723 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
724 (type == PCI_EXP_TYPE_DOWNSTREAM && \
725 (flags & PCI_EXP_FLAGS_SLOT))))
726 #define pcie_cap_has_rtctl(type, flags) \
727 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
728 (type == PCI_EXP_TYPE_ROOT_PORT || \
729 type == PCI_EXP_TYPE_RC_EC))
730 #define pcie_cap_has_devctl2(type, flags) \
731 ((flags & PCI_EXP_FLAGS_VERS) > 1)
732 #define pcie_cap_has_lnkctl2(type, flags) \
733 ((flags & PCI_EXP_FLAGS_VERS) > 1)
734 #define pcie_cap_has_sltctl2(type, flags) \
735 ((flags & PCI_EXP_FLAGS_VERS) > 1)
737 static int pci_save_pcie_state(struct pci_dev
*dev
)
740 struct pci_cap_saved_state
*save_state
;
744 pos
= pci_pcie_cap(dev
);
748 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_EXP
);
750 dev_err(&dev
->dev
, "buffer not found in %s\n", __func__
);
753 cap
= (u16
*)&save_state
->data
[0];
755 pci_read_config_word(dev
, pos
+ PCI_EXP_FLAGS
, &flags
);
757 if (pcie_cap_has_devctl(dev
->pcie_type
, flags
))
758 pci_read_config_word(dev
, pos
+ PCI_EXP_DEVCTL
, &cap
[i
++]);
759 if (pcie_cap_has_lnkctl(dev
->pcie_type
, flags
))
760 pci_read_config_word(dev
, pos
+ PCI_EXP_LNKCTL
, &cap
[i
++]);
761 if (pcie_cap_has_sltctl(dev
->pcie_type
, flags
))
762 pci_read_config_word(dev
, pos
+ PCI_EXP_SLTCTL
, &cap
[i
++]);
763 if (pcie_cap_has_rtctl(dev
->pcie_type
, flags
))
764 pci_read_config_word(dev
, pos
+ PCI_EXP_RTCTL
, &cap
[i
++]);
765 if (pcie_cap_has_devctl2(dev
->pcie_type
, flags
))
766 pci_read_config_word(dev
, pos
+ PCI_EXP_DEVCTL2
, &cap
[i
++]);
767 if (pcie_cap_has_lnkctl2(dev
->pcie_type
, flags
))
768 pci_read_config_word(dev
, pos
+ PCI_EXP_LNKCTL2
, &cap
[i
++]);
769 if (pcie_cap_has_sltctl2(dev
->pcie_type
, flags
))
770 pci_read_config_word(dev
, pos
+ PCI_EXP_SLTCTL2
, &cap
[i
++]);
775 static void pci_restore_pcie_state(struct pci_dev
*dev
)
778 struct pci_cap_saved_state
*save_state
;
782 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_EXP
);
783 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
784 if (!save_state
|| pos
<= 0)
786 cap
= (u16
*)&save_state
->data
[0];
788 pci_read_config_word(dev
, pos
+ PCI_EXP_FLAGS
, &flags
);
790 if (pcie_cap_has_devctl(dev
->pcie_type
, flags
))
791 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL
, cap
[i
++]);
792 if (pcie_cap_has_lnkctl(dev
->pcie_type
, flags
))
793 pci_write_config_word(dev
, pos
+ PCI_EXP_LNKCTL
, cap
[i
++]);
794 if (pcie_cap_has_sltctl(dev
->pcie_type
, flags
))
795 pci_write_config_word(dev
, pos
+ PCI_EXP_SLTCTL
, cap
[i
++]);
796 if (pcie_cap_has_rtctl(dev
->pcie_type
, flags
))
797 pci_write_config_word(dev
, pos
+ PCI_EXP_RTCTL
, cap
[i
++]);
798 if (pcie_cap_has_devctl2(dev
->pcie_type
, flags
))
799 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL2
, cap
[i
++]);
800 if (pcie_cap_has_lnkctl2(dev
->pcie_type
, flags
))
801 pci_write_config_word(dev
, pos
+ PCI_EXP_LNKCTL2
, cap
[i
++]);
802 if (pcie_cap_has_sltctl2(dev
->pcie_type
, flags
))
803 pci_write_config_word(dev
, pos
+ PCI_EXP_SLTCTL2
, cap
[i
++]);
807 static int pci_save_pcix_state(struct pci_dev
*dev
)
810 struct pci_cap_saved_state
*save_state
;
812 pos
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
816 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_PCIX
);
818 dev_err(&dev
->dev
, "buffer not found in %s\n", __func__
);
822 pci_read_config_word(dev
, pos
+ PCI_X_CMD
, (u16
*)save_state
->data
);
827 static void pci_restore_pcix_state(struct pci_dev
*dev
)
830 struct pci_cap_saved_state
*save_state
;
833 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_PCIX
);
834 pos
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
835 if (!save_state
|| pos
<= 0)
837 cap
= (u16
*)&save_state
->data
[0];
839 pci_write_config_word(dev
, pos
+ PCI_X_CMD
, cap
[i
++]);
844 * pci_save_state - save the PCI configuration space of a device before suspending
845 * @dev: - PCI device that we're dealing with
848 pci_save_state(struct pci_dev
*dev
)
851 /* XXX: 100% dword access ok here? */
852 for (i
= 0; i
< 16; i
++)
853 pci_read_config_dword(dev
, i
* 4,&dev
->saved_config_space
[i
]);
854 dev
->state_saved
= true;
855 if ((i
= pci_save_pcie_state(dev
)) != 0)
857 if ((i
= pci_save_pcix_state(dev
)) != 0)
863 * pci_restore_state - Restore the saved state of a PCI device
864 * @dev: - PCI device that we're dealing with
867 pci_restore_state(struct pci_dev
*dev
)
872 if (!dev
->state_saved
)
875 /* PCI Express register must be restored first */
876 pci_restore_pcie_state(dev
);
879 * The Base Address register should be programmed before the command
882 for (i
= 15; i
>= 0; i
--) {
883 pci_read_config_dword(dev
, i
* 4, &val
);
884 if (val
!= dev
->saved_config_space
[i
]) {
885 dev_printk(KERN_DEBUG
, &dev
->dev
, "restoring config "
886 "space at offset %#x (was %#x, writing %#x)\n",
887 i
, val
, (int)dev
->saved_config_space
[i
]);
888 pci_write_config_dword(dev
,i
* 4,
889 dev
->saved_config_space
[i
]);
892 pci_restore_pcix_state(dev
);
893 pci_restore_msi_state(dev
);
894 pci_restore_iov_state(dev
);
896 dev
->state_saved
= false;
901 static int do_pci_enable_device(struct pci_dev
*dev
, int bars
)
905 err
= pci_set_power_state(dev
, PCI_D0
);
906 if (err
< 0 && err
!= -EIO
)
908 err
= pcibios_enable_device(dev
, bars
);
911 pci_fixup_device(pci_fixup_enable
, dev
);
917 * pci_reenable_device - Resume abandoned device
918 * @dev: PCI device to be resumed
920 * Note this function is a backend of pci_default_resume and is not supposed
921 * to be called by normal code, write proper resume handler and use it instead.
923 int pci_reenable_device(struct pci_dev
*dev
)
925 if (pci_is_enabled(dev
))
926 return do_pci_enable_device(dev
, (1 << PCI_NUM_RESOURCES
) - 1);
930 static int __pci_enable_device_flags(struct pci_dev
*dev
,
931 resource_size_t flags
)
936 if (atomic_add_return(1, &dev
->enable_cnt
) > 1)
937 return 0; /* already enabled */
939 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++)
940 if (dev
->resource
[i
].flags
& flags
)
943 err
= do_pci_enable_device(dev
, bars
);
945 atomic_dec(&dev
->enable_cnt
);
950 * pci_enable_device_io - Initialize a device for use with IO space
951 * @dev: PCI device to be initialized
953 * Initialize device before it's used by a driver. Ask low-level code
954 * to enable I/O resources. Wake up the device if it was suspended.
955 * Beware, this function can fail.
957 int pci_enable_device_io(struct pci_dev
*dev
)
959 return __pci_enable_device_flags(dev
, IORESOURCE_IO
);
963 * pci_enable_device_mem - Initialize a device for use with Memory space
964 * @dev: PCI device to be initialized
966 * Initialize device before it's used by a driver. Ask low-level code
967 * to enable Memory resources. Wake up the device if it was suspended.
968 * Beware, this function can fail.
970 int pci_enable_device_mem(struct pci_dev
*dev
)
972 return __pci_enable_device_flags(dev
, IORESOURCE_MEM
);
976 * pci_enable_device - Initialize device before it's used by a driver.
977 * @dev: PCI device to be initialized
979 * Initialize device before it's used by a driver. Ask low-level code
980 * to enable I/O and memory. Wake up the device if it was suspended.
981 * Beware, this function can fail.
983 * Note we don't actually enable the device many times if we call
984 * this function repeatedly (we just increment the count).
986 int pci_enable_device(struct pci_dev
*dev
)
988 return __pci_enable_device_flags(dev
, IORESOURCE_MEM
| IORESOURCE_IO
);
992 * Managed PCI resources. This manages device on/off, intx/msi/msix
993 * on/off and BAR regions. pci_dev itself records msi/msix status, so
994 * there's no need to track it separately. pci_devres is initialized
995 * when a device is enabled using managed PCI device enable interface.
998 unsigned int enabled
:1;
999 unsigned int pinned
:1;
1000 unsigned int orig_intx
:1;
1001 unsigned int restore_intx
:1;
1005 static void pcim_release(struct device
*gendev
, void *res
)
1007 struct pci_dev
*dev
= container_of(gendev
, struct pci_dev
, dev
);
1008 struct pci_devres
*this = res
;
1011 if (dev
->msi_enabled
)
1012 pci_disable_msi(dev
);
1013 if (dev
->msix_enabled
)
1014 pci_disable_msix(dev
);
1016 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++)
1017 if (this->region_mask
& (1 << i
))
1018 pci_release_region(dev
, i
);
1020 if (this->restore_intx
)
1021 pci_intx(dev
, this->orig_intx
);
1023 if (this->enabled
&& !this->pinned
)
1024 pci_disable_device(dev
);
1027 static struct pci_devres
* get_pci_dr(struct pci_dev
*pdev
)
1029 struct pci_devres
*dr
, *new_dr
;
1031 dr
= devres_find(&pdev
->dev
, pcim_release
, NULL
, NULL
);
1035 new_dr
= devres_alloc(pcim_release
, sizeof(*new_dr
), GFP_KERNEL
);
1038 return devres_get(&pdev
->dev
, new_dr
, NULL
, NULL
);
1041 static struct pci_devres
* find_pci_dr(struct pci_dev
*pdev
)
1043 if (pci_is_managed(pdev
))
1044 return devres_find(&pdev
->dev
, pcim_release
, NULL
, NULL
);
1049 * pcim_enable_device - Managed pci_enable_device()
1050 * @pdev: PCI device to be initialized
1052 * Managed pci_enable_device().
1054 int pcim_enable_device(struct pci_dev
*pdev
)
1056 struct pci_devres
*dr
;
1059 dr
= get_pci_dr(pdev
);
1065 rc
= pci_enable_device(pdev
);
1067 pdev
->is_managed
= 1;
1074 * pcim_pin_device - Pin managed PCI device
1075 * @pdev: PCI device to pin
1077 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1078 * driver detach. @pdev must have been enabled with
1079 * pcim_enable_device().
1081 void pcim_pin_device(struct pci_dev
*pdev
)
1083 struct pci_devres
*dr
;
1085 dr
= find_pci_dr(pdev
);
1086 WARN_ON(!dr
|| !dr
->enabled
);
1092 * pcibios_disable_device - disable arch specific PCI resources for device dev
1093 * @dev: the PCI device to disable
1095 * Disables architecture specific PCI resources for the device. This
1096 * is the default implementation. Architecture implementations can
1099 void __attribute__ ((weak
)) pcibios_disable_device (struct pci_dev
*dev
) {}
1101 static void do_pci_disable_device(struct pci_dev
*dev
)
1105 pci_read_config_word(dev
, PCI_COMMAND
, &pci_command
);
1106 if (pci_command
& PCI_COMMAND_MASTER
) {
1107 pci_command
&= ~PCI_COMMAND_MASTER
;
1108 pci_write_config_word(dev
, PCI_COMMAND
, pci_command
);
1111 pcibios_disable_device(dev
);
1115 * pci_disable_enabled_device - Disable device without updating enable_cnt
1116 * @dev: PCI device to disable
1118 * NOTE: This function is a backend of PCI power management routines and is
1119 * not supposed to be called drivers.
1121 void pci_disable_enabled_device(struct pci_dev
*dev
)
1123 if (pci_is_enabled(dev
))
1124 do_pci_disable_device(dev
);
1128 * pci_disable_device - Disable PCI device after use
1129 * @dev: PCI device to be disabled
1131 * Signal to the system that the PCI device is not in use by the system
1132 * anymore. This only involves disabling PCI bus-mastering, if active.
1134 * Note we don't actually disable the device until all callers of
1135 * pci_device_enable() have called pci_device_disable().
1138 pci_disable_device(struct pci_dev
*dev
)
1140 struct pci_devres
*dr
;
1142 dr
= find_pci_dr(dev
);
1146 if (atomic_sub_return(1, &dev
->enable_cnt
) != 0)
1149 do_pci_disable_device(dev
);
1151 dev
->is_busmaster
= 0;
1155 * pcibios_set_pcie_reset_state - set reset state for device dev
1156 * @dev: the PCI-E device reset
1157 * @state: Reset state to enter into
1160 * Sets the PCI-E reset state for the device. This is the default
1161 * implementation. Architecture implementations can override this.
1163 int __attribute__ ((weak
)) pcibios_set_pcie_reset_state(struct pci_dev
*dev
,
1164 enum pcie_reset_state state
)
1170 * pci_set_pcie_reset_state - set reset state for device dev
1171 * @dev: the PCI-E device reset
1172 * @state: Reset state to enter into
1175 * Sets the PCI reset state for the device.
1177 int pci_set_pcie_reset_state(struct pci_dev
*dev
, enum pcie_reset_state state
)
1179 return pcibios_set_pcie_reset_state(dev
, state
);
1183 * pci_pme_capable - check the capability of PCI device to generate PME#
1184 * @dev: PCI device to handle.
1185 * @state: PCI state from which device will issue PME#.
1187 bool pci_pme_capable(struct pci_dev
*dev
, pci_power_t state
)
1192 return !!(dev
->pme_support
& (1 << state
));
1196 * pci_pme_active - enable or disable PCI device's PME# function
1197 * @dev: PCI device to handle.
1198 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1200 * The caller must verify that the device is capable of generating PME# before
1201 * calling this function with @enable equal to 'true'.
1203 void pci_pme_active(struct pci_dev
*dev
, bool enable
)
1210 pci_read_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, &pmcsr
);
1211 /* Clear PME_Status by writing 1 to it and enable PME# */
1212 pmcsr
|= PCI_PM_CTRL_PME_STATUS
| PCI_PM_CTRL_PME_ENABLE
;
1214 pmcsr
&= ~PCI_PM_CTRL_PME_ENABLE
;
1216 pci_write_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, pmcsr
);
1218 dev_printk(KERN_DEBUG
, &dev
->dev
, "PME# %s\n",
1219 enable
? "enabled" : "disabled");
1223 * pci_enable_wake - enable PCI device as wakeup event source
1224 * @dev: PCI device affected
1225 * @state: PCI state from which device will issue wakeup events
1226 * @enable: True to enable event generation; false to disable
1228 * This enables the device as a wakeup event source, or disables it.
1229 * When such events involves platform-specific hooks, those hooks are
1230 * called automatically by this routine.
1232 * Devices with legacy power management (no standard PCI PM capabilities)
1233 * always require such platform hooks.
1236 * 0 is returned on success
1237 * -EINVAL is returned if device is not supposed to wake up the system
1238 * Error code depending on the platform is returned if both the platform and
1239 * the native mechanism fail to enable the generation of wake-up events
1241 int pci_enable_wake(struct pci_dev
*dev
, pci_power_t state
, bool enable
)
1245 if (enable
&& !device_may_wakeup(&dev
->dev
))
1248 /* Don't do the same thing twice in a row for one device. */
1249 if (!!enable
== !!dev
->wakeup_prepared
)
1253 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1254 * Anderson we should be doing PME# wake enable followed by ACPI wake
1255 * enable. To disable wake-up we call the platform first, for symmetry.
1261 if (pci_pme_capable(dev
, state
))
1262 pci_pme_active(dev
, true);
1265 error
= platform_pci_sleep_wake(dev
, true);
1269 dev
->wakeup_prepared
= true;
1271 platform_pci_sleep_wake(dev
, false);
1272 pci_pme_active(dev
, false);
1273 dev
->wakeup_prepared
= false;
1280 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1281 * @dev: PCI device to prepare
1282 * @enable: True to enable wake-up event generation; false to disable
1284 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1285 * and this function allows them to set that up cleanly - pci_enable_wake()
1286 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1287 * ordering constraints.
1289 * This function only returns error code if the device is not capable of
1290 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1291 * enable wake-up power for it.
1293 int pci_wake_from_d3(struct pci_dev
*dev
, bool enable
)
1295 return pci_pme_capable(dev
, PCI_D3cold
) ?
1296 pci_enable_wake(dev
, PCI_D3cold
, enable
) :
1297 pci_enable_wake(dev
, PCI_D3hot
, enable
);
1301 * pci_target_state - find an appropriate low power state for a given PCI dev
1304 * Use underlying platform code to find a supported low power state for @dev.
1305 * If the platform can't manage @dev, return the deepest state from which it
1306 * can generate wake events, based on any available PME info.
1308 pci_power_t
pci_target_state(struct pci_dev
*dev
)
1310 pci_power_t target_state
= PCI_D3hot
;
1312 if (platform_pci_power_manageable(dev
)) {
1314 * Call the platform to choose the target state of the device
1315 * and enable wake-up from this state if supported.
1317 pci_power_t state
= platform_pci_choose_state(dev
);
1320 case PCI_POWER_ERROR
:
1325 if (pci_no_d1d2(dev
))
1328 target_state
= state
;
1330 } else if (!dev
->pm_cap
) {
1331 target_state
= PCI_D0
;
1332 } else if (device_may_wakeup(&dev
->dev
)) {
1334 * Find the deepest state from which the device can generate
1335 * wake-up events, make it the target state and enable device
1338 if (dev
->pme_support
) {
1340 && !(dev
->pme_support
& (1 << target_state
)))
1345 return target_state
;
1349 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1350 * @dev: Device to handle.
1352 * Choose the power state appropriate for the device depending on whether
1353 * it can wake up the system and/or is power manageable by the platform
1354 * (PCI_D3hot is the default) and put the device into that state.
1356 int pci_prepare_to_sleep(struct pci_dev
*dev
)
1358 pci_power_t target_state
= pci_target_state(dev
);
1361 if (target_state
== PCI_POWER_ERROR
)
1364 pci_enable_wake(dev
, target_state
, device_may_wakeup(&dev
->dev
));
1366 error
= pci_set_power_state(dev
, target_state
);
1369 pci_enable_wake(dev
, target_state
, false);
1375 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
1376 * @dev: Device to handle.
1378 * Disable device's sytem wake-up capability and put it into D0.
1380 int pci_back_from_sleep(struct pci_dev
*dev
)
1382 pci_enable_wake(dev
, PCI_D0
, false);
1383 return pci_set_power_state(dev
, PCI_D0
);
1387 * pci_pm_init - Initialize PM functions of given PCI device
1388 * @dev: PCI device to handle.
1390 void pci_pm_init(struct pci_dev
*dev
)
1395 dev
->wakeup_prepared
= false;
1398 /* find PCI PM capability in list */
1399 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
1402 /* Check device's ability to generate PME# */
1403 pci_read_config_word(dev
, pm
+ PCI_PM_PMC
, &pmc
);
1405 if ((pmc
& PCI_PM_CAP_VER_MASK
) > 3) {
1406 dev_err(&dev
->dev
, "unsupported PM cap regs version (%u)\n",
1407 pmc
& PCI_PM_CAP_VER_MASK
);
1413 dev
->d1_support
= false;
1414 dev
->d2_support
= false;
1415 if (!pci_no_d1d2(dev
)) {
1416 if (pmc
& PCI_PM_CAP_D1
)
1417 dev
->d1_support
= true;
1418 if (pmc
& PCI_PM_CAP_D2
)
1419 dev
->d2_support
= true;
1421 if (dev
->d1_support
|| dev
->d2_support
)
1422 dev_printk(KERN_DEBUG
, &dev
->dev
, "supports%s%s\n",
1423 dev
->d1_support
? " D1" : "",
1424 dev
->d2_support
? " D2" : "");
1427 pmc
&= PCI_PM_CAP_PME_MASK
;
1429 dev_printk(KERN_DEBUG
, &dev
->dev
,
1430 "PME# supported from%s%s%s%s%s\n",
1431 (pmc
& PCI_PM_CAP_PME_D0
) ? " D0" : "",
1432 (pmc
& PCI_PM_CAP_PME_D1
) ? " D1" : "",
1433 (pmc
& PCI_PM_CAP_PME_D2
) ? " D2" : "",
1434 (pmc
& PCI_PM_CAP_PME_D3
) ? " D3hot" : "",
1435 (pmc
& PCI_PM_CAP_PME_D3cold
) ? " D3cold" : "");
1436 dev
->pme_support
= pmc
>> PCI_PM_CAP_PME_SHIFT
;
1438 * Make device's PM flags reflect the wake-up capability, but
1439 * let the user space enable it to wake up the system as needed.
1441 device_set_wakeup_capable(&dev
->dev
, true);
1442 device_set_wakeup_enable(&dev
->dev
, false);
1443 /* Disable the PME# generation functionality */
1444 pci_pme_active(dev
, false);
1446 dev
->pme_support
= 0;
1451 * platform_pci_wakeup_init - init platform wakeup if present
1454 * Some devices don't have PCI PM caps but can still generate wakeup
1455 * events through platform methods (like ACPI events). If @dev supports
1456 * platform wakeup events, set the device flag to indicate as much. This
1457 * may be redundant if the device also supports PCI PM caps, but double
1458 * initialization should be safe in that case.
1460 void platform_pci_wakeup_init(struct pci_dev
*dev
)
1462 if (!platform_pci_can_wakeup(dev
))
1465 device_set_wakeup_capable(&dev
->dev
, true);
1466 device_set_wakeup_enable(&dev
->dev
, false);
1467 platform_pci_sleep_wake(dev
, false);
1471 * pci_add_save_buffer - allocate buffer for saving given capability registers
1472 * @dev: the PCI device
1473 * @cap: the capability to allocate the buffer for
1474 * @size: requested size of the buffer
1476 static int pci_add_cap_save_buffer(
1477 struct pci_dev
*dev
, char cap
, unsigned int size
)
1480 struct pci_cap_saved_state
*save_state
;
1482 pos
= pci_find_capability(dev
, cap
);
1486 save_state
= kzalloc(sizeof(*save_state
) + size
, GFP_KERNEL
);
1490 save_state
->cap_nr
= cap
;
1491 pci_add_saved_cap(dev
, save_state
);
1497 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1498 * @dev: the PCI device
1500 void pci_allocate_cap_save_buffers(struct pci_dev
*dev
)
1504 error
= pci_add_cap_save_buffer(dev
, PCI_CAP_ID_EXP
,
1505 PCI_EXP_SAVE_REGS
* sizeof(u16
));
1508 "unable to preallocate PCI Express save buffer\n");
1510 error
= pci_add_cap_save_buffer(dev
, PCI_CAP_ID_PCIX
, sizeof(u16
));
1513 "unable to preallocate PCI-X save buffer\n");
1517 * pci_enable_ari - enable ARI forwarding if hardware support it
1518 * @dev: the PCI device
1520 void pci_enable_ari(struct pci_dev
*dev
)
1525 struct pci_dev
*bridge
;
1527 if (!pci_is_pcie(dev
) || dev
->devfn
)
1530 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ARI
);
1534 bridge
= dev
->bus
->self
;
1535 if (!bridge
|| !pci_is_pcie(bridge
))
1538 pos
= pci_pcie_cap(bridge
);
1542 pci_read_config_dword(bridge
, pos
+ PCI_EXP_DEVCAP2
, &cap
);
1543 if (!(cap
& PCI_EXP_DEVCAP2_ARI
))
1546 pci_read_config_word(bridge
, pos
+ PCI_EXP_DEVCTL2
, &ctrl
);
1547 ctrl
|= PCI_EXP_DEVCTL2_ARI
;
1548 pci_write_config_word(bridge
, pos
+ PCI_EXP_DEVCTL2
, ctrl
);
1550 bridge
->ari_enabled
= 1;
1554 * pci_enable_acs - enable ACS if hardware support it
1555 * @dev: the PCI device
1557 void pci_enable_acs(struct pci_dev
*dev
)
1563 if (!pci_is_pcie(dev
))
1566 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ACS
);
1570 pci_read_config_word(dev
, pos
+ PCI_ACS_CAP
, &cap
);
1571 pci_read_config_word(dev
, pos
+ PCI_ACS_CTRL
, &ctrl
);
1573 /* Source Validation */
1574 ctrl
|= (cap
& PCI_ACS_SV
);
1576 /* P2P Request Redirect */
1577 ctrl
|= (cap
& PCI_ACS_RR
);
1579 /* P2P Completion Redirect */
1580 ctrl
|= (cap
& PCI_ACS_CR
);
1582 /* Upstream Forwarding */
1583 ctrl
|= (cap
& PCI_ACS_UF
);
1585 pci_write_config_word(dev
, pos
+ PCI_ACS_CTRL
, ctrl
);
1589 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1590 * @dev: the PCI device
1591 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1593 * Perform INTx swizzling for a device behind one level of bridge. This is
1594 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
1595 * behind bridges on add-in cards. For devices with ARI enabled, the slot
1596 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
1597 * the PCI Express Base Specification, Revision 2.1)
1599 u8
pci_swizzle_interrupt_pin(struct pci_dev
*dev
, u8 pin
)
1603 if (pci_ari_enabled(dev
->bus
))
1606 slot
= PCI_SLOT(dev
->devfn
);
1608 return (((pin
- 1) + slot
) % 4) + 1;
1612 pci_get_interrupt_pin(struct pci_dev
*dev
, struct pci_dev
**bridge
)
1620 while (!pci_is_root_bus(dev
->bus
)) {
1621 pin
= pci_swizzle_interrupt_pin(dev
, pin
);
1622 dev
= dev
->bus
->self
;
1629 * pci_common_swizzle - swizzle INTx all the way to root bridge
1630 * @dev: the PCI device
1631 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1633 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
1634 * bridges all the way up to a PCI root bus.
1636 u8
pci_common_swizzle(struct pci_dev
*dev
, u8
*pinp
)
1640 while (!pci_is_root_bus(dev
->bus
)) {
1641 pin
= pci_swizzle_interrupt_pin(dev
, pin
);
1642 dev
= dev
->bus
->self
;
1645 return PCI_SLOT(dev
->devfn
);
1649 * pci_release_region - Release a PCI bar
1650 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1651 * @bar: BAR to release
1653 * Releases the PCI I/O and memory resources previously reserved by a
1654 * successful call to pci_request_region. Call this function only
1655 * after all use of the PCI regions has ceased.
1657 void pci_release_region(struct pci_dev
*pdev
, int bar
)
1659 struct pci_devres
*dr
;
1661 if (pci_resource_len(pdev
, bar
) == 0)
1663 if (pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
)
1664 release_region(pci_resource_start(pdev
, bar
),
1665 pci_resource_len(pdev
, bar
));
1666 else if (pci_resource_flags(pdev
, bar
) & IORESOURCE_MEM
)
1667 release_mem_region(pci_resource_start(pdev
, bar
),
1668 pci_resource_len(pdev
, bar
));
1670 dr
= find_pci_dr(pdev
);
1672 dr
->region_mask
&= ~(1 << bar
);
1676 * __pci_request_region - Reserved PCI I/O and memory resource
1677 * @pdev: PCI device whose resources are to be reserved
1678 * @bar: BAR to be reserved
1679 * @res_name: Name to be associated with resource.
1680 * @exclusive: whether the region access is exclusive or not
1682 * Mark the PCI region associated with PCI device @pdev BR @bar as
1683 * being reserved by owner @res_name. Do not access any
1684 * address inside the PCI regions unless this call returns
1687 * If @exclusive is set, then the region is marked so that userspace
1688 * is explicitly not allowed to map the resource via /dev/mem or
1689 * sysfs MMIO access.
1691 * Returns 0 on success, or %EBUSY on error. A warning
1692 * message is also printed on failure.
1694 static int __pci_request_region(struct pci_dev
*pdev
, int bar
, const char *res_name
,
1697 struct pci_devres
*dr
;
1699 if (pci_resource_len(pdev
, bar
) == 0)
1702 if (pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
) {
1703 if (!request_region(pci_resource_start(pdev
, bar
),
1704 pci_resource_len(pdev
, bar
), res_name
))
1707 else if (pci_resource_flags(pdev
, bar
) & IORESOURCE_MEM
) {
1708 if (!__request_mem_region(pci_resource_start(pdev
, bar
),
1709 pci_resource_len(pdev
, bar
), res_name
,
1714 dr
= find_pci_dr(pdev
);
1716 dr
->region_mask
|= 1 << bar
;
1721 dev_warn(&pdev
->dev
, "BAR %d: can't reserve %pR\n", bar
,
1722 &pdev
->resource
[bar
]);
1727 * pci_request_region - Reserve PCI I/O and memory resource
1728 * @pdev: PCI device whose resources are to be reserved
1729 * @bar: BAR to be reserved
1730 * @res_name: Name to be associated with resource
1732 * Mark the PCI region associated with PCI device @pdev BAR @bar as
1733 * being reserved by owner @res_name. Do not access any
1734 * address inside the PCI regions unless this call returns
1737 * Returns 0 on success, or %EBUSY on error. A warning
1738 * message is also printed on failure.
1740 int pci_request_region(struct pci_dev
*pdev
, int bar
, const char *res_name
)
1742 return __pci_request_region(pdev
, bar
, res_name
, 0);
1746 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1747 * @pdev: PCI device whose resources are to be reserved
1748 * @bar: BAR to be reserved
1749 * @res_name: Name to be associated with resource.
1751 * Mark the PCI region associated with PCI device @pdev BR @bar as
1752 * being reserved by owner @res_name. Do not access any
1753 * address inside the PCI regions unless this call returns
1756 * Returns 0 on success, or %EBUSY on error. A warning
1757 * message is also printed on failure.
1759 * The key difference that _exclusive makes it that userspace is
1760 * explicitly not allowed to map the resource via /dev/mem or
1763 int pci_request_region_exclusive(struct pci_dev
*pdev
, int bar
, const char *res_name
)
1765 return __pci_request_region(pdev
, bar
, res_name
, IORESOURCE_EXCLUSIVE
);
1768 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1769 * @pdev: PCI device whose resources were previously reserved
1770 * @bars: Bitmask of BARs to be released
1772 * Release selected PCI I/O and memory resources previously reserved.
1773 * Call this function only after all use of the PCI regions has ceased.
1775 void pci_release_selected_regions(struct pci_dev
*pdev
, int bars
)
1779 for (i
= 0; i
< 6; i
++)
1780 if (bars
& (1 << i
))
1781 pci_release_region(pdev
, i
);
1784 int __pci_request_selected_regions(struct pci_dev
*pdev
, int bars
,
1785 const char *res_name
, int excl
)
1789 for (i
= 0; i
< 6; i
++)
1790 if (bars
& (1 << i
))
1791 if (__pci_request_region(pdev
, i
, res_name
, excl
))
1797 if (bars
& (1 << i
))
1798 pci_release_region(pdev
, i
);
1805 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1806 * @pdev: PCI device whose resources are to be reserved
1807 * @bars: Bitmask of BARs to be requested
1808 * @res_name: Name to be associated with resource
1810 int pci_request_selected_regions(struct pci_dev
*pdev
, int bars
,
1811 const char *res_name
)
1813 return __pci_request_selected_regions(pdev
, bars
, res_name
, 0);
1816 int pci_request_selected_regions_exclusive(struct pci_dev
*pdev
,
1817 int bars
, const char *res_name
)
1819 return __pci_request_selected_regions(pdev
, bars
, res_name
,
1820 IORESOURCE_EXCLUSIVE
);
1824 * pci_release_regions - Release reserved PCI I/O and memory resources
1825 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1827 * Releases all PCI I/O and memory resources previously reserved by a
1828 * successful call to pci_request_regions. Call this function only
1829 * after all use of the PCI regions has ceased.
1832 void pci_release_regions(struct pci_dev
*pdev
)
1834 pci_release_selected_regions(pdev
, (1 << 6) - 1);
1838 * pci_request_regions - Reserved PCI I/O and memory resources
1839 * @pdev: PCI device whose resources are to be reserved
1840 * @res_name: Name to be associated with resource.
1842 * Mark all PCI regions associated with PCI device @pdev as
1843 * being reserved by owner @res_name. Do not access any
1844 * address inside the PCI regions unless this call returns
1847 * Returns 0 on success, or %EBUSY on error. A warning
1848 * message is also printed on failure.
1850 int pci_request_regions(struct pci_dev
*pdev
, const char *res_name
)
1852 return pci_request_selected_regions(pdev
, ((1 << 6) - 1), res_name
);
1856 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
1857 * @pdev: PCI device whose resources are to be reserved
1858 * @res_name: Name to be associated with resource.
1860 * Mark all PCI regions associated with PCI device @pdev as
1861 * being reserved by owner @res_name. Do not access any
1862 * address inside the PCI regions unless this call returns
1865 * pci_request_regions_exclusive() will mark the region so that
1866 * /dev/mem and the sysfs MMIO access will not be allowed.
1868 * Returns 0 on success, or %EBUSY on error. A warning
1869 * message is also printed on failure.
1871 int pci_request_regions_exclusive(struct pci_dev
*pdev
, const char *res_name
)
1873 return pci_request_selected_regions_exclusive(pdev
,
1874 ((1 << 6) - 1), res_name
);
1877 static void __pci_set_master(struct pci_dev
*dev
, bool enable
)
1881 pci_read_config_word(dev
, PCI_COMMAND
, &old_cmd
);
1883 cmd
= old_cmd
| PCI_COMMAND_MASTER
;
1885 cmd
= old_cmd
& ~PCI_COMMAND_MASTER
;
1886 if (cmd
!= old_cmd
) {
1887 dev_dbg(&dev
->dev
, "%s bus mastering\n",
1888 enable
? "enabling" : "disabling");
1889 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1891 dev
->is_busmaster
= enable
;
1895 * pci_set_master - enables bus-mastering for device dev
1896 * @dev: the PCI device to enable
1898 * Enables bus-mastering on the device and calls pcibios_set_master()
1899 * to do the needed arch specific settings.
1901 void pci_set_master(struct pci_dev
*dev
)
1903 __pci_set_master(dev
, true);
1904 pcibios_set_master(dev
);
1908 * pci_clear_master - disables bus-mastering for device dev
1909 * @dev: the PCI device to disable
1911 void pci_clear_master(struct pci_dev
*dev
)
1913 __pci_set_master(dev
, false);
1917 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1918 * @dev: the PCI device for which MWI is to be enabled
1920 * Helper function for pci_set_mwi.
1921 * Originally copied from drivers/net/acenic.c.
1922 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1924 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1926 int pci_set_cacheline_size(struct pci_dev
*dev
)
1930 if (!pci_cache_line_size
)
1933 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1934 equal to or multiple of the right value. */
1935 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &cacheline_size
);
1936 if (cacheline_size
>= pci_cache_line_size
&&
1937 (cacheline_size
% pci_cache_line_size
) == 0)
1940 /* Write the correct value. */
1941 pci_write_config_byte(dev
, PCI_CACHE_LINE_SIZE
, pci_cache_line_size
);
1943 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &cacheline_size
);
1944 if (cacheline_size
== pci_cache_line_size
)
1947 dev_printk(KERN_DEBUG
, &dev
->dev
, "cache line size of %d is not "
1948 "supported\n", pci_cache_line_size
<< 2);
1952 EXPORT_SYMBOL_GPL(pci_set_cacheline_size
);
1954 #ifdef PCI_DISABLE_MWI
1955 int pci_set_mwi(struct pci_dev
*dev
)
1960 int pci_try_set_mwi(struct pci_dev
*dev
)
1965 void pci_clear_mwi(struct pci_dev
*dev
)
1972 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1973 * @dev: the PCI device for which MWI is enabled
1975 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1977 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1980 pci_set_mwi(struct pci_dev
*dev
)
1985 rc
= pci_set_cacheline_size(dev
);
1989 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1990 if (! (cmd
& PCI_COMMAND_INVALIDATE
)) {
1991 dev_dbg(&dev
->dev
, "enabling Mem-Wr-Inval\n");
1992 cmd
|= PCI_COMMAND_INVALIDATE
;
1993 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
2000 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2001 * @dev: the PCI device for which MWI is enabled
2003 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2004 * Callers are not required to check the return value.
2006 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2008 int pci_try_set_mwi(struct pci_dev
*dev
)
2010 int rc
= pci_set_mwi(dev
);
2015 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2016 * @dev: the PCI device to disable
2018 * Disables PCI Memory-Write-Invalidate transaction on the device
2021 pci_clear_mwi(struct pci_dev
*dev
)
2025 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
2026 if (cmd
& PCI_COMMAND_INVALIDATE
) {
2027 cmd
&= ~PCI_COMMAND_INVALIDATE
;
2028 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
2031 #endif /* ! PCI_DISABLE_MWI */
2034 * pci_intx - enables/disables PCI INTx for device dev
2035 * @pdev: the PCI device to operate on
2036 * @enable: boolean: whether to enable or disable PCI INTx
2038 * Enables/disables PCI INTx for device dev
2041 pci_intx(struct pci_dev
*pdev
, int enable
)
2043 u16 pci_command
, new;
2045 pci_read_config_word(pdev
, PCI_COMMAND
, &pci_command
);
2048 new = pci_command
& ~PCI_COMMAND_INTX_DISABLE
;
2050 new = pci_command
| PCI_COMMAND_INTX_DISABLE
;
2053 if (new != pci_command
) {
2054 struct pci_devres
*dr
;
2056 pci_write_config_word(pdev
, PCI_COMMAND
, new);
2058 dr
= find_pci_dr(pdev
);
2059 if (dr
&& !dr
->restore_intx
) {
2060 dr
->restore_intx
= 1;
2061 dr
->orig_intx
= !enable
;
2067 * pci_msi_off - disables any msi or msix capabilities
2068 * @dev: the PCI device to operate on
2070 * If you want to use msi see pci_enable_msi and friends.
2071 * This is a lower level primitive that allows us to disable
2072 * msi operation at the device level.
2074 void pci_msi_off(struct pci_dev
*dev
)
2079 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSI
);
2081 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &control
);
2082 control
&= ~PCI_MSI_FLAGS_ENABLE
;
2083 pci_write_config_word(dev
, pos
+ PCI_MSI_FLAGS
, control
);
2085 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSIX
);
2087 pci_read_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, &control
);
2088 control
&= ~PCI_MSIX_FLAGS_ENABLE
;
2089 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
2093 #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
2095 * These can be overridden by arch-specific implementations
2098 pci_set_dma_mask(struct pci_dev
*dev
, u64 mask
)
2100 if (!pci_dma_supported(dev
, mask
))
2103 dev
->dma_mask
= mask
;
2104 dev_dbg(&dev
->dev
, "using %dbit DMA mask\n", fls64(mask
));
2110 pci_set_consistent_dma_mask(struct pci_dev
*dev
, u64 mask
)
2112 if (!pci_dma_supported(dev
, mask
))
2115 dev
->dev
.coherent_dma_mask
= mask
;
2116 dev_dbg(&dev
->dev
, "using %dbit consistent DMA mask\n", fls64(mask
));
2122 #ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
2123 int pci_set_dma_max_seg_size(struct pci_dev
*dev
, unsigned int size
)
2125 return dma_set_max_seg_size(&dev
->dev
, size
);
2127 EXPORT_SYMBOL(pci_set_dma_max_seg_size
);
2130 #ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
2131 int pci_set_dma_seg_boundary(struct pci_dev
*dev
, unsigned long mask
)
2133 return dma_set_seg_boundary(&dev
->dev
, mask
);
2135 EXPORT_SYMBOL(pci_set_dma_seg_boundary
);
2138 static int pcie_flr(struct pci_dev
*dev
, int probe
)
2145 pos
= pci_pcie_cap(dev
);
2149 pci_read_config_dword(dev
, pos
+ PCI_EXP_DEVCAP
, &cap
);
2150 if (!(cap
& PCI_EXP_DEVCAP_FLR
))
2156 /* Wait for Transaction Pending bit clean */
2157 for (i
= 0; i
< 4; i
++) {
2159 msleep((1 << (i
- 1)) * 100);
2161 pci_read_config_word(dev
, pos
+ PCI_EXP_DEVSTA
, &status
);
2162 if (!(status
& PCI_EXP_DEVSTA_TRPND
))
2166 dev_err(&dev
->dev
, "transaction is not cleared; "
2167 "proceeding with reset anyway\n");
2170 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL
,
2171 PCI_EXP_DEVCTL_BCR_FLR
);
2177 static int pci_af_flr(struct pci_dev
*dev
, int probe
)
2184 pos
= pci_find_capability(dev
, PCI_CAP_ID_AF
);
2188 pci_read_config_byte(dev
, pos
+ PCI_AF_CAP
, &cap
);
2189 if (!(cap
& PCI_AF_CAP_TP
) || !(cap
& PCI_AF_CAP_FLR
))
2195 /* Wait for Transaction Pending bit clean */
2196 for (i
= 0; i
< 4; i
++) {
2198 msleep((1 << (i
- 1)) * 100);
2200 pci_read_config_byte(dev
, pos
+ PCI_AF_STATUS
, &status
);
2201 if (!(status
& PCI_AF_STATUS_TP
))
2205 dev_err(&dev
->dev
, "transaction is not cleared; "
2206 "proceeding with reset anyway\n");
2209 pci_write_config_byte(dev
, pos
+ PCI_AF_CTRL
, PCI_AF_CTRL_FLR
);
2215 static int pci_pm_reset(struct pci_dev
*dev
, int probe
)
2222 pci_read_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, &csr
);
2223 if (csr
& PCI_PM_CTRL_NO_SOFT_RESET
)
2229 if (dev
->current_state
!= PCI_D0
)
2232 csr
&= ~PCI_PM_CTRL_STATE_MASK
;
2234 pci_write_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, csr
);
2235 msleep(pci_pm_d3_delay
);
2237 csr
&= ~PCI_PM_CTRL_STATE_MASK
;
2239 pci_write_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, csr
);
2240 msleep(pci_pm_d3_delay
);
2245 static int pci_parent_bus_reset(struct pci_dev
*dev
, int probe
)
2248 struct pci_dev
*pdev
;
2250 if (pci_is_root_bus(dev
->bus
) || dev
->subordinate
|| !dev
->bus
->self
)
2253 list_for_each_entry(pdev
, &dev
->bus
->devices
, bus_list
)
2260 pci_read_config_word(dev
->bus
->self
, PCI_BRIDGE_CONTROL
, &ctrl
);
2261 ctrl
|= PCI_BRIDGE_CTL_BUS_RESET
;
2262 pci_write_config_word(dev
->bus
->self
, PCI_BRIDGE_CONTROL
, ctrl
);
2265 ctrl
&= ~PCI_BRIDGE_CTL_BUS_RESET
;
2266 pci_write_config_word(dev
->bus
->self
, PCI_BRIDGE_CONTROL
, ctrl
);
2272 static int pci_dev_reset(struct pci_dev
*dev
, int probe
)
2279 pci_block_user_cfg_access(dev
);
2280 /* block PM suspend, driver probe, etc. */
2281 down(&dev
->dev
.sem
);
2284 rc
= pcie_flr(dev
, probe
);
2288 rc
= pci_af_flr(dev
, probe
);
2292 rc
= pci_pm_reset(dev
, probe
);
2296 rc
= pci_parent_bus_reset(dev
, probe
);
2300 pci_unblock_user_cfg_access(dev
);
2307 * __pci_reset_function - reset a PCI device function
2308 * @dev: PCI device to reset
2310 * Some devices allow an individual function to be reset without affecting
2311 * other functions in the same device. The PCI device must be responsive
2312 * to PCI config space in order to use this function.
2314 * The device function is presumed to be unused when this function is called.
2315 * Resetting the device will make the contents of PCI configuration space
2316 * random, so any caller of this must be prepared to reinitialise the
2317 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2320 * Returns 0 if the device function was successfully reset or negative if the
2321 * device doesn't support resetting a single function.
2323 int __pci_reset_function(struct pci_dev
*dev
)
2325 return pci_dev_reset(dev
, 0);
2327 EXPORT_SYMBOL_GPL(__pci_reset_function
);
2330 * pci_probe_reset_function - check whether the device can be safely reset
2331 * @dev: PCI device to reset
2333 * Some devices allow an individual function to be reset without affecting
2334 * other functions in the same device. The PCI device must be responsive
2335 * to PCI config space in order to use this function.
2337 * Returns 0 if the device function can be reset or negative if the
2338 * device doesn't support resetting a single function.
2340 int pci_probe_reset_function(struct pci_dev
*dev
)
2342 return pci_dev_reset(dev
, 1);
2346 * pci_reset_function - quiesce and reset a PCI device function
2347 * @dev: PCI device to reset
2349 * Some devices allow an individual function to be reset without affecting
2350 * other functions in the same device. The PCI device must be responsive
2351 * to PCI config space in order to use this function.
2353 * This function does not just reset the PCI portion of a device, but
2354 * clears all the state associated with the device. This function differs
2355 * from __pci_reset_function in that it saves and restores device state
2358 * Returns 0 if the device function was successfully reset or negative if the
2359 * device doesn't support resetting a single function.
2361 int pci_reset_function(struct pci_dev
*dev
)
2365 rc
= pci_dev_reset(dev
, 1);
2369 pci_save_state(dev
);
2372 * both INTx and MSI are disabled after the Interrupt Disable bit
2373 * is set and the Bus Master bit is cleared.
2375 pci_write_config_word(dev
, PCI_COMMAND
, PCI_COMMAND_INTX_DISABLE
);
2377 rc
= pci_dev_reset(dev
, 0);
2379 pci_restore_state(dev
);
2383 EXPORT_SYMBOL_GPL(pci_reset_function
);
2386 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2387 * @dev: PCI device to query
2389 * Returns mmrbc: maximum designed memory read count in bytes
2390 * or appropriate error value.
2392 int pcix_get_max_mmrbc(struct pci_dev
*dev
)
2397 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
2401 err
= pci_read_config_dword(dev
, cap
+ PCI_X_STATUS
, &stat
);
2405 return (stat
& PCI_X_STATUS_MAX_READ
) >> 12;
2407 EXPORT_SYMBOL(pcix_get_max_mmrbc
);
2410 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2411 * @dev: PCI device to query
2413 * Returns mmrbc: maximum memory read count in bytes
2414 * or appropriate error value.
2416 int pcix_get_mmrbc(struct pci_dev
*dev
)
2421 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
2425 ret
= pci_read_config_dword(dev
, cap
+ PCI_X_CMD
, &cmd
);
2427 ret
= 512 << ((cmd
& PCI_X_CMD_MAX_READ
) >> 2);
2431 EXPORT_SYMBOL(pcix_get_mmrbc
);
2434 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2435 * @dev: PCI device to query
2436 * @mmrbc: maximum memory read count in bytes
2437 * valid values are 512, 1024, 2048, 4096
2439 * If possible sets maximum memory read byte count, some bridges have erratas
2440 * that prevent this.
2442 int pcix_set_mmrbc(struct pci_dev
*dev
, int mmrbc
)
2444 int cap
, err
= -EINVAL
;
2445 u32 stat
, cmd
, v
, o
;
2447 if (mmrbc
< 512 || mmrbc
> 4096 || !is_power_of_2(mmrbc
))
2450 v
= ffs(mmrbc
) - 10;
2452 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
2456 err
= pci_read_config_dword(dev
, cap
+ PCI_X_STATUS
, &stat
);
2460 if (v
> (stat
& PCI_X_STATUS_MAX_READ
) >> 21)
2463 err
= pci_read_config_dword(dev
, cap
+ PCI_X_CMD
, &cmd
);
2467 o
= (cmd
& PCI_X_CMD_MAX_READ
) >> 2;
2469 if (v
> o
&& dev
->bus
&&
2470 (dev
->bus
->bus_flags
& PCI_BUS_FLAGS_NO_MMRBC
))
2473 cmd
&= ~PCI_X_CMD_MAX_READ
;
2475 err
= pci_write_config_dword(dev
, cap
+ PCI_X_CMD
, cmd
);
2480 EXPORT_SYMBOL(pcix_set_mmrbc
);
2483 * pcie_get_readrq - get PCI Express read request size
2484 * @dev: PCI device to query
2486 * Returns maximum memory read request in bytes
2487 * or appropriate error value.
2489 int pcie_get_readrq(struct pci_dev
*dev
)
2494 cap
= pci_pcie_cap(dev
);
2498 ret
= pci_read_config_word(dev
, cap
+ PCI_EXP_DEVCTL
, &ctl
);
2500 ret
= 128 << ((ctl
& PCI_EXP_DEVCTL_READRQ
) >> 12);
2504 EXPORT_SYMBOL(pcie_get_readrq
);
2507 * pcie_set_readrq - set PCI Express maximum memory read request
2508 * @dev: PCI device to query
2509 * @rq: maximum memory read count in bytes
2510 * valid values are 128, 256, 512, 1024, 2048, 4096
2512 * If possible sets maximum read byte count
2514 int pcie_set_readrq(struct pci_dev
*dev
, int rq
)
2516 int cap
, err
= -EINVAL
;
2519 if (rq
< 128 || rq
> 4096 || !is_power_of_2(rq
))
2522 v
= (ffs(rq
) - 8) << 12;
2524 cap
= pci_pcie_cap(dev
);
2528 err
= pci_read_config_word(dev
, cap
+ PCI_EXP_DEVCTL
, &ctl
);
2532 if ((ctl
& PCI_EXP_DEVCTL_READRQ
) != v
) {
2533 ctl
&= ~PCI_EXP_DEVCTL_READRQ
;
2535 err
= pci_write_config_dword(dev
, cap
+ PCI_EXP_DEVCTL
, ctl
);
2541 EXPORT_SYMBOL(pcie_set_readrq
);
2544 * pci_select_bars - Make BAR mask from the type of resource
2545 * @dev: the PCI device for which BAR mask is made
2546 * @flags: resource type mask to be selected
2548 * This helper routine makes bar mask from the type of resource.
2550 int pci_select_bars(struct pci_dev
*dev
, unsigned long flags
)
2553 for (i
= 0; i
< PCI_NUM_RESOURCES
; i
++)
2554 if (pci_resource_flags(dev
, i
) & flags
)
2560 * pci_resource_bar - get position of the BAR associated with a resource
2561 * @dev: the PCI device
2562 * @resno: the resource number
2563 * @type: the BAR type to be filled in
2565 * Returns BAR position in config space, or 0 if the BAR is invalid.
2567 int pci_resource_bar(struct pci_dev
*dev
, int resno
, enum pci_bar_type
*type
)
2571 if (resno
< PCI_ROM_RESOURCE
) {
2572 *type
= pci_bar_unknown
;
2573 return PCI_BASE_ADDRESS_0
+ 4 * resno
;
2574 } else if (resno
== PCI_ROM_RESOURCE
) {
2575 *type
= pci_bar_mem32
;
2576 return dev
->rom_base_reg
;
2577 } else if (resno
< PCI_BRIDGE_RESOURCES
) {
2578 /* device specific resource */
2579 reg
= pci_iov_resource_bar(dev
, resno
, type
);
2584 dev_err(&dev
->dev
, "BAR %d: invalid resource\n", resno
);
2589 * pci_set_vga_state - set VGA decode state on device and parents if requested
2590 * @dev: the PCI device
2591 * @decode: true = enable decoding, false = disable decoding
2592 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
2593 * @change_bridge: traverse ancestors and change bridges
2595 int pci_set_vga_state(struct pci_dev
*dev
, bool decode
,
2596 unsigned int command_bits
, bool change_bridge
)
2598 struct pci_bus
*bus
;
2599 struct pci_dev
*bridge
;
2602 WARN_ON(command_bits
& ~(PCI_COMMAND_IO
|PCI_COMMAND_MEMORY
));
2604 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
2606 cmd
|= command_bits
;
2608 cmd
&= ~command_bits
;
2609 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
2611 if (change_bridge
== false)
2618 pci_read_config_word(bridge
, PCI_BRIDGE_CONTROL
,
2621 cmd
|= PCI_BRIDGE_CTL_VGA
;
2623 cmd
&= ~PCI_BRIDGE_CTL_VGA
;
2624 pci_write_config_word(bridge
, PCI_BRIDGE_CONTROL
,
2632 #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
2633 static char resource_alignment_param
[RESOURCE_ALIGNMENT_PARAM_SIZE
] = {0};
2634 static DEFINE_SPINLOCK(resource_alignment_lock
);
2637 * pci_specified_resource_alignment - get resource alignment specified by user.
2638 * @dev: the PCI device to get
2640 * RETURNS: Resource alignment if it is specified.
2641 * Zero if it is not specified.
2643 resource_size_t
pci_specified_resource_alignment(struct pci_dev
*dev
)
2645 int seg
, bus
, slot
, func
, align_order
, count
;
2646 resource_size_t align
= 0;
2649 spin_lock(&resource_alignment_lock
);
2650 p
= resource_alignment_param
;
2653 if (sscanf(p
, "%d%n", &align_order
, &count
) == 1 &&
2659 if (sscanf(p
, "%x:%x:%x.%x%n",
2660 &seg
, &bus
, &slot
, &func
, &count
) != 4) {
2662 if (sscanf(p
, "%x:%x.%x%n",
2663 &bus
, &slot
, &func
, &count
) != 3) {
2664 /* Invalid format */
2665 printk(KERN_ERR
"PCI: Can't parse resource_alignment parameter: %s\n",
2671 if (seg
== pci_domain_nr(dev
->bus
) &&
2672 bus
== dev
->bus
->number
&&
2673 slot
== PCI_SLOT(dev
->devfn
) &&
2674 func
== PCI_FUNC(dev
->devfn
)) {
2675 if (align_order
== -1) {
2678 align
= 1 << align_order
;
2683 if (*p
!= ';' && *p
!= ',') {
2684 /* End of param or invalid format */
2689 spin_unlock(&resource_alignment_lock
);
2694 * pci_is_reassigndev - check if specified PCI is target device to reassign
2695 * @dev: the PCI device to check
2697 * RETURNS: non-zero for PCI device is a target device to reassign,
2700 int pci_is_reassigndev(struct pci_dev
*dev
)
2702 return (pci_specified_resource_alignment(dev
) != 0);
2705 ssize_t
pci_set_resource_alignment_param(const char *buf
, size_t count
)
2707 if (count
> RESOURCE_ALIGNMENT_PARAM_SIZE
- 1)
2708 count
= RESOURCE_ALIGNMENT_PARAM_SIZE
- 1;
2709 spin_lock(&resource_alignment_lock
);
2710 strncpy(resource_alignment_param
, buf
, count
);
2711 resource_alignment_param
[count
] = '\0';
2712 spin_unlock(&resource_alignment_lock
);
2716 ssize_t
pci_get_resource_alignment_param(char *buf
, size_t size
)
2719 spin_lock(&resource_alignment_lock
);
2720 count
= snprintf(buf
, size
, "%s", resource_alignment_param
);
2721 spin_unlock(&resource_alignment_lock
);
2725 static ssize_t
pci_resource_alignment_show(struct bus_type
*bus
, char *buf
)
2727 return pci_get_resource_alignment_param(buf
, PAGE_SIZE
);
2730 static ssize_t
pci_resource_alignment_store(struct bus_type
*bus
,
2731 const char *buf
, size_t count
)
2733 return pci_set_resource_alignment_param(buf
, count
);
2736 BUS_ATTR(resource_alignment
, 0644, pci_resource_alignment_show
,
2737 pci_resource_alignment_store
);
2739 static int __init
pci_resource_alignment_sysfs_init(void)
2741 return bus_create_file(&pci_bus_type
,
2742 &bus_attr_resource_alignment
);
2745 late_initcall(pci_resource_alignment_sysfs_init
);
2747 static void __devinit
pci_no_domains(void)
2749 #ifdef CONFIG_PCI_DOMAINS
2750 pci_domains_supported
= 0;
2755 * pci_ext_cfg_enabled - can we access extended PCI config space?
2756 * @dev: The PCI device of the root bridge.
2758 * Returns 1 if we can access PCI extended config space (offsets
2759 * greater than 0xff). This is the default implementation. Architecture
2760 * implementations can override this.
2762 int __attribute__ ((weak
)) pci_ext_cfg_avail(struct pci_dev
*dev
)
2767 static int __init
pci_setup(char *str
)
2770 char *k
= strchr(str
, ',');
2773 if (*str
&& (str
= pcibios_setup(str
)) && *str
) {
2774 if (!strcmp(str
, "nomsi")) {
2776 } else if (!strcmp(str
, "noaer")) {
2778 } else if (!strcmp(str
, "nodomains")) {
2780 } else if (!strncmp(str
, "cbiosize=", 9)) {
2781 pci_cardbus_io_size
= memparse(str
+ 9, &str
);
2782 } else if (!strncmp(str
, "cbmemsize=", 10)) {
2783 pci_cardbus_mem_size
= memparse(str
+ 10, &str
);
2784 } else if (!strncmp(str
, "resource_alignment=", 19)) {
2785 pci_set_resource_alignment_param(str
+ 19,
2787 } else if (!strncmp(str
, "ecrc=", 5)) {
2788 pcie_ecrc_get_policy(str
+ 5);
2789 } else if (!strncmp(str
, "hpiosize=", 9)) {
2790 pci_hotplug_io_size
= memparse(str
+ 9, &str
);
2791 } else if (!strncmp(str
, "hpmemsize=", 10)) {
2792 pci_hotplug_mem_size
= memparse(str
+ 10, &str
);
2794 printk(KERN_ERR
"PCI: Unknown option `%s'\n",
2802 early_param("pci", pci_setup
);
2804 EXPORT_SYMBOL(pci_reenable_device
);
2805 EXPORT_SYMBOL(pci_enable_device_io
);
2806 EXPORT_SYMBOL(pci_enable_device_mem
);
2807 EXPORT_SYMBOL(pci_enable_device
);
2808 EXPORT_SYMBOL(pcim_enable_device
);
2809 EXPORT_SYMBOL(pcim_pin_device
);
2810 EXPORT_SYMBOL(pci_disable_device
);
2811 EXPORT_SYMBOL(pci_find_capability
);
2812 EXPORT_SYMBOL(pci_bus_find_capability
);
2813 EXPORT_SYMBOL(pci_release_regions
);
2814 EXPORT_SYMBOL(pci_request_regions
);
2815 EXPORT_SYMBOL(pci_request_regions_exclusive
);
2816 EXPORT_SYMBOL(pci_release_region
);
2817 EXPORT_SYMBOL(pci_request_region
);
2818 EXPORT_SYMBOL(pci_request_region_exclusive
);
2819 EXPORT_SYMBOL(pci_release_selected_regions
);
2820 EXPORT_SYMBOL(pci_request_selected_regions
);
2821 EXPORT_SYMBOL(pci_request_selected_regions_exclusive
);
2822 EXPORT_SYMBOL(pci_set_master
);
2823 EXPORT_SYMBOL(pci_clear_master
);
2824 EXPORT_SYMBOL(pci_set_mwi
);
2825 EXPORT_SYMBOL(pci_try_set_mwi
);
2826 EXPORT_SYMBOL(pci_clear_mwi
);
2827 EXPORT_SYMBOL_GPL(pci_intx
);
2828 EXPORT_SYMBOL(pci_set_dma_mask
);
2829 EXPORT_SYMBOL(pci_set_consistent_dma_mask
);
2830 EXPORT_SYMBOL(pci_assign_resource
);
2831 EXPORT_SYMBOL(pci_find_parent_resource
);
2832 EXPORT_SYMBOL(pci_select_bars
);
2834 EXPORT_SYMBOL(pci_set_power_state
);
2835 EXPORT_SYMBOL(pci_save_state
);
2836 EXPORT_SYMBOL(pci_restore_state
);
2837 EXPORT_SYMBOL(pci_pme_capable
);
2838 EXPORT_SYMBOL(pci_pme_active
);
2839 EXPORT_SYMBOL(pci_enable_wake
);
2840 EXPORT_SYMBOL(pci_wake_from_d3
);
2841 EXPORT_SYMBOL(pci_target_state
);
2842 EXPORT_SYMBOL(pci_prepare_to_sleep
);
2843 EXPORT_SYMBOL(pci_back_from_sleep
);
2844 EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state
);