2 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
4 * Copyright 2008 JMicron Technology Corporation
5 * http://www.jmicron.com/
7 * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 #include <linux/module.h>
25 #include <linux/kernel.h>
26 #include <linux/pci.h>
27 #include <linux/netdevice.h>
28 #include <linux/etherdevice.h>
29 #include <linux/ethtool.h>
30 #include <linux/mii.h>
31 #include <linux/crc32.h>
32 #include <linux/delay.h>
33 #include <linux/spinlock.h>
36 #include <linux/ipv6.h>
37 #include <linux/tcp.h>
38 #include <linux/udp.h>
39 #include <linux/if_vlan.h>
40 #include <net/ip6_checksum.h>
43 static int force_pseudohp
= -1;
44 static int no_pseudohp
= -1;
45 static int no_extplug
= -1;
46 module_param(force_pseudohp
, int, 0);
47 MODULE_PARM_DESC(force_pseudohp
,
48 "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
49 module_param(no_pseudohp
, int, 0);
50 MODULE_PARM_DESC(no_pseudohp
, "Disable pseudo hot-plug feature.");
51 module_param(no_extplug
, int, 0);
52 MODULE_PARM_DESC(no_extplug
,
53 "Do not use external plug signal for pseudo hot-plug.");
56 jme_mdio_read(struct net_device
*netdev
, int phy
, int reg
)
58 struct jme_adapter
*jme
= netdev_priv(netdev
);
59 int i
, val
, again
= (reg
== MII_BMSR
) ? 1 : 0;
62 jwrite32(jme
, JME_SMI
, SMI_OP_REQ
|
67 for (i
= JME_PHY_TIMEOUT
* 50 ; i
> 0 ; --i
) {
69 val
= jread32(jme
, JME_SMI
);
70 if ((val
& SMI_OP_REQ
) == 0)
75 jeprintk(jme
->pdev
, "phy(%d) read timeout : %d\n", phy
, reg
);
82 return (val
& SMI_DATA_MASK
) >> SMI_DATA_SHIFT
;
86 jme_mdio_write(struct net_device
*netdev
,
87 int phy
, int reg
, int val
)
89 struct jme_adapter
*jme
= netdev_priv(netdev
);
92 jwrite32(jme
, JME_SMI
, SMI_OP_WRITE
| SMI_OP_REQ
|
93 ((val
<< SMI_DATA_SHIFT
) & SMI_DATA_MASK
) |
94 smi_phy_addr(phy
) | smi_reg_addr(reg
));
97 for (i
= JME_PHY_TIMEOUT
* 50 ; i
> 0 ; --i
) {
99 if ((jread32(jme
, JME_SMI
) & SMI_OP_REQ
) == 0)
104 jeprintk(jme
->pdev
, "phy(%d) write timeout : %d\n", phy
, reg
);
110 jme_reset_phy_processor(struct jme_adapter
*jme
)
114 jme_mdio_write(jme
->dev
,
116 MII_ADVERTISE
, ADVERTISE_ALL
|
117 ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
119 if (jme
->pdev
->device
== PCI_DEVICE_ID_JMICRON_JMC250
)
120 jme_mdio_write(jme
->dev
,
123 ADVERTISE_1000FULL
| ADVERTISE_1000HALF
);
125 val
= jme_mdio_read(jme
->dev
,
129 jme_mdio_write(jme
->dev
,
131 MII_BMCR
, val
| BMCR_RESET
);
137 jme_setup_wakeup_frame(struct jme_adapter
*jme
,
138 u32
*mask
, u32 crc
, int fnr
)
145 jwrite32(jme
, JME_WFOI
, WFOI_CRC_SEL
| (fnr
& WFOI_FRAME_SEL
));
147 jwrite32(jme
, JME_WFODP
, crc
);
153 for (i
= 0 ; i
< WAKEUP_FRAME_MASK_DWNR
; ++i
) {
154 jwrite32(jme
, JME_WFOI
,
155 ((i
<< WFOI_MASK_SHIFT
) & WFOI_MASK_SEL
) |
156 (fnr
& WFOI_FRAME_SEL
));
158 jwrite32(jme
, JME_WFODP
, mask
[i
]);
164 jme_reset_mac_processor(struct jme_adapter
*jme
)
166 u32 mask
[WAKEUP_FRAME_MASK_DWNR
] = {0, 0, 0, 0};
167 u32 crc
= 0xCDCDCDCD;
171 jwrite32(jme
, JME_GHC
, jme
->reg_ghc
| GHC_SWRST
);
173 jwrite32(jme
, JME_GHC
, jme
->reg_ghc
);
175 jwrite32(jme
, JME_RXDBA_LO
, 0x00000000);
176 jwrite32(jme
, JME_RXDBA_HI
, 0x00000000);
177 jwrite32(jme
, JME_RXQDC
, 0x00000000);
178 jwrite32(jme
, JME_RXNDA
, 0x00000000);
179 jwrite32(jme
, JME_TXDBA_LO
, 0x00000000);
180 jwrite32(jme
, JME_TXDBA_HI
, 0x00000000);
181 jwrite32(jme
, JME_TXQDC
, 0x00000000);
182 jwrite32(jme
, JME_TXNDA
, 0x00000000);
184 jwrite32(jme
, JME_RXMCHT_LO
, 0x00000000);
185 jwrite32(jme
, JME_RXMCHT_HI
, 0x00000000);
186 for (i
= 0 ; i
< WAKEUP_FRAME_NR
; ++i
)
187 jme_setup_wakeup_frame(jme
, mask
, crc
, i
);
189 gpreg0
= GPREG0_DEFAULT
| GPREG0_LNKINTPOLL
;
191 gpreg0
= GPREG0_DEFAULT
;
192 jwrite32(jme
, JME_GPREG0
, gpreg0
);
193 jwrite32(jme
, JME_GPREG1
, GPREG1_DEFAULT
);
197 jme_reset_ghc_speed(struct jme_adapter
*jme
)
199 jme
->reg_ghc
&= ~(GHC_SPEED_1000M
| GHC_DPX
);
200 jwrite32(jme
, JME_GHC
, jme
->reg_ghc
);
204 jme_clear_pm(struct jme_adapter
*jme
)
206 jwrite32(jme
, JME_PMCS
, 0xFFFF0000 | jme
->reg_pmcs
);
207 pci_set_power_state(jme
->pdev
, PCI_D0
);
208 pci_enable_wake(jme
->pdev
, PCI_D0
, false);
212 jme_reload_eeprom(struct jme_adapter
*jme
)
217 val
= jread32(jme
, JME_SMBCSR
);
219 if (val
& SMBCSR_EEPROMD
) {
221 jwrite32(jme
, JME_SMBCSR
, val
);
222 val
|= SMBCSR_RELOAD
;
223 jwrite32(jme
, JME_SMBCSR
, val
);
226 for (i
= JME_EEPROM_RELOAD_TIMEOUT
; i
> 0; --i
) {
228 if ((jread32(jme
, JME_SMBCSR
) & SMBCSR_RELOAD
) == 0)
233 jeprintk(jme
->pdev
, "eeprom reload timeout\n");
242 jme_load_macaddr(struct net_device
*netdev
)
244 struct jme_adapter
*jme
= netdev_priv(netdev
);
245 unsigned char macaddr
[6];
248 spin_lock_bh(&jme
->macaddr_lock
);
249 val
= jread32(jme
, JME_RXUMA_LO
);
250 macaddr
[0] = (val
>> 0) & 0xFF;
251 macaddr
[1] = (val
>> 8) & 0xFF;
252 macaddr
[2] = (val
>> 16) & 0xFF;
253 macaddr
[3] = (val
>> 24) & 0xFF;
254 val
= jread32(jme
, JME_RXUMA_HI
);
255 macaddr
[4] = (val
>> 0) & 0xFF;
256 macaddr
[5] = (val
>> 8) & 0xFF;
257 memcpy(netdev
->dev_addr
, macaddr
, 6);
258 spin_unlock_bh(&jme
->macaddr_lock
);
262 jme_set_rx_pcc(struct jme_adapter
*jme
, int p
)
266 jwrite32(jme
, JME_PCCRX0
,
267 ((PCC_OFF_TO
<< PCCRXTO_SHIFT
) & PCCRXTO_MASK
) |
268 ((PCC_OFF_CNT
<< PCCRX_SHIFT
) & PCCRX_MASK
));
271 jwrite32(jme
, JME_PCCRX0
,
272 ((PCC_P1_TO
<< PCCRXTO_SHIFT
) & PCCRXTO_MASK
) |
273 ((PCC_P1_CNT
<< PCCRX_SHIFT
) & PCCRX_MASK
));
276 jwrite32(jme
, JME_PCCRX0
,
277 ((PCC_P2_TO
<< PCCRXTO_SHIFT
) & PCCRXTO_MASK
) |
278 ((PCC_P2_CNT
<< PCCRX_SHIFT
) & PCCRX_MASK
));
281 jwrite32(jme
, JME_PCCRX0
,
282 ((PCC_P3_TO
<< PCCRXTO_SHIFT
) & PCCRXTO_MASK
) |
283 ((PCC_P3_CNT
<< PCCRX_SHIFT
) & PCCRX_MASK
));
290 if (!(test_bit(JME_FLAG_POLL
, &jme
->flags
)))
291 msg_rx_status(jme
, "Switched to PCC_P%d\n", p
);
295 jme_start_irq(struct jme_adapter
*jme
)
297 register struct dynpcc_info
*dpi
= &(jme
->dpi
);
299 jme_set_rx_pcc(jme
, PCC_P1
);
301 dpi
->attempt
= PCC_P1
;
304 jwrite32(jme
, JME_PCCTX
,
305 ((PCC_TX_TO
<< PCCTXTO_SHIFT
) & PCCTXTO_MASK
) |
306 ((PCC_TX_CNT
<< PCCTX_SHIFT
) & PCCTX_MASK
) |
313 jwrite32(jme
, JME_IENS
, INTR_ENABLE
);
317 jme_stop_irq(struct jme_adapter
*jme
)
322 jwrite32f(jme
, JME_IENC
, INTR_ENABLE
);
326 jme_linkstat_from_phy(struct jme_adapter
*jme
)
330 phylink
= jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, 17);
331 bmsr
= jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, MII_BMSR
);
332 if (bmsr
& BMSR_ANCOMP
)
333 phylink
|= PHY_LINK_AUTONEG_COMPLETE
;
339 jme_set_phyfifoa(struct jme_adapter
*jme
)
341 jme_mdio_write(jme
->dev
, jme
->mii_if
.phy_id
, 27, 0x0004);
345 jme_set_phyfifob(struct jme_adapter
*jme
)
347 jme_mdio_write(jme
->dev
, jme
->mii_if
.phy_id
, 27, 0x0000);
351 jme_check_link(struct net_device
*netdev
, int testonly
)
353 struct jme_adapter
*jme
= netdev_priv(netdev
);
354 u32 phylink
, ghc
, cnt
= JME_SPDRSV_TIMEOUT
, bmcr
, gpreg1
;
361 phylink
= jme_linkstat_from_phy(jme
);
363 phylink
= jread32(jme
, JME_PHY_LINK
);
365 if (phylink
& PHY_LINK_UP
) {
366 if (!(phylink
& PHY_LINK_AUTONEG_COMPLETE
)) {
368 * If we did not enable AN
369 * Speed/Duplex Info should be obtained from SMI
371 phylink
= PHY_LINK_UP
;
373 bmcr
= jme_mdio_read(jme
->dev
,
377 phylink
|= ((bmcr
& BMCR_SPEED1000
) &&
378 (bmcr
& BMCR_SPEED100
) == 0) ?
379 PHY_LINK_SPEED_1000M
:
380 (bmcr
& BMCR_SPEED100
) ?
381 PHY_LINK_SPEED_100M
:
384 phylink
|= (bmcr
& BMCR_FULLDPLX
) ?
387 strcat(linkmsg
, "Forced: ");
390 * Keep polling for speed/duplex resolve complete
392 while (!(phylink
& PHY_LINK_SPEEDDPU_RESOLVED
) &&
398 phylink
= jme_linkstat_from_phy(jme
);
400 phylink
= jread32(jme
, JME_PHY_LINK
);
404 "Waiting speed resolve timeout.\n");
406 strcat(linkmsg
, "ANed: ");
409 if (jme
->phylink
== phylink
) {
416 jme
->phylink
= phylink
;
418 ghc
= jme
->reg_ghc
& ~(GHC_SPEED
| GHC_DPX
|
419 GHC_TO_CLK_PCIE
| GHC_TXMAC_CLK_PCIE
|
420 GHC_TO_CLK_GPHY
| GHC_TXMAC_CLK_GPHY
);
421 switch (phylink
& PHY_LINK_SPEED_MASK
) {
422 case PHY_LINK_SPEED_10M
:
423 ghc
|= GHC_SPEED_10M
|
424 GHC_TO_CLK_PCIE
| GHC_TXMAC_CLK_PCIE
;
425 strcat(linkmsg
, "10 Mbps, ");
427 case PHY_LINK_SPEED_100M
:
428 ghc
|= GHC_SPEED_100M
|
429 GHC_TO_CLK_PCIE
| GHC_TXMAC_CLK_PCIE
;
430 strcat(linkmsg
, "100 Mbps, ");
432 case PHY_LINK_SPEED_1000M
:
433 ghc
|= GHC_SPEED_1000M
|
434 GHC_TO_CLK_GPHY
| GHC_TXMAC_CLK_GPHY
;
435 strcat(linkmsg
, "1000 Mbps, ");
441 if (phylink
& PHY_LINK_DUPLEX
) {
442 jwrite32(jme
, JME_TXMCS
, TXMCS_DEFAULT
);
445 jwrite32(jme
, JME_TXMCS
, TXMCS_DEFAULT
|
449 jwrite32(jme
, JME_TXTRHD
, TXTRHD_TXPEN
|
450 ((0x2000 << TXTRHD_TXP_SHIFT
) & TXTRHD_TXP
) |
452 ((8 << TXTRHD_TXRL_SHIFT
) & TXTRHD_TXRL
));
455 gpreg1
= GPREG1_DEFAULT
;
456 if (is_buggy250(jme
->pdev
->device
, jme
->chiprev
)) {
457 if (!(phylink
& PHY_LINK_DUPLEX
))
458 gpreg1
|= GPREG1_HALFMODEPATCH
;
459 switch (phylink
& PHY_LINK_SPEED_MASK
) {
460 case PHY_LINK_SPEED_10M
:
461 jme_set_phyfifoa(jme
);
462 gpreg1
|= GPREG1_RSSPATCH
;
464 case PHY_LINK_SPEED_100M
:
465 jme_set_phyfifob(jme
);
466 gpreg1
|= GPREG1_RSSPATCH
;
468 case PHY_LINK_SPEED_1000M
:
469 jme_set_phyfifoa(jme
);
476 jwrite32(jme
, JME_GPREG1
, gpreg1
);
477 jwrite32(jme
, JME_GHC
, ghc
);
480 strcat(linkmsg
, (phylink
& PHY_LINK_DUPLEX
) ?
483 strcat(linkmsg
, (phylink
& PHY_LINK_MDI_STAT
) ?
486 msg_link(jme
, "Link is up at %s.\n", linkmsg
);
487 netif_carrier_on(netdev
);
492 msg_link(jme
, "Link is down.\n");
494 netif_carrier_off(netdev
);
502 jme_setup_tx_resources(struct jme_adapter
*jme
)
504 struct jme_ring
*txring
= &(jme
->txring
[0]);
506 txring
->alloc
= dma_alloc_coherent(&(jme
->pdev
->dev
),
507 TX_RING_ALLOC_SIZE(jme
->tx_ring_size
),
517 txring
->desc
= (void *)ALIGN((unsigned long)(txring
->alloc
),
519 txring
->dma
= ALIGN(txring
->dmaalloc
, RING_DESC_ALIGN
);
520 txring
->next_to_use
= 0;
521 atomic_set(&txring
->next_to_clean
, 0);
522 atomic_set(&txring
->nr_free
, jme
->tx_ring_size
);
524 txring
->bufinf
= kmalloc(sizeof(struct jme_buffer_info
) *
525 jme
->tx_ring_size
, GFP_ATOMIC
);
526 if (unlikely(!(txring
->bufinf
)))
527 goto err_free_txring
;
530 * Initialize Transmit Descriptors
532 memset(txring
->alloc
, 0, TX_RING_ALLOC_SIZE(jme
->tx_ring_size
));
533 memset(txring
->bufinf
, 0,
534 sizeof(struct jme_buffer_info
) * jme
->tx_ring_size
);
539 dma_free_coherent(&(jme
->pdev
->dev
),
540 TX_RING_ALLOC_SIZE(jme
->tx_ring_size
),
546 txring
->dmaalloc
= 0;
548 txring
->bufinf
= NULL
;
554 jme_free_tx_resources(struct jme_adapter
*jme
)
557 struct jme_ring
*txring
= &(jme
->txring
[0]);
558 struct jme_buffer_info
*txbi
;
561 if (txring
->bufinf
) {
562 for (i
= 0 ; i
< jme
->tx_ring_size
; ++i
) {
563 txbi
= txring
->bufinf
+ i
;
565 dev_kfree_skb(txbi
->skb
);
571 txbi
->start_xmit
= 0;
573 kfree(txring
->bufinf
);
576 dma_free_coherent(&(jme
->pdev
->dev
),
577 TX_RING_ALLOC_SIZE(jme
->tx_ring_size
),
581 txring
->alloc
= NULL
;
583 txring
->dmaalloc
= 0;
585 txring
->bufinf
= NULL
;
587 txring
->next_to_use
= 0;
588 atomic_set(&txring
->next_to_clean
, 0);
589 atomic_set(&txring
->nr_free
, 0);
593 jme_enable_tx_engine(struct jme_adapter
*jme
)
598 jwrite32(jme
, JME_TXCS
, TXCS_DEFAULT
| TXCS_SELECT_QUEUE0
);
602 * Setup TX Queue 0 DMA Bass Address
604 jwrite32(jme
, JME_TXDBA_LO
, (__u64
)jme
->txring
[0].dma
& 0xFFFFFFFFUL
);
605 jwrite32(jme
, JME_TXDBA_HI
, (__u64
)(jme
->txring
[0].dma
) >> 32);
606 jwrite32(jme
, JME_TXNDA
, (__u64
)jme
->txring
[0].dma
& 0xFFFFFFFFUL
);
609 * Setup TX Descptor Count
611 jwrite32(jme
, JME_TXQDC
, jme
->tx_ring_size
);
617 jwrite32(jme
, JME_TXCS
, jme
->reg_txcs
|
624 jme_restart_tx_engine(struct jme_adapter
*jme
)
629 jwrite32(jme
, JME_TXCS
, jme
->reg_txcs
|
635 jme_disable_tx_engine(struct jme_adapter
*jme
)
643 jwrite32(jme
, JME_TXCS
, jme
->reg_txcs
| TXCS_SELECT_QUEUE0
);
646 val
= jread32(jme
, JME_TXCS
);
647 for (i
= JME_TX_DISABLE_TIMEOUT
; (val
& TXCS_ENABLE
) && i
> 0 ; --i
) {
649 val
= jread32(jme
, JME_TXCS
);
654 jeprintk(jme
->pdev
, "Disable TX engine timeout.\n");
658 jme_set_clean_rxdesc(struct jme_adapter
*jme
, int i
)
660 struct jme_ring
*rxring
= &(jme
->rxring
[0]);
661 register struct rxdesc
*rxdesc
= rxring
->desc
;
662 struct jme_buffer_info
*rxbi
= rxring
->bufinf
;
668 rxdesc
->desc1
.bufaddrh
= cpu_to_le32((__u64
)rxbi
->mapping
>> 32);
669 rxdesc
->desc1
.bufaddrl
= cpu_to_le32(
670 (__u64
)rxbi
->mapping
& 0xFFFFFFFFUL
);
671 rxdesc
->desc1
.datalen
= cpu_to_le16(rxbi
->len
);
672 if (jme
->dev
->features
& NETIF_F_HIGHDMA
)
673 rxdesc
->desc1
.flags
= RXFLAG_64BIT
;
675 rxdesc
->desc1
.flags
|= RXFLAG_OWN
| RXFLAG_INT
;
679 jme_make_new_rx_buf(struct jme_adapter
*jme
, int i
)
681 struct jme_ring
*rxring
= &(jme
->rxring
[0]);
682 struct jme_buffer_info
*rxbi
= rxring
->bufinf
+ i
;
685 skb
= netdev_alloc_skb(jme
->dev
,
686 jme
->dev
->mtu
+ RX_EXTRA_LEN
);
691 rxbi
->len
= skb_tailroom(skb
);
692 rxbi
->mapping
= pci_map_page(jme
->pdev
,
693 virt_to_page(skb
->data
),
694 offset_in_page(skb
->data
),
702 jme_free_rx_buf(struct jme_adapter
*jme
, int i
)
704 struct jme_ring
*rxring
= &(jme
->rxring
[0]);
705 struct jme_buffer_info
*rxbi
= rxring
->bufinf
;
709 pci_unmap_page(jme
->pdev
,
713 dev_kfree_skb(rxbi
->skb
);
721 jme_free_rx_resources(struct jme_adapter
*jme
)
724 struct jme_ring
*rxring
= &(jme
->rxring
[0]);
727 if (rxring
->bufinf
) {
728 for (i
= 0 ; i
< jme
->rx_ring_size
; ++i
)
729 jme_free_rx_buf(jme
, i
);
730 kfree(rxring
->bufinf
);
733 dma_free_coherent(&(jme
->pdev
->dev
),
734 RX_RING_ALLOC_SIZE(jme
->rx_ring_size
),
737 rxring
->alloc
= NULL
;
739 rxring
->dmaalloc
= 0;
741 rxring
->bufinf
= NULL
;
743 rxring
->next_to_use
= 0;
744 atomic_set(&rxring
->next_to_clean
, 0);
748 jme_setup_rx_resources(struct jme_adapter
*jme
)
751 struct jme_ring
*rxring
= &(jme
->rxring
[0]);
753 rxring
->alloc
= dma_alloc_coherent(&(jme
->pdev
->dev
),
754 RX_RING_ALLOC_SIZE(jme
->rx_ring_size
),
763 rxring
->desc
= (void *)ALIGN((unsigned long)(rxring
->alloc
),
765 rxring
->dma
= ALIGN(rxring
->dmaalloc
, RING_DESC_ALIGN
);
766 rxring
->next_to_use
= 0;
767 atomic_set(&rxring
->next_to_clean
, 0);
769 rxring
->bufinf
= kmalloc(sizeof(struct jme_buffer_info
) *
770 jme
->rx_ring_size
, GFP_ATOMIC
);
771 if (unlikely(!(rxring
->bufinf
)))
772 goto err_free_rxring
;
775 * Initiallize Receive Descriptors
777 memset(rxring
->bufinf
, 0,
778 sizeof(struct jme_buffer_info
) * jme
->rx_ring_size
);
779 for (i
= 0 ; i
< jme
->rx_ring_size
; ++i
) {
780 if (unlikely(jme_make_new_rx_buf(jme
, i
))) {
781 jme_free_rx_resources(jme
);
785 jme_set_clean_rxdesc(jme
, i
);
791 dma_free_coherent(&(jme
->pdev
->dev
),
792 RX_RING_ALLOC_SIZE(jme
->rx_ring_size
),
797 rxring
->dmaalloc
= 0;
799 rxring
->bufinf
= NULL
;
805 jme_enable_rx_engine(struct jme_adapter
*jme
)
810 jwrite32(jme
, JME_RXCS
, jme
->reg_rxcs
|
815 * Setup RX DMA Bass Address
817 jwrite32(jme
, JME_RXDBA_LO
, (__u64
)(jme
->rxring
[0].dma
) & 0xFFFFFFFFUL
);
818 jwrite32(jme
, JME_RXDBA_HI
, (__u64
)(jme
->rxring
[0].dma
) >> 32);
819 jwrite32(jme
, JME_RXNDA
, (__u64
)(jme
->rxring
[0].dma
) & 0xFFFFFFFFUL
);
822 * Setup RX Descriptor Count
824 jwrite32(jme
, JME_RXQDC
, jme
->rx_ring_size
);
827 * Setup Unicast Filter
829 jme_set_multi(jme
->dev
);
835 jwrite32(jme
, JME_RXCS
, jme
->reg_rxcs
|
842 jme_restart_rx_engine(struct jme_adapter
*jme
)
847 jwrite32(jme
, JME_RXCS
, jme
->reg_rxcs
|
854 jme_disable_rx_engine(struct jme_adapter
*jme
)
862 jwrite32(jme
, JME_RXCS
, jme
->reg_rxcs
);
865 val
= jread32(jme
, JME_RXCS
);
866 for (i
= JME_RX_DISABLE_TIMEOUT
; (val
& RXCS_ENABLE
) && i
> 0 ; --i
) {
868 val
= jread32(jme
, JME_RXCS
);
873 jeprintk(jme
->pdev
, "Disable RX engine timeout.\n");
878 jme_rxsum_ok(struct jme_adapter
*jme
, u16 flags
)
880 if (!(flags
& (RXWBFLAG_TCPON
| RXWBFLAG_UDPON
| RXWBFLAG_IPV4
)))
883 if (unlikely((flags
& (RXWBFLAG_MF
| RXWBFLAG_TCPON
| RXWBFLAG_TCPCS
))
884 == RXWBFLAG_TCPON
)) {
885 if (flags
& RXWBFLAG_IPV4
)
886 msg_rx_err(jme
, "TCP Checksum error\n");
890 if (unlikely((flags
& (RXWBFLAG_MF
| RXWBFLAG_UDPON
| RXWBFLAG_UDPCS
))
891 == RXWBFLAG_UDPON
)) {
892 if (flags
& RXWBFLAG_IPV4
)
893 msg_rx_err(jme
, "UDP Checksum error.\n");
897 if (unlikely((flags
& (RXWBFLAG_IPV4
| RXWBFLAG_IPCS
))
899 msg_rx_err(jme
, "IPv4 Checksum error.\n");
907 jme_alloc_and_feed_skb(struct jme_adapter
*jme
, int idx
)
909 struct jme_ring
*rxring
= &(jme
->rxring
[0]);
910 struct rxdesc
*rxdesc
= rxring
->desc
;
911 struct jme_buffer_info
*rxbi
= rxring
->bufinf
;
919 pci_dma_sync_single_for_cpu(jme
->pdev
,
924 if (unlikely(jme_make_new_rx_buf(jme
, idx
))) {
925 pci_dma_sync_single_for_device(jme
->pdev
,
930 ++(NET_STAT(jme
).rx_dropped
);
932 framesize
= le16_to_cpu(rxdesc
->descwb
.framesize
)
935 skb_reserve(skb
, RX_PREPAD_SIZE
);
936 skb_put(skb
, framesize
);
937 skb
->protocol
= eth_type_trans(skb
, jme
->dev
);
939 if (jme_rxsum_ok(jme
, le16_to_cpu(rxdesc
->descwb
.flags
)))
940 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
942 skb
->ip_summed
= CHECKSUM_NONE
;
944 if (rxdesc
->descwb
.flags
& cpu_to_le16(RXWBFLAG_TAGON
)) {
946 jme
->jme_vlan_rx(skb
, jme
->vlgrp
,
947 le16_to_cpu(rxdesc
->descwb
.vlan
));
948 NET_STAT(jme
).rx_bytes
+= 4;
954 if ((rxdesc
->descwb
.flags
& cpu_to_le16(RXWBFLAG_DEST
)) ==
955 cpu_to_le16(RXWBFLAG_DEST_MUL
))
956 ++(NET_STAT(jme
).multicast
);
958 NET_STAT(jme
).rx_bytes
+= framesize
;
959 ++(NET_STAT(jme
).rx_packets
);
962 jme_set_clean_rxdesc(jme
, idx
);
967 jme_process_receive(struct jme_adapter
*jme
, int limit
)
969 struct jme_ring
*rxring
= &(jme
->rxring
[0]);
970 struct rxdesc
*rxdesc
= rxring
->desc
;
971 int i
, j
, ccnt
, desccnt
, mask
= jme
->rx_ring_mask
;
973 if (unlikely(!atomic_dec_and_test(&jme
->rx_cleaning
)))
976 if (unlikely(atomic_read(&jme
->link_changing
) != 1))
979 if (unlikely(!netif_carrier_ok(jme
->dev
)))
982 i
= atomic_read(&rxring
->next_to_clean
);
984 rxdesc
= rxring
->desc
;
987 if ((rxdesc
->descwb
.flags
& cpu_to_le16(RXWBFLAG_OWN
)) ||
988 !(rxdesc
->descwb
.desccnt
& RXWBDCNT_WBCPL
))
992 desccnt
= rxdesc
->descwb
.desccnt
& RXWBDCNT_DCNT
;
994 if (unlikely(desccnt
> 1 ||
995 rxdesc
->descwb
.errstat
& RXWBERR_ALLERR
)) {
997 if (rxdesc
->descwb
.errstat
& RXWBERR_CRCERR
)
998 ++(NET_STAT(jme
).rx_crc_errors
);
999 else if (rxdesc
->descwb
.errstat
& RXWBERR_OVERUN
)
1000 ++(NET_STAT(jme
).rx_fifo_errors
);
1002 ++(NET_STAT(jme
).rx_errors
);
1005 limit
-= desccnt
- 1;
1007 for (j
= i
, ccnt
= desccnt
; ccnt
-- ; ) {
1008 jme_set_clean_rxdesc(jme
, j
);
1009 j
= (j
+ 1) & (mask
);
1013 jme_alloc_and_feed_skb(jme
, i
);
1016 i
= (i
+ desccnt
) & (mask
);
1020 atomic_set(&rxring
->next_to_clean
, i
);
1023 atomic_inc(&jme
->rx_cleaning
);
1025 return limit
> 0 ? limit
: 0;
1030 jme_attempt_pcc(struct dynpcc_info
*dpi
, int atmp
)
1032 if (likely(atmp
== dpi
->cur
)) {
1037 if (dpi
->attempt
== atmp
) {
1040 dpi
->attempt
= atmp
;
1047 jme_dynamic_pcc(struct jme_adapter
*jme
)
1049 register struct dynpcc_info
*dpi
= &(jme
->dpi
);
1051 if ((NET_STAT(jme
).rx_bytes
- dpi
->last_bytes
) > PCC_P3_THRESHOLD
)
1052 jme_attempt_pcc(dpi
, PCC_P3
);
1053 else if ((NET_STAT(jme
).rx_packets
- dpi
->last_pkts
) > PCC_P2_THRESHOLD
1054 || dpi
->intr_cnt
> PCC_INTR_THRESHOLD
)
1055 jme_attempt_pcc(dpi
, PCC_P2
);
1057 jme_attempt_pcc(dpi
, PCC_P1
);
1059 if (unlikely(dpi
->attempt
!= dpi
->cur
&& dpi
->cnt
> 5)) {
1060 if (dpi
->attempt
< dpi
->cur
)
1061 tasklet_schedule(&jme
->rxclean_task
);
1062 jme_set_rx_pcc(jme
, dpi
->attempt
);
1063 dpi
->cur
= dpi
->attempt
;
1069 jme_start_pcc_timer(struct jme_adapter
*jme
)
1071 struct dynpcc_info
*dpi
= &(jme
->dpi
);
1072 dpi
->last_bytes
= NET_STAT(jme
).rx_bytes
;
1073 dpi
->last_pkts
= NET_STAT(jme
).rx_packets
;
1075 jwrite32(jme
, JME_TMCSR
,
1076 TMCSR_EN
| ((0xFFFFFF - PCC_INTERVAL_US
) & TMCSR_CNT
));
1080 jme_stop_pcc_timer(struct jme_adapter
*jme
)
1082 jwrite32(jme
, JME_TMCSR
, 0);
1086 jme_shutdown_nic(struct jme_adapter
*jme
)
1090 phylink
= jme_linkstat_from_phy(jme
);
1092 if (!(phylink
& PHY_LINK_UP
)) {
1094 * Disable all interrupt before issue timer
1097 jwrite32(jme
, JME_TIMER2
, TMCSR_EN
| 0xFFFFFE);
1102 jme_pcc_tasklet(unsigned long arg
)
1104 struct jme_adapter
*jme
= (struct jme_adapter
*)arg
;
1105 struct net_device
*netdev
= jme
->dev
;
1107 if (unlikely(test_bit(JME_FLAG_SHUTDOWN
, &jme
->flags
))) {
1108 jme_shutdown_nic(jme
);
1112 if (unlikely(!netif_carrier_ok(netdev
) ||
1113 (atomic_read(&jme
->link_changing
) != 1)
1115 jme_stop_pcc_timer(jme
);
1119 if (!(test_bit(JME_FLAG_POLL
, &jme
->flags
)))
1120 jme_dynamic_pcc(jme
);
1122 jme_start_pcc_timer(jme
);
1126 jme_polling_mode(struct jme_adapter
*jme
)
1128 jme_set_rx_pcc(jme
, PCC_OFF
);
1132 jme_interrupt_mode(struct jme_adapter
*jme
)
1134 jme_set_rx_pcc(jme
, PCC_P1
);
1138 jme_pseudo_hotplug_enabled(struct jme_adapter
*jme
)
1141 apmc
= jread32(jme
, JME_APMC
);
1142 return apmc
& JME_APMC_PSEUDO_HP_EN
;
1146 jme_start_shutdown_timer(struct jme_adapter
*jme
)
1150 apmc
= jread32(jme
, JME_APMC
) | JME_APMC_PCIE_SD_EN
;
1151 apmc
&= ~JME_APMC_EPIEN_CTRL
;
1153 jwrite32f(jme
, JME_APMC
, apmc
| JME_APMC_EPIEN_CTRL_EN
);
1156 jwrite32f(jme
, JME_APMC
, apmc
);
1158 jwrite32f(jme
, JME_TIMER2
, 0);
1159 set_bit(JME_FLAG_SHUTDOWN
, &jme
->flags
);
1160 jwrite32(jme
, JME_TMCSR
,
1161 TMCSR_EN
| ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY
) & TMCSR_CNT
));
1165 jme_stop_shutdown_timer(struct jme_adapter
*jme
)
1169 jwrite32f(jme
, JME_TMCSR
, 0);
1170 jwrite32f(jme
, JME_TIMER2
, 0);
1171 clear_bit(JME_FLAG_SHUTDOWN
, &jme
->flags
);
1173 apmc
= jread32(jme
, JME_APMC
);
1174 apmc
&= ~(JME_APMC_PCIE_SD_EN
| JME_APMC_EPIEN_CTRL
);
1175 jwrite32f(jme
, JME_APMC
, apmc
| JME_APMC_EPIEN_CTRL_DIS
);
1177 jwrite32f(jme
, JME_APMC
, apmc
);
1181 jme_link_change_tasklet(unsigned long arg
)
1183 struct jme_adapter
*jme
= (struct jme_adapter
*)arg
;
1184 struct net_device
*netdev
= jme
->dev
;
1187 while (!atomic_dec_and_test(&jme
->link_changing
)) {
1188 atomic_inc(&jme
->link_changing
);
1189 msg_intr(jme
, "Get link change lock failed.\n");
1190 while (atomic_read(&jme
->link_changing
) != 1)
1191 msg_intr(jme
, "Waiting link change lock.\n");
1194 if (jme_check_link(netdev
, 1) && jme
->old_mtu
== netdev
->mtu
)
1197 jme
->old_mtu
= netdev
->mtu
;
1198 netif_stop_queue(netdev
);
1199 if (jme_pseudo_hotplug_enabled(jme
))
1200 jme_stop_shutdown_timer(jme
);
1202 jme_stop_pcc_timer(jme
);
1203 tasklet_disable(&jme
->txclean_task
);
1204 tasklet_disable(&jme
->rxclean_task
);
1205 tasklet_disable(&jme
->rxempty_task
);
1207 if (netif_carrier_ok(netdev
)) {
1208 jme_reset_ghc_speed(jme
);
1209 jme_disable_rx_engine(jme
);
1210 jme_disable_tx_engine(jme
);
1211 jme_reset_mac_processor(jme
);
1212 jme_free_rx_resources(jme
);
1213 jme_free_tx_resources(jme
);
1215 if (test_bit(JME_FLAG_POLL
, &jme
->flags
))
1216 jme_polling_mode(jme
);
1218 netif_carrier_off(netdev
);
1221 jme_check_link(netdev
, 0);
1222 if (netif_carrier_ok(netdev
)) {
1223 rc
= jme_setup_rx_resources(jme
);
1225 jeprintk(jme
->pdev
, "Allocating resources for RX error"
1226 ", Device STOPPED!\n");
1227 goto out_enable_tasklet
;
1230 rc
= jme_setup_tx_resources(jme
);
1232 jeprintk(jme
->pdev
, "Allocating resources for TX error"
1233 ", Device STOPPED!\n");
1234 goto err_out_free_rx_resources
;
1237 jme_enable_rx_engine(jme
);
1238 jme_enable_tx_engine(jme
);
1240 netif_start_queue(netdev
);
1242 if (test_bit(JME_FLAG_POLL
, &jme
->flags
))
1243 jme_interrupt_mode(jme
);
1245 jme_start_pcc_timer(jme
);
1246 } else if (jme_pseudo_hotplug_enabled(jme
)) {
1247 jme_start_shutdown_timer(jme
);
1250 goto out_enable_tasklet
;
1252 err_out_free_rx_resources
:
1253 jme_free_rx_resources(jme
);
1255 tasklet_enable(&jme
->txclean_task
);
1256 tasklet_hi_enable(&jme
->rxclean_task
);
1257 tasklet_hi_enable(&jme
->rxempty_task
);
1259 atomic_inc(&jme
->link_changing
);
1263 jme_rx_clean_tasklet(unsigned long arg
)
1265 struct jme_adapter
*jme
= (struct jme_adapter
*)arg
;
1266 struct dynpcc_info
*dpi
= &(jme
->dpi
);
1268 jme_process_receive(jme
, jme
->rx_ring_size
);
1274 jme_poll(JME_NAPI_HOLDER(holder
), JME_NAPI_WEIGHT(budget
))
1276 struct jme_adapter
*jme
= jme_napi_priv(holder
);
1279 rest
= jme_process_receive(jme
, JME_NAPI_WEIGHT_VAL(budget
));
1281 while (atomic_read(&jme
->rx_empty
) > 0) {
1282 atomic_dec(&jme
->rx_empty
);
1283 ++(NET_STAT(jme
).rx_dropped
);
1284 jme_restart_rx_engine(jme
);
1286 atomic_inc(&jme
->rx_empty
);
1289 JME_RX_COMPLETE(netdev
, holder
);
1290 jme_interrupt_mode(jme
);
1293 JME_NAPI_WEIGHT_SET(budget
, rest
);
1294 return JME_NAPI_WEIGHT_VAL(budget
) - rest
;
1298 jme_rx_empty_tasklet(unsigned long arg
)
1300 struct jme_adapter
*jme
= (struct jme_adapter
*)arg
;
1302 if (unlikely(atomic_read(&jme
->link_changing
) != 1))
1305 if (unlikely(!netif_carrier_ok(jme
->dev
)))
1308 msg_rx_status(jme
, "RX Queue Full!\n");
1310 jme_rx_clean_tasklet(arg
);
1312 while (atomic_read(&jme
->rx_empty
) > 0) {
1313 atomic_dec(&jme
->rx_empty
);
1314 ++(NET_STAT(jme
).rx_dropped
);
1315 jme_restart_rx_engine(jme
);
1317 atomic_inc(&jme
->rx_empty
);
1321 jme_wake_queue_if_stopped(struct jme_adapter
*jme
)
1323 struct jme_ring
*txring
= &(jme
->txring
[0]);
1326 if (unlikely(netif_queue_stopped(jme
->dev
) &&
1327 atomic_read(&txring
->nr_free
) >= (jme
->tx_wake_threshold
))) {
1328 msg_tx_done(jme
, "TX Queue Waked.\n");
1329 netif_wake_queue(jme
->dev
);
1335 jme_tx_clean_tasklet(unsigned long arg
)
1337 struct jme_adapter
*jme
= (struct jme_adapter
*)arg
;
1338 struct jme_ring
*txring
= &(jme
->txring
[0]);
1339 struct txdesc
*txdesc
= txring
->desc
;
1340 struct jme_buffer_info
*txbi
= txring
->bufinf
, *ctxbi
, *ttxbi
;
1341 int i
, j
, cnt
= 0, max
, err
, mask
;
1343 tx_dbg(jme
, "Into txclean.\n");
1345 if (unlikely(!atomic_dec_and_test(&jme
->tx_cleaning
)))
1348 if (unlikely(atomic_read(&jme
->link_changing
) != 1))
1351 if (unlikely(!netif_carrier_ok(jme
->dev
)))
1354 max
= jme
->tx_ring_size
- atomic_read(&txring
->nr_free
);
1355 mask
= jme
->tx_ring_mask
;
1357 for (i
= atomic_read(&txring
->next_to_clean
) ; cnt
< max
; ) {
1361 if (likely(ctxbi
->skb
&&
1362 !(txdesc
[i
].descwb
.flags
& TXWBFLAG_OWN
))) {
1364 tx_dbg(jme
, "txclean: %d+%d@%lu\n",
1365 i
, ctxbi
->nr_desc
, jiffies
);
1367 err
= txdesc
[i
].descwb
.flags
& TXWBFLAG_ALLERR
;
1369 for (j
= 1 ; j
< ctxbi
->nr_desc
; ++j
) {
1370 ttxbi
= txbi
+ ((i
+ j
) & (mask
));
1371 txdesc
[(i
+ j
) & (mask
)].dw
[0] = 0;
1373 pci_unmap_page(jme
->pdev
,
1382 dev_kfree_skb(ctxbi
->skb
);
1384 cnt
+= ctxbi
->nr_desc
;
1386 if (unlikely(err
)) {
1387 ++(NET_STAT(jme
).tx_carrier_errors
);
1389 ++(NET_STAT(jme
).tx_packets
);
1390 NET_STAT(jme
).tx_bytes
+= ctxbi
->len
;
1395 ctxbi
->start_xmit
= 0;
1401 i
= (i
+ ctxbi
->nr_desc
) & mask
;
1406 tx_dbg(jme
, "txclean: done %d@%lu.\n", i
, jiffies
);
1407 atomic_set(&txring
->next_to_clean
, i
);
1408 atomic_add(cnt
, &txring
->nr_free
);
1410 jme_wake_queue_if_stopped(jme
);
1413 atomic_inc(&jme
->tx_cleaning
);
1417 jme_intr_msi(struct jme_adapter
*jme
, u32 intrstat
)
1422 jwrite32f(jme
, JME_IENC
, INTR_ENABLE
);
1424 if (intrstat
& (INTR_LINKCH
| INTR_SWINTR
)) {
1426 * Link change event is critical
1427 * all other events are ignored
1429 jwrite32(jme
, JME_IEVE
, intrstat
);
1430 tasklet_schedule(&jme
->linkch_task
);
1434 if (intrstat
& INTR_TMINTR
) {
1435 jwrite32(jme
, JME_IEVE
, INTR_TMINTR
);
1436 tasklet_schedule(&jme
->pcc_task
);
1439 if (intrstat
& (INTR_PCCTXTO
| INTR_PCCTX
)) {
1440 jwrite32(jme
, JME_IEVE
, INTR_PCCTXTO
| INTR_PCCTX
| INTR_TX0
);
1441 tasklet_schedule(&jme
->txclean_task
);
1444 if ((intrstat
& (INTR_PCCRX0TO
| INTR_PCCRX0
| INTR_RX0EMP
))) {
1445 jwrite32(jme
, JME_IEVE
, (intrstat
& (INTR_PCCRX0TO
|
1451 if (test_bit(JME_FLAG_POLL
, &jme
->flags
)) {
1452 if (intrstat
& INTR_RX0EMP
)
1453 atomic_inc(&jme
->rx_empty
);
1455 if ((intrstat
& (INTR_PCCRX0TO
| INTR_PCCRX0
| INTR_RX0EMP
))) {
1456 if (likely(JME_RX_SCHEDULE_PREP(jme
))) {
1457 jme_polling_mode(jme
);
1458 JME_RX_SCHEDULE(jme
);
1462 if (intrstat
& INTR_RX0EMP
) {
1463 atomic_inc(&jme
->rx_empty
);
1464 tasklet_hi_schedule(&jme
->rxempty_task
);
1465 } else if (intrstat
& (INTR_PCCRX0TO
| INTR_PCCRX0
)) {
1466 tasklet_hi_schedule(&jme
->rxclean_task
);
1472 * Re-enable interrupt
1474 jwrite32f(jme
, JME_IENS
, INTR_ENABLE
);
1478 jme_intr(int irq
, void *dev_id
)
1480 struct net_device
*netdev
= dev_id
;
1481 struct jme_adapter
*jme
= netdev_priv(netdev
);
1484 intrstat
= jread32(jme
, JME_IEVE
);
1487 * Check if it's really an interrupt for us
1489 if (unlikely((intrstat
& INTR_ENABLE
) == 0))
1493 * Check if the device still exist
1495 if (unlikely(intrstat
== ~((typeof(intrstat
))0)))
1498 jme_intr_msi(jme
, intrstat
);
1504 jme_msi(int irq
, void *dev_id
)
1506 struct net_device
*netdev
= dev_id
;
1507 struct jme_adapter
*jme
= netdev_priv(netdev
);
1510 intrstat
= jread32(jme
, JME_IEVE
);
1512 jme_intr_msi(jme
, intrstat
);
1518 jme_reset_link(struct jme_adapter
*jme
)
1520 jwrite32(jme
, JME_TMCSR
, TMCSR_SWIT
);
1524 jme_restart_an(struct jme_adapter
*jme
)
1528 spin_lock_bh(&jme
->phy_lock
);
1529 bmcr
= jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, MII_BMCR
);
1530 bmcr
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
1531 jme_mdio_write(jme
->dev
, jme
->mii_if
.phy_id
, MII_BMCR
, bmcr
);
1532 spin_unlock_bh(&jme
->phy_lock
);
1536 jme_request_irq(struct jme_adapter
*jme
)
1539 struct net_device
*netdev
= jme
->dev
;
1540 irq_handler_t handler
= jme_intr
;
1541 int irq_flags
= IRQF_SHARED
;
1543 if (!pci_enable_msi(jme
->pdev
)) {
1544 set_bit(JME_FLAG_MSI
, &jme
->flags
);
1549 rc
= request_irq(jme
->pdev
->irq
, handler
, irq_flags
, netdev
->name
,
1553 "Unable to request %s interrupt (return: %d)\n",
1554 test_bit(JME_FLAG_MSI
, &jme
->flags
) ? "MSI" : "INTx",
1557 if (test_bit(JME_FLAG_MSI
, &jme
->flags
)) {
1558 pci_disable_msi(jme
->pdev
);
1559 clear_bit(JME_FLAG_MSI
, &jme
->flags
);
1562 netdev
->irq
= jme
->pdev
->irq
;
1569 jme_free_irq(struct jme_adapter
*jme
)
1571 free_irq(jme
->pdev
->irq
, jme
->dev
);
1572 if (test_bit(JME_FLAG_MSI
, &jme
->flags
)) {
1573 pci_disable_msi(jme
->pdev
);
1574 clear_bit(JME_FLAG_MSI
, &jme
->flags
);
1575 jme
->dev
->irq
= jme
->pdev
->irq
;
1580 jme_open(struct net_device
*netdev
)
1582 struct jme_adapter
*jme
= netdev_priv(netdev
);
1586 JME_NAPI_ENABLE(jme
);
1588 tasklet_enable(&jme
->linkch_task
);
1589 tasklet_enable(&jme
->txclean_task
);
1590 tasklet_hi_enable(&jme
->rxclean_task
);
1591 tasklet_hi_enable(&jme
->rxempty_task
);
1593 rc
= jme_request_irq(jme
);
1599 if (test_bit(JME_FLAG_SSET
, &jme
->flags
))
1600 jme_set_settings(netdev
, &jme
->old_ecmd
);
1602 jme_reset_phy_processor(jme
);
1604 jme_reset_link(jme
);
1609 netif_stop_queue(netdev
);
1610 netif_carrier_off(netdev
);
1616 jme_set_100m_half(struct jme_adapter
*jme
)
1620 bmcr
= jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, MII_BMCR
);
1621 tmp
= bmcr
& ~(BMCR_ANENABLE
| BMCR_SPEED100
|
1622 BMCR_SPEED1000
| BMCR_FULLDPLX
);
1623 tmp
|= BMCR_SPEED100
;
1626 jme_mdio_write(jme
->dev
, jme
->mii_if
.phy_id
, MII_BMCR
, tmp
);
1629 jwrite32(jme
, JME_GHC
, GHC_SPEED_100M
| GHC_LINK_POLL
);
1631 jwrite32(jme
, JME_GHC
, GHC_SPEED_100M
);
1634 #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
1636 jme_wait_link(struct jme_adapter
*jme
)
1638 u32 phylink
, to
= JME_WAIT_LINK_TIME
;
1641 phylink
= jme_linkstat_from_phy(jme
);
1642 while (!(phylink
& PHY_LINK_UP
) && (to
-= 10) > 0) {
1644 phylink
= jme_linkstat_from_phy(jme
);
1650 jme_phy_off(struct jme_adapter
*jme
)
1652 jme_mdio_write(jme
->dev
, jme
->mii_if
.phy_id
, MII_BMCR
, BMCR_PDOWN
);
1656 jme_close(struct net_device
*netdev
)
1658 struct jme_adapter
*jme
= netdev_priv(netdev
);
1660 netif_stop_queue(netdev
);
1661 netif_carrier_off(netdev
);
1666 JME_NAPI_DISABLE(jme
);
1668 tasklet_disable(&jme
->linkch_task
);
1669 tasklet_disable(&jme
->txclean_task
);
1670 tasklet_disable(&jme
->rxclean_task
);
1671 tasklet_disable(&jme
->rxempty_task
);
1673 jme_reset_ghc_speed(jme
);
1674 jme_disable_rx_engine(jme
);
1675 jme_disable_tx_engine(jme
);
1676 jme_reset_mac_processor(jme
);
1677 jme_free_rx_resources(jme
);
1678 jme_free_tx_resources(jme
);
1686 jme_alloc_txdesc(struct jme_adapter
*jme
,
1687 struct sk_buff
*skb
)
1689 struct jme_ring
*txring
= &(jme
->txring
[0]);
1690 int idx
, nr_alloc
, mask
= jme
->tx_ring_mask
;
1692 idx
= txring
->next_to_use
;
1693 nr_alloc
= skb_shinfo(skb
)->nr_frags
+ 2;
1695 if (unlikely(atomic_read(&txring
->nr_free
) < nr_alloc
))
1698 atomic_sub(nr_alloc
, &txring
->nr_free
);
1700 txring
->next_to_use
= (txring
->next_to_use
+ nr_alloc
) & mask
;
1706 jme_fill_tx_map(struct pci_dev
*pdev
,
1707 struct txdesc
*txdesc
,
1708 struct jme_buffer_info
*txbi
,
1716 dmaaddr
= pci_map_page(pdev
,
1722 pci_dma_sync_single_for_device(pdev
,
1729 txdesc
->desc2
.flags
= TXFLAG_OWN
;
1730 txdesc
->desc2
.flags
|= (hidma
) ? TXFLAG_64BIT
: 0;
1731 txdesc
->desc2
.datalen
= cpu_to_le16(len
);
1732 txdesc
->desc2
.bufaddrh
= cpu_to_le32((__u64
)dmaaddr
>> 32);
1733 txdesc
->desc2
.bufaddrl
= cpu_to_le32(
1734 (__u64
)dmaaddr
& 0xFFFFFFFFUL
);
1736 txbi
->mapping
= dmaaddr
;
1741 jme_map_tx_skb(struct jme_adapter
*jme
, struct sk_buff
*skb
, int idx
)
1743 struct jme_ring
*txring
= &(jme
->txring
[0]);
1744 struct txdesc
*txdesc
= txring
->desc
, *ctxdesc
;
1745 struct jme_buffer_info
*txbi
= txring
->bufinf
, *ctxbi
;
1746 u8 hidma
= jme
->dev
->features
& NETIF_F_HIGHDMA
;
1747 int i
, nr_frags
= skb_shinfo(skb
)->nr_frags
;
1748 int mask
= jme
->tx_ring_mask
;
1749 struct skb_frag_struct
*frag
;
1752 for (i
= 0 ; i
< nr_frags
; ++i
) {
1753 frag
= &skb_shinfo(skb
)->frags
[i
];
1754 ctxdesc
= txdesc
+ ((idx
+ i
+ 2) & (mask
));
1755 ctxbi
= txbi
+ ((idx
+ i
+ 2) & (mask
));
1757 jme_fill_tx_map(jme
->pdev
, ctxdesc
, ctxbi
, frag
->page
,
1758 frag
->page_offset
, frag
->size
, hidma
);
1761 len
= skb_is_nonlinear(skb
) ? skb_headlen(skb
) : skb
->len
;
1762 ctxdesc
= txdesc
+ ((idx
+ 1) & (mask
));
1763 ctxbi
= txbi
+ ((idx
+ 1) & (mask
));
1764 jme_fill_tx_map(jme
->pdev
, ctxdesc
, ctxbi
, virt_to_page(skb
->data
),
1765 offset_in_page(skb
->data
), len
, hidma
);
1770 jme_expand_header(struct jme_adapter
*jme
, struct sk_buff
*skb
)
1772 if (unlikely(skb_shinfo(skb
)->gso_size
&&
1773 skb_header_cloned(skb
) &&
1774 pskb_expand_head(skb
, 0, 0, GFP_ATOMIC
))) {
1783 jme_tx_tso(struct sk_buff
*skb
, __le16
*mss
, u8
*flags
)
1785 *mss
= cpu_to_le16(skb_shinfo(skb
)->gso_size
<< TXDESC_MSS_SHIFT
);
1787 *flags
|= TXFLAG_LSEN
;
1789 if (skb
->protocol
== htons(ETH_P_IP
)) {
1790 struct iphdr
*iph
= ip_hdr(skb
);
1793 tcp_hdr(skb
)->check
= ~csum_tcpudp_magic(iph
->saddr
,
1798 struct ipv6hdr
*ip6h
= ipv6_hdr(skb
);
1800 tcp_hdr(skb
)->check
= ~csum_ipv6_magic(&ip6h
->saddr
,
1813 jme_tx_csum(struct jme_adapter
*jme
, struct sk_buff
*skb
, u8
*flags
)
1815 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
1818 switch (skb
->protocol
) {
1819 case htons(ETH_P_IP
):
1820 ip_proto
= ip_hdr(skb
)->protocol
;
1822 case htons(ETH_P_IPV6
):
1823 ip_proto
= ipv6_hdr(skb
)->nexthdr
;
1832 *flags
|= TXFLAG_TCPCS
;
1835 *flags
|= TXFLAG_UDPCS
;
1838 msg_tx_err(jme
, "Error upper layer protocol.\n");
1845 jme_tx_vlan(struct sk_buff
*skb
, __le16
*vlan
, u8
*flags
)
1847 if (vlan_tx_tag_present(skb
)) {
1848 *flags
|= TXFLAG_TAGON
;
1849 *vlan
= cpu_to_le16(vlan_tx_tag_get(skb
));
1854 jme_fill_tx_desc(struct jme_adapter
*jme
, struct sk_buff
*skb
, int idx
)
1856 struct jme_ring
*txring
= &(jme
->txring
[0]);
1857 struct txdesc
*txdesc
;
1858 struct jme_buffer_info
*txbi
;
1861 txdesc
= (struct txdesc
*)txring
->desc
+ idx
;
1862 txbi
= txring
->bufinf
+ idx
;
1868 txdesc
->desc1
.pktsize
= cpu_to_le16(skb
->len
);
1870 * Set OWN bit at final.
1871 * When kernel transmit faster than NIC.
1872 * And NIC trying to send this descriptor before we tell
1873 * it to start sending this TX queue.
1874 * Other fields are already filled correctly.
1877 flags
= TXFLAG_OWN
| TXFLAG_INT
;
1879 * Set checksum flags while not tso
1881 if (jme_tx_tso(skb
, &txdesc
->desc1
.mss
, &flags
))
1882 jme_tx_csum(jme
, skb
, &flags
);
1883 jme_tx_vlan(skb
, &txdesc
->desc1
.vlan
, &flags
);
1884 jme_map_tx_skb(jme
, skb
, idx
);
1885 txdesc
->desc1
.flags
= flags
;
1887 * Set tx buffer info after telling NIC to send
1888 * For better tx_clean timing
1891 txbi
->nr_desc
= skb_shinfo(skb
)->nr_frags
+ 2;
1893 txbi
->len
= skb
->len
;
1894 txbi
->start_xmit
= jiffies
;
1895 if (!txbi
->start_xmit
)
1896 txbi
->start_xmit
= (0UL-1);
1902 jme_stop_queue_if_full(struct jme_adapter
*jme
)
1904 struct jme_ring
*txring
= &(jme
->txring
[0]);
1905 struct jme_buffer_info
*txbi
= txring
->bufinf
;
1906 int idx
= atomic_read(&txring
->next_to_clean
);
1911 if (unlikely(atomic_read(&txring
->nr_free
) < (MAX_SKB_FRAGS
+2))) {
1912 netif_stop_queue(jme
->dev
);
1913 msg_tx_queued(jme
, "TX Queue Paused.\n");
1915 if (atomic_read(&txring
->nr_free
)
1916 >= (jme
->tx_wake_threshold
)) {
1917 netif_wake_queue(jme
->dev
);
1918 msg_tx_queued(jme
, "TX Queue Fast Waked.\n");
1922 if (unlikely(txbi
->start_xmit
&&
1923 (jiffies
- txbi
->start_xmit
) >= TX_TIMEOUT
&&
1925 netif_stop_queue(jme
->dev
);
1926 msg_tx_queued(jme
, "TX Queue Stopped %d@%lu.\n", idx
, jiffies
);
1931 * This function is already protected by netif_tx_lock()
1935 jme_start_xmit(struct sk_buff
*skb
, struct net_device
*netdev
)
1937 struct jme_adapter
*jme
= netdev_priv(netdev
);
1940 if (unlikely(jme_expand_header(jme
, skb
))) {
1941 ++(NET_STAT(jme
).tx_dropped
);
1942 return NETDEV_TX_OK
;
1945 idx
= jme_alloc_txdesc(jme
, skb
);
1947 if (unlikely(idx
< 0)) {
1948 netif_stop_queue(netdev
);
1949 msg_tx_err(jme
, "BUG! Tx ring full when queue awake!\n");
1951 return NETDEV_TX_BUSY
;
1954 jme_fill_tx_desc(jme
, skb
, idx
);
1956 jwrite32(jme
, JME_TXCS
, jme
->reg_txcs
|
1957 TXCS_SELECT_QUEUE0
|
1961 tx_dbg(jme
, "xmit: %d+%d@%lu\n", idx
,
1962 skb_shinfo(skb
)->nr_frags
+ 2,
1964 jme_stop_queue_if_full(jme
);
1966 return NETDEV_TX_OK
;
1970 jme_set_macaddr(struct net_device
*netdev
, void *p
)
1972 struct jme_adapter
*jme
= netdev_priv(netdev
);
1973 struct sockaddr
*addr
= p
;
1976 if (netif_running(netdev
))
1979 spin_lock_bh(&jme
->macaddr_lock
);
1980 memcpy(netdev
->dev_addr
, addr
->sa_data
, netdev
->addr_len
);
1982 val
= (addr
->sa_data
[3] & 0xff) << 24 |
1983 (addr
->sa_data
[2] & 0xff) << 16 |
1984 (addr
->sa_data
[1] & 0xff) << 8 |
1985 (addr
->sa_data
[0] & 0xff);
1986 jwrite32(jme
, JME_RXUMA_LO
, val
);
1987 val
= (addr
->sa_data
[5] & 0xff) << 8 |
1988 (addr
->sa_data
[4] & 0xff);
1989 jwrite32(jme
, JME_RXUMA_HI
, val
);
1990 spin_unlock_bh(&jme
->macaddr_lock
);
1996 jme_set_multi(struct net_device
*netdev
)
1998 struct jme_adapter
*jme
= netdev_priv(netdev
);
1999 u32 mc_hash
[2] = {};
2002 spin_lock_bh(&jme
->rxmcs_lock
);
2004 jme
->reg_rxmcs
|= RXMCS_BRDFRAME
| RXMCS_UNIFRAME
;
2006 if (netdev
->flags
& IFF_PROMISC
) {
2007 jme
->reg_rxmcs
|= RXMCS_ALLFRAME
;
2008 } else if (netdev
->flags
& IFF_ALLMULTI
) {
2009 jme
->reg_rxmcs
|= RXMCS_ALLMULFRAME
;
2010 } else if (netdev
->flags
& IFF_MULTICAST
) {
2011 struct dev_mc_list
*mclist
;
2014 jme
->reg_rxmcs
|= RXMCS_MULFRAME
| RXMCS_MULFILTERED
;
2015 for (i
= 0, mclist
= netdev
->mc_list
;
2016 mclist
&& i
< netdev
->mc_count
;
2017 ++i
, mclist
= mclist
->next
) {
2019 bit_nr
= ether_crc(ETH_ALEN
, mclist
->dmi_addr
) & 0x3F;
2020 mc_hash
[bit_nr
>> 5] |= 1 << (bit_nr
& 0x1F);
2023 jwrite32(jme
, JME_RXMCHT_LO
, mc_hash
[0]);
2024 jwrite32(jme
, JME_RXMCHT_HI
, mc_hash
[1]);
2028 jwrite32(jme
, JME_RXMCS
, jme
->reg_rxmcs
);
2030 spin_unlock_bh(&jme
->rxmcs_lock
);
2034 jme_change_mtu(struct net_device
*netdev
, int new_mtu
)
2036 struct jme_adapter
*jme
= netdev_priv(netdev
);
2038 if (new_mtu
== jme
->old_mtu
)
2041 if (((new_mtu
+ ETH_HLEN
) > MAX_ETHERNET_JUMBO_PACKET_SIZE
) ||
2042 ((new_mtu
) < IPV6_MIN_MTU
))
2045 if (new_mtu
> 4000) {
2046 jme
->reg_rxcs
&= ~RXCS_FIFOTHNP
;
2047 jme
->reg_rxcs
|= RXCS_FIFOTHNP_64QW
;
2048 jme_restart_rx_engine(jme
);
2050 jme
->reg_rxcs
&= ~RXCS_FIFOTHNP
;
2051 jme
->reg_rxcs
|= RXCS_FIFOTHNP_128QW
;
2052 jme_restart_rx_engine(jme
);
2055 if (new_mtu
> 1900) {
2056 netdev
->features
&= ~(NETIF_F_HW_CSUM
|
2060 if (test_bit(JME_FLAG_TXCSUM
, &jme
->flags
))
2061 netdev
->features
|= NETIF_F_HW_CSUM
;
2062 if (test_bit(JME_FLAG_TSO
, &jme
->flags
))
2063 netdev
->features
|= NETIF_F_TSO
| NETIF_F_TSO6
;
2066 netdev
->mtu
= new_mtu
;
2067 jme_reset_link(jme
);
2073 jme_tx_timeout(struct net_device
*netdev
)
2075 struct jme_adapter
*jme
= netdev_priv(netdev
);
2078 jme_reset_phy_processor(jme
);
2079 if (test_bit(JME_FLAG_SSET
, &jme
->flags
))
2080 jme_set_settings(netdev
, &jme
->old_ecmd
);
2083 * Force to Reset the link again
2085 jme_reset_link(jme
);
2089 jme_vlan_rx_register(struct net_device
*netdev
, struct vlan_group
*grp
)
2091 struct jme_adapter
*jme
= netdev_priv(netdev
);
2097 jme_get_drvinfo(struct net_device
*netdev
,
2098 struct ethtool_drvinfo
*info
)
2100 struct jme_adapter
*jme
= netdev_priv(netdev
);
2102 strcpy(info
->driver
, DRV_NAME
);
2103 strcpy(info
->version
, DRV_VERSION
);
2104 strcpy(info
->bus_info
, pci_name(jme
->pdev
));
2108 jme_get_regs_len(struct net_device
*netdev
)
2114 mmapio_memcpy(struct jme_adapter
*jme
, u32
*p
, u32 reg
, int len
)
2118 for (i
= 0 ; i
< len
; i
+= 4)
2119 p
[i
>> 2] = jread32(jme
, reg
+ i
);
2123 mdio_memcpy(struct jme_adapter
*jme
, u32
*p
, int reg_nr
)
2126 u16
*p16
= (u16
*)p
;
2128 for (i
= 0 ; i
< reg_nr
; ++i
)
2129 p16
[i
] = jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, i
);
2133 jme_get_regs(struct net_device
*netdev
, struct ethtool_regs
*regs
, void *p
)
2135 struct jme_adapter
*jme
= netdev_priv(netdev
);
2136 u32
*p32
= (u32
*)p
;
2138 memset(p
, 0xFF, JME_REG_LEN
);
2141 mmapio_memcpy(jme
, p32
, JME_MAC
, JME_MAC_LEN
);
2144 mmapio_memcpy(jme
, p32
, JME_PHY
, JME_PHY_LEN
);
2147 mmapio_memcpy(jme
, p32
, JME_MISC
, JME_MISC_LEN
);
2150 mmapio_memcpy(jme
, p32
, JME_RSS
, JME_RSS_LEN
);
2153 mdio_memcpy(jme
, p32
, JME_PHY_REG_NR
);
2157 jme_get_coalesce(struct net_device
*netdev
, struct ethtool_coalesce
*ecmd
)
2159 struct jme_adapter
*jme
= netdev_priv(netdev
);
2161 ecmd
->tx_coalesce_usecs
= PCC_TX_TO
;
2162 ecmd
->tx_max_coalesced_frames
= PCC_TX_CNT
;
2164 if (test_bit(JME_FLAG_POLL
, &jme
->flags
)) {
2165 ecmd
->use_adaptive_rx_coalesce
= false;
2166 ecmd
->rx_coalesce_usecs
= 0;
2167 ecmd
->rx_max_coalesced_frames
= 0;
2171 ecmd
->use_adaptive_rx_coalesce
= true;
2173 switch (jme
->dpi
.cur
) {
2175 ecmd
->rx_coalesce_usecs
= PCC_P1_TO
;
2176 ecmd
->rx_max_coalesced_frames
= PCC_P1_CNT
;
2179 ecmd
->rx_coalesce_usecs
= PCC_P2_TO
;
2180 ecmd
->rx_max_coalesced_frames
= PCC_P2_CNT
;
2183 ecmd
->rx_coalesce_usecs
= PCC_P3_TO
;
2184 ecmd
->rx_max_coalesced_frames
= PCC_P3_CNT
;
2194 jme_set_coalesce(struct net_device
*netdev
, struct ethtool_coalesce
*ecmd
)
2196 struct jme_adapter
*jme
= netdev_priv(netdev
);
2197 struct dynpcc_info
*dpi
= &(jme
->dpi
);
2199 if (netif_running(netdev
))
2202 if (ecmd
->use_adaptive_rx_coalesce
2203 && test_bit(JME_FLAG_POLL
, &jme
->flags
)) {
2204 clear_bit(JME_FLAG_POLL
, &jme
->flags
);
2205 jme
->jme_rx
= netif_rx
;
2206 jme
->jme_vlan_rx
= vlan_hwaccel_rx
;
2208 dpi
->attempt
= PCC_P1
;
2210 jme_set_rx_pcc(jme
, PCC_P1
);
2211 jme_interrupt_mode(jme
);
2212 } else if (!(ecmd
->use_adaptive_rx_coalesce
)
2213 && !(test_bit(JME_FLAG_POLL
, &jme
->flags
))) {
2214 set_bit(JME_FLAG_POLL
, &jme
->flags
);
2215 jme
->jme_rx
= netif_receive_skb
;
2216 jme
->jme_vlan_rx
= vlan_hwaccel_receive_skb
;
2217 jme_interrupt_mode(jme
);
2224 jme_get_pauseparam(struct net_device
*netdev
,
2225 struct ethtool_pauseparam
*ecmd
)
2227 struct jme_adapter
*jme
= netdev_priv(netdev
);
2230 ecmd
->tx_pause
= (jme
->reg_txpfc
& TXPFC_PF_EN
) != 0;
2231 ecmd
->rx_pause
= (jme
->reg_rxmcs
& RXMCS_FLOWCTRL
) != 0;
2233 spin_lock_bh(&jme
->phy_lock
);
2234 val
= jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, MII_ADVERTISE
);
2235 spin_unlock_bh(&jme
->phy_lock
);
2238 (val
& (ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
)) != 0;
2242 jme_set_pauseparam(struct net_device
*netdev
,
2243 struct ethtool_pauseparam
*ecmd
)
2245 struct jme_adapter
*jme
= netdev_priv(netdev
);
2248 if (((jme
->reg_txpfc
& TXPFC_PF_EN
) != 0) ^
2249 (ecmd
->tx_pause
!= 0)) {
2252 jme
->reg_txpfc
|= TXPFC_PF_EN
;
2254 jme
->reg_txpfc
&= ~TXPFC_PF_EN
;
2256 jwrite32(jme
, JME_TXPFC
, jme
->reg_txpfc
);
2259 spin_lock_bh(&jme
->rxmcs_lock
);
2260 if (((jme
->reg_rxmcs
& RXMCS_FLOWCTRL
) != 0) ^
2261 (ecmd
->rx_pause
!= 0)) {
2264 jme
->reg_rxmcs
|= RXMCS_FLOWCTRL
;
2266 jme
->reg_rxmcs
&= ~RXMCS_FLOWCTRL
;
2268 jwrite32(jme
, JME_RXMCS
, jme
->reg_rxmcs
);
2270 spin_unlock_bh(&jme
->rxmcs_lock
);
2272 spin_lock_bh(&jme
->phy_lock
);
2273 val
= jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, MII_ADVERTISE
);
2274 if (((val
& (ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
)) != 0) ^
2275 (ecmd
->autoneg
!= 0)) {
2278 val
|= (ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
2280 val
&= ~(ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
2282 jme_mdio_write(jme
->dev
, jme
->mii_if
.phy_id
,
2283 MII_ADVERTISE
, val
);
2285 spin_unlock_bh(&jme
->phy_lock
);
2291 jme_get_wol(struct net_device
*netdev
,
2292 struct ethtool_wolinfo
*wol
)
2294 struct jme_adapter
*jme
= netdev_priv(netdev
);
2296 wol
->supported
= WAKE_MAGIC
| WAKE_PHY
;
2300 if (jme
->reg_pmcs
& (PMCS_LFEN
| PMCS_LREN
))
2301 wol
->wolopts
|= WAKE_PHY
;
2303 if (jme
->reg_pmcs
& PMCS_MFEN
)
2304 wol
->wolopts
|= WAKE_MAGIC
;
2309 jme_set_wol(struct net_device
*netdev
,
2310 struct ethtool_wolinfo
*wol
)
2312 struct jme_adapter
*jme
= netdev_priv(netdev
);
2314 if (wol
->wolopts
& (WAKE_MAGICSECURE
|
2323 if (wol
->wolopts
& WAKE_PHY
)
2324 jme
->reg_pmcs
|= PMCS_LFEN
| PMCS_LREN
;
2326 if (wol
->wolopts
& WAKE_MAGIC
)
2327 jme
->reg_pmcs
|= PMCS_MFEN
;
2329 jwrite32(jme
, JME_PMCS
, jme
->reg_pmcs
);
2335 jme_get_settings(struct net_device
*netdev
,
2336 struct ethtool_cmd
*ecmd
)
2338 struct jme_adapter
*jme
= netdev_priv(netdev
);
2341 spin_lock_bh(&jme
->phy_lock
);
2342 rc
= mii_ethtool_gset(&(jme
->mii_if
), ecmd
);
2343 spin_unlock_bh(&jme
->phy_lock
);
2348 jme_set_settings(struct net_device
*netdev
,
2349 struct ethtool_cmd
*ecmd
)
2351 struct jme_adapter
*jme
= netdev_priv(netdev
);
2354 if (ecmd
->speed
== SPEED_1000
&& ecmd
->autoneg
!= AUTONEG_ENABLE
)
2357 if (jme
->mii_if
.force_media
&&
2358 ecmd
->autoneg
!= AUTONEG_ENABLE
&&
2359 (jme
->mii_if
.full_duplex
!= ecmd
->duplex
))
2362 spin_lock_bh(&jme
->phy_lock
);
2363 rc
= mii_ethtool_sset(&(jme
->mii_if
), ecmd
);
2364 spin_unlock_bh(&jme
->phy_lock
);
2367 jme_reset_link(jme
);
2370 set_bit(JME_FLAG_SSET
, &jme
->flags
);
2371 jme
->old_ecmd
= *ecmd
;
2378 jme_get_link(struct net_device
*netdev
)
2380 struct jme_adapter
*jme
= netdev_priv(netdev
);
2381 return jread32(jme
, JME_PHY_LINK
) & PHY_LINK_UP
;
2385 jme_get_msglevel(struct net_device
*netdev
)
2387 struct jme_adapter
*jme
= netdev_priv(netdev
);
2388 return jme
->msg_enable
;
2392 jme_set_msglevel(struct net_device
*netdev
, u32 value
)
2394 struct jme_adapter
*jme
= netdev_priv(netdev
);
2395 jme
->msg_enable
= value
;
2399 jme_get_rx_csum(struct net_device
*netdev
)
2401 struct jme_adapter
*jme
= netdev_priv(netdev
);
2402 return jme
->reg_rxmcs
& RXMCS_CHECKSUM
;
2406 jme_set_rx_csum(struct net_device
*netdev
, u32 on
)
2408 struct jme_adapter
*jme
= netdev_priv(netdev
);
2410 spin_lock_bh(&jme
->rxmcs_lock
);
2412 jme
->reg_rxmcs
|= RXMCS_CHECKSUM
;
2414 jme
->reg_rxmcs
&= ~RXMCS_CHECKSUM
;
2415 jwrite32(jme
, JME_RXMCS
, jme
->reg_rxmcs
);
2416 spin_unlock_bh(&jme
->rxmcs_lock
);
2422 jme_set_tx_csum(struct net_device
*netdev
, u32 on
)
2424 struct jme_adapter
*jme
= netdev_priv(netdev
);
2427 set_bit(JME_FLAG_TXCSUM
, &jme
->flags
);
2428 if (netdev
->mtu
<= 1900)
2429 netdev
->features
|= NETIF_F_HW_CSUM
;
2431 clear_bit(JME_FLAG_TXCSUM
, &jme
->flags
);
2432 netdev
->features
&= ~NETIF_F_HW_CSUM
;
2439 jme_set_tso(struct net_device
*netdev
, u32 on
)
2441 struct jme_adapter
*jme
= netdev_priv(netdev
);
2444 set_bit(JME_FLAG_TSO
, &jme
->flags
);
2445 if (netdev
->mtu
<= 1900)
2446 netdev
->features
|= NETIF_F_TSO
| NETIF_F_TSO6
;
2448 clear_bit(JME_FLAG_TSO
, &jme
->flags
);
2449 netdev
->features
&= ~(NETIF_F_TSO
| NETIF_F_TSO6
);
2456 jme_nway_reset(struct net_device
*netdev
)
2458 struct jme_adapter
*jme
= netdev_priv(netdev
);
2459 jme_restart_an(jme
);
2464 jme_smb_read(struct jme_adapter
*jme
, unsigned int addr
)
2469 val
= jread32(jme
, JME_SMBCSR
);
2470 to
= JME_SMB_BUSY_TIMEOUT
;
2471 while ((val
& SMBCSR_BUSY
) && --to
) {
2473 val
= jread32(jme
, JME_SMBCSR
);
2476 msg_hw(jme
, "SMB Bus Busy.\n");
2480 jwrite32(jme
, JME_SMBINTF
,
2481 ((addr
<< SMBINTF_HWADDR_SHIFT
) & SMBINTF_HWADDR
) |
2482 SMBINTF_HWRWN_READ
|
2485 val
= jread32(jme
, JME_SMBINTF
);
2486 to
= JME_SMB_BUSY_TIMEOUT
;
2487 while ((val
& SMBINTF_HWCMD
) && --to
) {
2489 val
= jread32(jme
, JME_SMBINTF
);
2492 msg_hw(jme
, "SMB Bus Busy.\n");
2496 return (val
& SMBINTF_HWDATR
) >> SMBINTF_HWDATR_SHIFT
;
2500 jme_smb_write(struct jme_adapter
*jme
, unsigned int addr
, u8 data
)
2505 val
= jread32(jme
, JME_SMBCSR
);
2506 to
= JME_SMB_BUSY_TIMEOUT
;
2507 while ((val
& SMBCSR_BUSY
) && --to
) {
2509 val
= jread32(jme
, JME_SMBCSR
);
2512 msg_hw(jme
, "SMB Bus Busy.\n");
2516 jwrite32(jme
, JME_SMBINTF
,
2517 ((data
<< SMBINTF_HWDATW_SHIFT
) & SMBINTF_HWDATW
) |
2518 ((addr
<< SMBINTF_HWADDR_SHIFT
) & SMBINTF_HWADDR
) |
2519 SMBINTF_HWRWN_WRITE
|
2522 val
= jread32(jme
, JME_SMBINTF
);
2523 to
= JME_SMB_BUSY_TIMEOUT
;
2524 while ((val
& SMBINTF_HWCMD
) && --to
) {
2526 val
= jread32(jme
, JME_SMBINTF
);
2529 msg_hw(jme
, "SMB Bus Busy.\n");
2537 jme_get_eeprom_len(struct net_device
*netdev
)
2539 struct jme_adapter
*jme
= netdev_priv(netdev
);
2541 val
= jread32(jme
, JME_SMBCSR
);
2542 return (val
& SMBCSR_EEPROMD
) ? JME_SMB_LEN
: 0;
2546 jme_get_eeprom(struct net_device
*netdev
,
2547 struct ethtool_eeprom
*eeprom
, u8
*data
)
2549 struct jme_adapter
*jme
= netdev_priv(netdev
);
2550 int i
, offset
= eeprom
->offset
, len
= eeprom
->len
;
2553 * ethtool will check the boundary for us
2555 eeprom
->magic
= JME_EEPROM_MAGIC
;
2556 for (i
= 0 ; i
< len
; ++i
)
2557 data
[i
] = jme_smb_read(jme
, i
+ offset
);
2563 jme_set_eeprom(struct net_device
*netdev
,
2564 struct ethtool_eeprom
*eeprom
, u8
*data
)
2566 struct jme_adapter
*jme
= netdev_priv(netdev
);
2567 int i
, offset
= eeprom
->offset
, len
= eeprom
->len
;
2569 if (eeprom
->magic
!= JME_EEPROM_MAGIC
)
2573 * ethtool will check the boundary for us
2575 for (i
= 0 ; i
< len
; ++i
)
2576 jme_smb_write(jme
, i
+ offset
, data
[i
]);
2581 static const struct ethtool_ops jme_ethtool_ops
= {
2582 .get_drvinfo
= jme_get_drvinfo
,
2583 .get_regs_len
= jme_get_regs_len
,
2584 .get_regs
= jme_get_regs
,
2585 .get_coalesce
= jme_get_coalesce
,
2586 .set_coalesce
= jme_set_coalesce
,
2587 .get_pauseparam
= jme_get_pauseparam
,
2588 .set_pauseparam
= jme_set_pauseparam
,
2589 .get_wol
= jme_get_wol
,
2590 .set_wol
= jme_set_wol
,
2591 .get_settings
= jme_get_settings
,
2592 .set_settings
= jme_set_settings
,
2593 .get_link
= jme_get_link
,
2594 .get_msglevel
= jme_get_msglevel
,
2595 .set_msglevel
= jme_set_msglevel
,
2596 .get_rx_csum
= jme_get_rx_csum
,
2597 .set_rx_csum
= jme_set_rx_csum
,
2598 .set_tx_csum
= jme_set_tx_csum
,
2599 .set_tso
= jme_set_tso
,
2600 .set_sg
= ethtool_op_set_sg
,
2601 .nway_reset
= jme_nway_reset
,
2602 .get_eeprom_len
= jme_get_eeprom_len
,
2603 .get_eeprom
= jme_get_eeprom
,
2604 .set_eeprom
= jme_set_eeprom
,
2608 jme_pci_dma64(struct pci_dev
*pdev
)
2610 if (pdev
->device
== PCI_DEVICE_ID_JMICRON_JMC250
&&
2611 !pci_set_dma_mask(pdev
, DMA_BIT_MASK(64)))
2612 if (!pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(64)))
2615 if (pdev
->device
== PCI_DEVICE_ID_JMICRON_JMC250
&&
2616 !pci_set_dma_mask(pdev
, DMA_BIT_MASK(40)))
2617 if (!pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(40)))
2620 if (!pci_set_dma_mask(pdev
, DMA_BIT_MASK(32)))
2621 if (!pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(32)))
2628 jme_phy_init(struct jme_adapter
*jme
)
2632 reg26
= jme_mdio_read(jme
->dev
, jme
->mii_if
.phy_id
, 26);
2633 jme_mdio_write(jme
->dev
, jme
->mii_if
.phy_id
, 26, reg26
| 0x1000);
2637 jme_check_hw_ver(struct jme_adapter
*jme
)
2641 chipmode
= jread32(jme
, JME_CHIPMODE
);
2643 jme
->fpgaver
= (chipmode
& CM_FPGAVER_MASK
) >> CM_FPGAVER_SHIFT
;
2644 jme
->chiprev
= (chipmode
& CM_CHIPREV_MASK
) >> CM_CHIPREV_SHIFT
;
2647 static const struct net_device_ops jme_netdev_ops
= {
2648 .ndo_open
= jme_open
,
2649 .ndo_stop
= jme_close
,
2650 .ndo_validate_addr
= eth_validate_addr
,
2651 .ndo_start_xmit
= jme_start_xmit
,
2652 .ndo_set_mac_address
= jme_set_macaddr
,
2653 .ndo_set_multicast_list
= jme_set_multi
,
2654 .ndo_change_mtu
= jme_change_mtu
,
2655 .ndo_tx_timeout
= jme_tx_timeout
,
2656 .ndo_vlan_rx_register
= jme_vlan_rx_register
,
2659 static int __devinit
2660 jme_init_one(struct pci_dev
*pdev
,
2661 const struct pci_device_id
*ent
)
2663 int rc
= 0, using_dac
, i
;
2664 struct net_device
*netdev
;
2665 struct jme_adapter
*jme
;
2670 * set up PCI device basics
2672 rc
= pci_enable_device(pdev
);
2674 jeprintk(pdev
, "Cannot enable PCI device.\n");
2678 using_dac
= jme_pci_dma64(pdev
);
2679 if (using_dac
< 0) {
2680 jeprintk(pdev
, "Cannot set PCI DMA Mask.\n");
2682 goto err_out_disable_pdev
;
2685 if (!(pci_resource_flags(pdev
, 0) & IORESOURCE_MEM
)) {
2686 jeprintk(pdev
, "No PCI resource region found.\n");
2688 goto err_out_disable_pdev
;
2691 rc
= pci_request_regions(pdev
, DRV_NAME
);
2693 jeprintk(pdev
, "Cannot obtain PCI resource region.\n");
2694 goto err_out_disable_pdev
;
2697 pci_set_master(pdev
);
2700 * alloc and init net device
2702 netdev
= alloc_etherdev(sizeof(*jme
));
2704 jeprintk(pdev
, "Cannot allocate netdev structure.\n");
2706 goto err_out_release_regions
;
2708 netdev
->netdev_ops
= &jme_netdev_ops
;
2709 netdev
->ethtool_ops
= &jme_ethtool_ops
;
2710 netdev
->watchdog_timeo
= TX_TIMEOUT
;
2711 netdev
->features
= NETIF_F_HW_CSUM
|
2715 NETIF_F_HW_VLAN_TX
|
2718 netdev
->features
|= NETIF_F_HIGHDMA
;
2720 SET_NETDEV_DEV(netdev
, &pdev
->dev
);
2721 pci_set_drvdata(pdev
, netdev
);
2726 jme
= netdev_priv(netdev
);
2729 jme
->jme_rx
= netif_rx
;
2730 jme
->jme_vlan_rx
= vlan_hwaccel_rx
;
2731 jme
->old_mtu
= netdev
->mtu
= 1500;
2733 jme
->tx_ring_size
= 1 << 10;
2734 jme
->tx_ring_mask
= jme
->tx_ring_size
- 1;
2735 jme
->tx_wake_threshold
= 1 << 9;
2736 jme
->rx_ring_size
= 1 << 9;
2737 jme
->rx_ring_mask
= jme
->rx_ring_size
- 1;
2738 jme
->msg_enable
= JME_DEF_MSG_ENABLE
;
2739 jme
->regs
= ioremap(pci_resource_start(pdev
, 0),
2740 pci_resource_len(pdev
, 0));
2742 jeprintk(pdev
, "Mapping PCI resource region error.\n");
2744 goto err_out_free_netdev
;
2748 apmc
= jread32(jme
, JME_APMC
) & ~JME_APMC_PSEUDO_HP_EN
;
2749 jwrite32(jme
, JME_APMC
, apmc
);
2750 } else if (force_pseudohp
) {
2751 apmc
= jread32(jme
, JME_APMC
) | JME_APMC_PSEUDO_HP_EN
;
2752 jwrite32(jme
, JME_APMC
, apmc
);
2755 NETIF_NAPI_SET(netdev
, &jme
->napi
, jme_poll
, jme
->rx_ring_size
>> 2)
2757 spin_lock_init(&jme
->phy_lock
);
2758 spin_lock_init(&jme
->macaddr_lock
);
2759 spin_lock_init(&jme
->rxmcs_lock
);
2761 atomic_set(&jme
->link_changing
, 1);
2762 atomic_set(&jme
->rx_cleaning
, 1);
2763 atomic_set(&jme
->tx_cleaning
, 1);
2764 atomic_set(&jme
->rx_empty
, 1);
2766 tasklet_init(&jme
->pcc_task
,
2768 (unsigned long) jme
);
2769 tasklet_init(&jme
->linkch_task
,
2770 &jme_link_change_tasklet
,
2771 (unsigned long) jme
);
2772 tasklet_init(&jme
->txclean_task
,
2773 &jme_tx_clean_tasklet
,
2774 (unsigned long) jme
);
2775 tasklet_init(&jme
->rxclean_task
,
2776 &jme_rx_clean_tasklet
,
2777 (unsigned long) jme
);
2778 tasklet_init(&jme
->rxempty_task
,
2779 &jme_rx_empty_tasklet
,
2780 (unsigned long) jme
);
2781 tasklet_disable_nosync(&jme
->linkch_task
);
2782 tasklet_disable_nosync(&jme
->txclean_task
);
2783 tasklet_disable_nosync(&jme
->rxclean_task
);
2784 tasklet_disable_nosync(&jme
->rxempty_task
);
2785 jme
->dpi
.cur
= PCC_P1
;
2788 jme
->reg_rxcs
= RXCS_DEFAULT
;
2789 jme
->reg_rxmcs
= RXMCS_DEFAULT
;
2791 jme
->reg_pmcs
= PMCS_MFEN
;
2792 set_bit(JME_FLAG_TXCSUM
, &jme
->flags
);
2793 set_bit(JME_FLAG_TSO
, &jme
->flags
);
2796 * Get Max Read Req Size from PCI Config Space
2798 pci_read_config_byte(pdev
, PCI_DCSR_MRRS
, &jme
->mrrs
);
2799 jme
->mrrs
&= PCI_DCSR_MRRS_MASK
;
2800 switch (jme
->mrrs
) {
2802 jme
->reg_txcs
= TXCS_DEFAULT
| TXCS_DMASIZE_128B
;
2805 jme
->reg_txcs
= TXCS_DEFAULT
| TXCS_DMASIZE_256B
;
2808 jme
->reg_txcs
= TXCS_DEFAULT
| TXCS_DMASIZE_512B
;
2813 * Must check before reset_mac_processor
2815 jme_check_hw_ver(jme
);
2816 jme
->mii_if
.dev
= netdev
;
2818 jme
->mii_if
.phy_id
= 0;
2819 for (i
= 1 ; i
< 32 ; ++i
) {
2820 bmcr
= jme_mdio_read(netdev
, i
, MII_BMCR
);
2821 bmsr
= jme_mdio_read(netdev
, i
, MII_BMSR
);
2822 if (bmcr
!= 0xFFFFU
&& (bmcr
!= 0 || bmsr
!= 0)) {
2823 jme
->mii_if
.phy_id
= i
;
2828 if (!jme
->mii_if
.phy_id
) {
2830 jeprintk(pdev
, "Can not find phy_id.\n");
2834 jme
->reg_ghc
|= GHC_LINK_POLL
;
2836 jme
->mii_if
.phy_id
= 1;
2838 if (pdev
->device
== PCI_DEVICE_ID_JMICRON_JMC250
)
2839 jme
->mii_if
.supports_gmii
= true;
2841 jme
->mii_if
.supports_gmii
= false;
2842 jme
->mii_if
.mdio_read
= jme_mdio_read
;
2843 jme
->mii_if
.mdio_write
= jme_mdio_write
;
2846 jme_set_phyfifoa(jme
);
2847 pci_read_config_byte(pdev
, PCI_REVISION_ID
, &jme
->rev
);
2853 * Reset MAC processor and reload EEPROM for MAC Address
2855 jme_reset_mac_processor(jme
);
2856 rc
= jme_reload_eeprom(jme
);
2859 "Reload eeprom for reading MAC Address error.\n");
2862 jme_load_macaddr(netdev
);
2865 * Tell stack that we are not ready to work until open()
2867 netif_carrier_off(netdev
);
2868 netif_stop_queue(netdev
);
2873 rc
= register_netdev(netdev
);
2875 jeprintk(pdev
, "Cannot register net device.\n");
2879 msg_probe(jme
, "%s%s ver:%x rev:%x macaddr:%pM\n",
2880 (jme
->pdev
->device
== PCI_DEVICE_ID_JMICRON_JMC250
) ?
2881 "JMC250 Gigabit Ethernet" :
2882 (jme
->pdev
->device
== PCI_DEVICE_ID_JMICRON_JMC260
) ?
2883 "JMC260 Fast Ethernet" : "Unknown",
2884 (jme
->fpgaver
!= 0) ? " (FPGA)" : "",
2885 (jme
->fpgaver
!= 0) ? jme
->fpgaver
: jme
->chiprev
,
2886 jme
->rev
, netdev
->dev_addr
);
2892 err_out_free_netdev
:
2893 pci_set_drvdata(pdev
, NULL
);
2894 free_netdev(netdev
);
2895 err_out_release_regions
:
2896 pci_release_regions(pdev
);
2897 err_out_disable_pdev
:
2898 pci_disable_device(pdev
);
2903 static void __devexit
2904 jme_remove_one(struct pci_dev
*pdev
)
2906 struct net_device
*netdev
= pci_get_drvdata(pdev
);
2907 struct jme_adapter
*jme
= netdev_priv(netdev
);
2909 unregister_netdev(netdev
);
2911 pci_set_drvdata(pdev
, NULL
);
2912 free_netdev(netdev
);
2913 pci_release_regions(pdev
);
2914 pci_disable_device(pdev
);
2920 jme_suspend(struct pci_dev
*pdev
, pm_message_t state
)
2922 struct net_device
*netdev
= pci_get_drvdata(pdev
);
2923 struct jme_adapter
*jme
= netdev_priv(netdev
);
2925 atomic_dec(&jme
->link_changing
);
2927 netif_device_detach(netdev
);
2928 netif_stop_queue(netdev
);
2931 tasklet_disable(&jme
->txclean_task
);
2932 tasklet_disable(&jme
->rxclean_task
);
2933 tasklet_disable(&jme
->rxempty_task
);
2935 if (netif_carrier_ok(netdev
)) {
2936 if (test_bit(JME_FLAG_POLL
, &jme
->flags
))
2937 jme_polling_mode(jme
);
2939 jme_stop_pcc_timer(jme
);
2940 jme_reset_ghc_speed(jme
);
2941 jme_disable_rx_engine(jme
);
2942 jme_disable_tx_engine(jme
);
2943 jme_reset_mac_processor(jme
);
2944 jme_free_rx_resources(jme
);
2945 jme_free_tx_resources(jme
);
2946 netif_carrier_off(netdev
);
2950 tasklet_enable(&jme
->txclean_task
);
2951 tasklet_hi_enable(&jme
->rxclean_task
);
2952 tasklet_hi_enable(&jme
->rxempty_task
);
2954 pci_save_state(pdev
);
2955 if (jme
->reg_pmcs
) {
2956 jme_set_100m_half(jme
);
2958 if (jme
->reg_pmcs
& (PMCS_LFEN
| PMCS_LREN
))
2961 jwrite32(jme
, JME_PMCS
, jme
->reg_pmcs
);
2963 pci_enable_wake(pdev
, PCI_D3cold
, true);
2967 pci_set_power_state(pdev
, PCI_D3cold
);
2973 jme_resume(struct pci_dev
*pdev
)
2975 struct net_device
*netdev
= pci_get_drvdata(pdev
);
2976 struct jme_adapter
*jme
= netdev_priv(netdev
);
2979 pci_restore_state(pdev
);
2981 if (test_bit(JME_FLAG_SSET
, &jme
->flags
))
2982 jme_set_settings(netdev
, &jme
->old_ecmd
);
2984 jme_reset_phy_processor(jme
);
2987 netif_device_attach(netdev
);
2989 atomic_inc(&jme
->link_changing
);
2991 jme_reset_link(jme
);
2997 static struct pci_device_id jme_pci_tbl
[] = {
2998 { PCI_VDEVICE(JMICRON
, PCI_DEVICE_ID_JMICRON_JMC250
) },
2999 { PCI_VDEVICE(JMICRON
, PCI_DEVICE_ID_JMICRON_JMC260
) },
3003 static struct pci_driver jme_driver
= {
3005 .id_table
= jme_pci_tbl
,
3006 .probe
= jme_init_one
,
3007 .remove
= __devexit_p(jme_remove_one
),
3009 .suspend
= jme_suspend
,
3010 .resume
= jme_resume
,
3011 #endif /* CONFIG_PM */
3015 jme_init_module(void)
3017 printk(KERN_INFO PFX
"JMicron JMC2XX ethernet "
3018 "driver version %s\n", DRV_VERSION
);
3019 return pci_register_driver(&jme_driver
);
3023 jme_cleanup_module(void)
3025 pci_unregister_driver(&jme_driver
);
3028 module_init(jme_init_module
);
3029 module_exit(jme_cleanup_module
);
3031 MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
3032 MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
3033 MODULE_LICENSE("GPL");
3034 MODULE_VERSION(DRV_VERSION
);
3035 MODULE_DEVICE_TABLE(pci
, jme_pci_tbl
);