2 * The ARM LDRD and Thumb LDRSB instructions use bit 20/11 (ARM/Thumb)
3 * differently than every other instruction, so it is set to 0 (write)
4 * even though the instructions are read instructions. This means that
5 * during an abort the instructions will be treated as a write and the
6 * handler will raise a signal from unwriteable locations if they
7 * fault. We have to specifically check for these instructions
8 * from the abort handlers to treat them properly.
12 .macro do_thumb_abort, fsr, pc, psr, tmp
15 ldrh \tmp, [\pc] @ Read aborted Thumb instruction
16 and \tmp, \tmp, # 0xfe00 @ Mask opcode field
17 cmp \tmp, # 0x5600 @ Is it ldrsb?
18 orreq \tmp, \tmp, #1 << 11 @ Set L-bit if yes
19 tst \tmp, #1 << 11 @ L = 0 -> write
20 orreq \fsr, \fsr, #1 << 11 @ yes.
26 * We check for the following instruction encoding for LDRD.
32 .macro do_ldrd_abort, tmp, insn
33 tst \insn, #0x0e100000 @ [27:25,20] == 0
35 and \tmp, \insn, #0x000000f0 @ [7:4] == 1101