2 * An RTC driver for the NVIDIA Tegra 200 series internal RTC.
4 * Copyright (c) 2010, NVIDIA Corporation.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
21 #include <linux/clk.h>
22 #include <linux/delay.h>
23 #include <linux/init.h>
25 #include <linux/irq.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/platform_device.h>
30 #include <linux/rtc.h>
31 #include <linux/slab.h>
33 /* set to 1 = busy every eight 32kHz clocks during copy of sec+msec to AHB */
34 #define TEGRA_RTC_REG_BUSY 0x004
35 #define TEGRA_RTC_REG_SECONDS 0x008
36 /* when msec is read, the seconds are buffered into shadow seconds. */
37 #define TEGRA_RTC_REG_SHADOW_SECONDS 0x00c
38 #define TEGRA_RTC_REG_MILLI_SECONDS 0x010
39 #define TEGRA_RTC_REG_SECONDS_ALARM0 0x014
40 #define TEGRA_RTC_REG_SECONDS_ALARM1 0x018
41 #define TEGRA_RTC_REG_MILLI_SECONDS_ALARM0 0x01c
42 #define TEGRA_RTC_REG_INTR_MASK 0x028
43 /* write 1 bits to clear status bits */
44 #define TEGRA_RTC_REG_INTR_STATUS 0x02c
46 /* bits in INTR_MASK */
47 #define TEGRA_RTC_INTR_MASK_MSEC_CDN_ALARM (1<<4)
48 #define TEGRA_RTC_INTR_MASK_SEC_CDN_ALARM (1<<3)
49 #define TEGRA_RTC_INTR_MASK_MSEC_ALARM (1<<2)
50 #define TEGRA_RTC_INTR_MASK_SEC_ALARM1 (1<<1)
51 #define TEGRA_RTC_INTR_MASK_SEC_ALARM0 (1<<0)
53 /* bits in INTR_STATUS */
54 #define TEGRA_RTC_INTR_STATUS_MSEC_CDN_ALARM (1<<4)
55 #define TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM (1<<3)
56 #define TEGRA_RTC_INTR_STATUS_MSEC_ALARM (1<<2)
57 #define TEGRA_RTC_INTR_STATUS_SEC_ALARM1 (1<<1)
58 #define TEGRA_RTC_INTR_STATUS_SEC_ALARM0 (1<<0)
60 struct tegra_rtc_info
{
61 struct platform_device
*pdev
;
62 struct rtc_device
*rtc_dev
;
63 void __iomem
*rtc_base
; /* NULL if not initialized. */
65 int tegra_rtc_irq
; /* alarm and periodic irq */
66 spinlock_t tegra_rtc_lock
;
69 /* RTC hardware is busy when it is updating its values over AHB once
70 * every eight 32kHz clocks (~250uS).
71 * outside of these updates the CPU is free to write.
72 * CPU is always free to read.
74 static inline u32
tegra_rtc_check_busy(struct tegra_rtc_info
*info
)
76 return readl(info
->rtc_base
+ TEGRA_RTC_REG_BUSY
) & 1;
79 /* Wait for hardware to be ready for writing.
80 * This function tries to maximize the amount of time before the next update.
81 * It does this by waiting for the RTC to become busy with its periodic update,
82 * then returning once the RTC first becomes not busy.
83 * This periodic update (where the seconds and milliseconds are copied to the
84 * AHB side) occurs every eight 32kHz clocks (~250uS).
85 * The behavior of this function allows us to make some assumptions without
86 * introducing a race, because 250uS is plenty of time to read/write a value.
88 static int tegra_rtc_wait_while_busy(struct device
*dev
)
90 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
92 int retries
= 500; /* ~490 us is the worst case, ~250 us is best. */
94 /* first wait for the RTC to become busy. this is when it
95 * posts its updated seconds+msec registers to AHB side. */
96 while (tegra_rtc_check_busy(info
)) {
102 /* now we have about 250 us to manipulate registers */
106 dev_err(dev
, "write failed:retry count exceeded.\n");
110 static int tegra_rtc_read_time(struct device
*dev
, struct rtc_time
*tm
)
112 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
113 unsigned long sec
, msec
;
114 unsigned long sl_irq_flags
;
116 /* RTC hardware copies seconds to shadow seconds when a read
117 * of milliseconds occurs. use a lock to keep other threads out. */
118 spin_lock_irqsave(&info
->tegra_rtc_lock
, sl_irq_flags
);
120 msec
= readl(info
->rtc_base
+ TEGRA_RTC_REG_MILLI_SECONDS
);
121 sec
= readl(info
->rtc_base
+ TEGRA_RTC_REG_SHADOW_SECONDS
);
123 spin_unlock_irqrestore(&info
->tegra_rtc_lock
, sl_irq_flags
);
125 rtc_time_to_tm(sec
, tm
);
127 dev_vdbg(dev
, "time read as %lu. %d/%d/%d %d:%02u:%02u\n",
140 static int tegra_rtc_set_time(struct device
*dev
, struct rtc_time
*tm
)
142 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
146 /* convert tm to seconds. */
147 ret
= rtc_valid_tm(tm
);
151 rtc_tm_to_time(tm
, &sec
);
153 dev_vdbg(dev
, "time set to %lu. %d/%d/%d %d:%02u:%02u\n",
163 /* seconds only written if wait succeeded. */
164 ret
= tegra_rtc_wait_while_busy(dev
);
166 writel(sec
, info
->rtc_base
+ TEGRA_RTC_REG_SECONDS
);
168 dev_vdbg(dev
, "time read back as %d\n",
169 readl(info
->rtc_base
+ TEGRA_RTC_REG_SECONDS
));
174 static int tegra_rtc_read_alarm(struct device
*dev
, struct rtc_wkalrm
*alarm
)
176 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
180 sec
= readl(info
->rtc_base
+ TEGRA_RTC_REG_SECONDS_ALARM0
);
183 /* alarm is disabled. */
186 /* alarm is enabled. */
188 rtc_time_to_tm(sec
, &alarm
->time
);
191 tmp
= readl(info
->rtc_base
+ TEGRA_RTC_REG_INTR_STATUS
);
192 alarm
->pending
= (tmp
& TEGRA_RTC_INTR_STATUS_SEC_ALARM0
) != 0;
197 static int tegra_rtc_alarm_irq_enable(struct device
*dev
, unsigned int enabled
)
199 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
201 unsigned long sl_irq_flags
;
203 tegra_rtc_wait_while_busy(dev
);
204 spin_lock_irqsave(&info
->tegra_rtc_lock
, sl_irq_flags
);
206 /* read the original value, and OR in the flag. */
207 status
= readl(info
->rtc_base
+ TEGRA_RTC_REG_INTR_MASK
);
209 status
|= TEGRA_RTC_INTR_MASK_SEC_ALARM0
; /* set it */
211 status
&= ~TEGRA_RTC_INTR_MASK_SEC_ALARM0
; /* clear it */
213 writel(status
, info
->rtc_base
+ TEGRA_RTC_REG_INTR_MASK
);
215 spin_unlock_irqrestore(&info
->tegra_rtc_lock
, sl_irq_flags
);
220 static int tegra_rtc_set_alarm(struct device
*dev
, struct rtc_wkalrm
*alarm
)
222 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
226 rtc_tm_to_time(&alarm
->time
, &sec
);
230 tegra_rtc_wait_while_busy(dev
);
231 writel(sec
, info
->rtc_base
+ TEGRA_RTC_REG_SECONDS_ALARM0
);
232 dev_vdbg(dev
, "alarm read back as %d\n",
233 readl(info
->rtc_base
+ TEGRA_RTC_REG_SECONDS_ALARM0
));
235 /* if successfully written and alarm is enabled ... */
237 tegra_rtc_alarm_irq_enable(dev
, 1);
239 dev_vdbg(dev
, "alarm set as %lu. %d/%d/%d %d:%02u:%02u\n",
241 alarm
->time
.tm_mon
+1,
243 alarm
->time
.tm_year
+1900,
248 /* disable alarm if 0 or write error. */
249 dev_vdbg(dev
, "alarm disabled\n");
250 tegra_rtc_alarm_irq_enable(dev
, 0);
256 static int tegra_rtc_proc(struct device
*dev
, struct seq_file
*seq
)
258 if (!dev
|| !dev
->driver
)
261 seq_printf(seq
, "name\t\t: %s\n", dev_name(dev
));
266 static irqreturn_t
tegra_rtc_irq_handler(int irq
, void *data
)
268 struct device
*dev
= data
;
269 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
270 unsigned long events
= 0;
272 unsigned long sl_irq_flags
;
274 status
= readl(info
->rtc_base
+ TEGRA_RTC_REG_INTR_STATUS
);
276 /* clear the interrupt masks and status on any irq. */
277 tegra_rtc_wait_while_busy(dev
);
278 spin_lock_irqsave(&info
->tegra_rtc_lock
, sl_irq_flags
);
279 writel(0, info
->rtc_base
+ TEGRA_RTC_REG_INTR_MASK
);
280 writel(status
, info
->rtc_base
+ TEGRA_RTC_REG_INTR_STATUS
);
281 spin_unlock_irqrestore(&info
->tegra_rtc_lock
, sl_irq_flags
);
285 if ((status
& TEGRA_RTC_INTR_STATUS_SEC_ALARM0
))
286 events
|= RTC_IRQF
| RTC_AF
;
288 /* check if Periodic */
289 if ((status
& TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM
))
290 events
|= RTC_IRQF
| RTC_PF
;
292 rtc_update_irq(info
->rtc_dev
, 1, events
);
297 static const struct rtc_class_ops tegra_rtc_ops
= {
298 .read_time
= tegra_rtc_read_time
,
299 .set_time
= tegra_rtc_set_time
,
300 .read_alarm
= tegra_rtc_read_alarm
,
301 .set_alarm
= tegra_rtc_set_alarm
,
302 .proc
= tegra_rtc_proc
,
303 .alarm_irq_enable
= tegra_rtc_alarm_irq_enable
,
306 static const struct of_device_id tegra_rtc_dt_match
[] = {
307 { .compatible
= "nvidia,tegra20-rtc", },
310 MODULE_DEVICE_TABLE(of
, tegra_rtc_dt_match
);
312 static int __init
tegra_rtc_probe(struct platform_device
*pdev
)
314 struct tegra_rtc_info
*info
;
315 struct resource
*res
;
318 info
= devm_kzalloc(&pdev
->dev
, sizeof(struct tegra_rtc_info
),
323 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
324 info
->rtc_base
= devm_ioremap_resource(&pdev
->dev
, res
);
325 if (IS_ERR(info
->rtc_base
))
326 return PTR_ERR(info
->rtc_base
);
328 info
->tegra_rtc_irq
= platform_get_irq(pdev
, 0);
329 if (info
->tegra_rtc_irq
<= 0)
332 info
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
333 if (IS_ERR(info
->clk
))
334 return PTR_ERR(info
->clk
);
336 ret
= clk_prepare_enable(info
->clk
);
340 /* set context info. */
342 spin_lock_init(&info
->tegra_rtc_lock
);
344 platform_set_drvdata(pdev
, info
);
346 /* clear out the hardware. */
347 writel(0, info
->rtc_base
+ TEGRA_RTC_REG_SECONDS_ALARM0
);
348 writel(0xffffffff, info
->rtc_base
+ TEGRA_RTC_REG_INTR_STATUS
);
349 writel(0, info
->rtc_base
+ TEGRA_RTC_REG_INTR_MASK
);
351 device_init_wakeup(&pdev
->dev
, 1);
353 info
->rtc_dev
= devm_rtc_device_register(&pdev
->dev
,
354 dev_name(&pdev
->dev
), &tegra_rtc_ops
,
356 if (IS_ERR(info
->rtc_dev
)) {
357 ret
= PTR_ERR(info
->rtc_dev
);
358 dev_err(&pdev
->dev
, "Unable to register device (err=%d).\n",
363 ret
= devm_request_irq(&pdev
->dev
, info
->tegra_rtc_irq
,
364 tegra_rtc_irq_handler
, IRQF_TRIGGER_HIGH
,
365 dev_name(&pdev
->dev
), &pdev
->dev
);
368 "Unable to request interrupt for device (err=%d).\n",
373 dev_notice(&pdev
->dev
, "Tegra internal Real Time Clock\n");
378 clk_disable_unprepare(info
->clk
);
382 static int tegra_rtc_remove(struct platform_device
*pdev
)
384 struct tegra_rtc_info
*info
= platform_get_drvdata(pdev
);
386 clk_disable_unprepare(info
->clk
);
391 #ifdef CONFIG_PM_SLEEP
392 static int tegra_rtc_suspend(struct device
*dev
)
394 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
396 tegra_rtc_wait_while_busy(dev
);
398 /* only use ALARM0 as a wake source. */
399 writel(0xffffffff, info
->rtc_base
+ TEGRA_RTC_REG_INTR_STATUS
);
400 writel(TEGRA_RTC_INTR_STATUS_SEC_ALARM0
,
401 info
->rtc_base
+ TEGRA_RTC_REG_INTR_MASK
);
403 dev_vdbg(dev
, "alarm sec = %d\n",
404 readl(info
->rtc_base
+ TEGRA_RTC_REG_SECONDS_ALARM0
));
406 dev_vdbg(dev
, "Suspend (device_may_wakeup=%d) irq:%d\n",
407 device_may_wakeup(dev
), info
->tegra_rtc_irq
);
409 /* leave the alarms on as a wake source. */
410 if (device_may_wakeup(dev
))
411 enable_irq_wake(info
->tegra_rtc_irq
);
416 static int tegra_rtc_resume(struct device
*dev
)
418 struct tegra_rtc_info
*info
= dev_get_drvdata(dev
);
420 dev_vdbg(dev
, "Resume (device_may_wakeup=%d)\n",
421 device_may_wakeup(dev
));
422 /* alarms were left on as a wake source, turn them off. */
423 if (device_may_wakeup(dev
))
424 disable_irq_wake(info
->tegra_rtc_irq
);
430 static SIMPLE_DEV_PM_OPS(tegra_rtc_pm_ops
, tegra_rtc_suspend
, tegra_rtc_resume
);
432 static void tegra_rtc_shutdown(struct platform_device
*pdev
)
434 dev_vdbg(&pdev
->dev
, "disabling interrupts.\n");
435 tegra_rtc_alarm_irq_enable(&pdev
->dev
, 0);
438 MODULE_ALIAS("platform:tegra_rtc");
439 static struct platform_driver tegra_rtc_driver
= {
440 .remove
= tegra_rtc_remove
,
441 .shutdown
= tegra_rtc_shutdown
,
444 .of_match_table
= tegra_rtc_dt_match
,
445 .pm
= &tegra_rtc_pm_ops
,
449 module_platform_driver_probe(tegra_rtc_driver
, tegra_rtc_probe
);
451 MODULE_AUTHOR("Jon Mayo <jmayo@nvidia.com>");
452 MODULE_DESCRIPTION("driver for Tegra internal RTC");
453 MODULE_LICENSE("GPL");