2 * HD-audio controller (Azalia) registers and helpers
4 * For traditional reasons, we still use azx_ prefix here
7 #ifndef __SOUND_HDA_REGISTER_H
8 #define __SOUND_HDA_REGISTER_H
11 #include <sound/hdaudio.h>
13 #define AZX_REG_GCAP 0x00
14 #define AZX_GCAP_64OK (1 << 0) /* 64bit address support */
15 #define AZX_GCAP_NSDO (3 << 1) /* # of serial data out signals */
16 #define AZX_GCAP_BSS (31 << 3) /* # of bidirectional streams */
17 #define AZX_GCAP_ISS (15 << 8) /* # of input streams */
18 #define AZX_GCAP_OSS (15 << 12) /* # of output streams */
19 #define AZX_REG_VMIN 0x02
20 #define AZX_REG_VMAJ 0x03
21 #define AZX_REG_OUTPAY 0x04
22 #define AZX_REG_INPAY 0x06
23 #define AZX_REG_GCTL 0x08
24 #define AZX_GCTL_RESET (1 << 0) /* controller reset */
25 #define AZX_GCTL_FCNTRL (1 << 1) /* flush control */
26 #define AZX_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
27 #define AZX_REG_WAKEEN 0x0c
28 #define AZX_REG_STATESTS 0x0e
29 #define AZX_REG_GSTS 0x10
30 #define AZX_GSTS_FSTS (1 << 1) /* flush status */
31 #define AZX_REG_GCAP2 0x12
32 #define AZX_REG_LLCH 0x14
33 #define AZX_REG_OUTSTRMPAY 0x18
34 #define AZX_REG_INSTRMPAY 0x1A
35 #define AZX_REG_INTCTL 0x20
36 #define AZX_REG_INTSTS 0x24
37 #define AZX_REG_WALLCLK 0x30 /* 24Mhz source */
38 #define AZX_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
39 #define AZX_REG_SSYNC 0x38
40 #define AZX_REG_CORBLBASE 0x40
41 #define AZX_REG_CORBUBASE 0x44
42 #define AZX_REG_CORBWP 0x48
43 #define AZX_REG_CORBRP 0x4a
44 #define AZX_CORBRP_RST (1 << 15) /* read pointer reset */
45 #define AZX_REG_CORBCTL 0x4c
46 #define AZX_CORBCTL_RUN (1 << 1) /* enable DMA */
47 #define AZX_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
48 #define AZX_REG_CORBSTS 0x4d
49 #define AZX_CORBSTS_CMEI (1 << 0) /* memory error indication */
50 #define AZX_REG_CORBSIZE 0x4e
52 #define AZX_REG_RIRBLBASE 0x50
53 #define AZX_REG_RIRBUBASE 0x54
54 #define AZX_REG_RIRBWP 0x58
55 #define AZX_RIRBWP_RST (1 << 15) /* write pointer reset */
56 #define AZX_REG_RINTCNT 0x5a
57 #define AZX_REG_RIRBCTL 0x5c
58 #define AZX_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
59 #define AZX_RBCTL_DMA_EN (1 << 1) /* enable DMA */
60 #define AZX_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
61 #define AZX_REG_RIRBSTS 0x5d
62 #define AZX_RBSTS_IRQ (1 << 0) /* response irq */
63 #define AZX_RBSTS_OVERRUN (1 << 2) /* overrun irq */
64 #define AZX_REG_RIRBSIZE 0x5e
66 #define AZX_REG_IC 0x60
67 #define AZX_REG_IR 0x64
68 #define AZX_REG_IRS 0x68
69 #define AZX_IRS_VALID (1<<1)
70 #define AZX_IRS_BUSY (1<<0)
72 #define AZX_REG_DPLBASE 0x70
73 #define AZX_REG_DPUBASE 0x74
74 #define AZX_DPLBASE_ENABLE 0x1 /* Enable position buffer */
76 /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
77 enum { SDI0
, SDI1
, SDI2
, SDI3
, SDO0
, SDO1
, SDO2
, SDO3
};
79 /* stream register offsets from stream base */
80 #define AZX_REG_SD_CTL 0x00
81 #define AZX_REG_SD_STS 0x03
82 #define AZX_REG_SD_LPIB 0x04
83 #define AZX_REG_SD_CBL 0x08
84 #define AZX_REG_SD_LVI 0x0c
85 #define AZX_REG_SD_FIFOW 0x0e
86 #define AZX_REG_SD_FIFOSIZE 0x10
87 #define AZX_REG_SD_FORMAT 0x12
88 #define AZX_REG_SD_FIFOL 0x14
89 #define AZX_REG_SD_BDLPL 0x18
90 #define AZX_REG_SD_BDLPU 0x1c
93 #define AZX_REG_LLCH 0x14
95 #define AZX_REG_GTS_BASE 0x520
97 #define AZX_REG_GTSCC (AZX_REG_GTS_BASE + 0x00)
98 #define AZX_REG_WALFCC (AZX_REG_GTS_BASE + 0x04)
99 #define AZX_REG_TSCCL (AZX_REG_GTS_BASE + 0x08)
100 #define AZX_REG_TSCCU (AZX_REG_GTS_BASE + 0x0C)
101 #define AZX_REG_LLPFOC (AZX_REG_GTS_BASE + 0x14)
102 #define AZX_REG_LLPCL (AZX_REG_GTS_BASE + 0x18)
103 #define AZX_REG_LLPCU (AZX_REG_GTS_BASE + 0x1C)
105 /* Haswell/Broadwell display HD-A controller Extended Mode registers */
106 #define AZX_REG_HSW_EM4 0x100c
107 #define AZX_REG_HSW_EM5 0x1010
109 /* Skylake/Broxton display HD-A controller Extended Mode registers */
110 #define AZX_REG_SKL_EM4L 0x1040
113 #define AZX_PCIREG_TCSEL 0x44
119 /* max number of fragments - we may use more if allocating more pages for BDL */
120 #define BDL_SIZE 4096
121 #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
122 #define AZX_MAX_FRAG 32
123 /* max buffer size - no h/w limit, you can increase as you like */
124 #define AZX_MAX_BUF_SIZE (1024*1024*1024)
126 /* RIRB int mask: overrun[2], response[0] */
127 #define RIRB_INT_RESPONSE 0x01
128 #define RIRB_INT_OVERRUN 0x04
129 #define RIRB_INT_MASK 0x05
131 /* STATESTS int mask: S3,SD2,SD1,SD0 */
132 #define STATESTS_INT_MASK ((1 << HDA_MAX_CODECS) - 1)
135 #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
136 #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
137 #define SD_CTL_STRIPE (3 << 16) /* stripe control */
138 #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
139 #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
140 #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
141 #define SD_CTL_STREAM_TAG_SHIFT 20
143 /* SD_CTL and SD_STS */
144 #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
145 #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
146 #define SD_INT_COMPLETE 0x04 /* completion interrupt */
147 #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
151 #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
153 /* INTCTL and INTSTS */
154 #define AZX_INT_ALL_STREAM 0xff /* all stream interrupts */
155 #define AZX_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
156 #define AZX_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
158 /* below are so far hardcoded - should read registers in future */
159 #define AZX_MAX_CORB_ENTRIES 256
160 #define AZX_MAX_RIRB_ENTRIES 256
162 /* Capability header Structure */
163 #define AZX_REG_CAP_HDR 0x0
164 #define AZX_CAP_HDR_VER_OFF 28
165 #define AZX_CAP_HDR_VER_MASK (0xF << AZX_CAP_HDR_VER_OFF)
166 #define AZX_CAP_HDR_ID_OFF 16
167 #define AZX_CAP_HDR_ID_MASK (0xFFF << AZX_CAP_HDR_ID_OFF)
168 #define AZX_CAP_HDR_NXT_PTR_MASK 0xFFFF
170 /* registers of Software Position Based FIFO Capability Structure */
171 #define AZX_SPB_CAP_ID 0x4
172 #define AZX_REG_SPB_BASE_ADDR 0x700
173 #define AZX_REG_SPB_SPBFCH 0x00
174 #define AZX_REG_SPB_SPBFCCTL 0x04
175 /* Base used to calculate the iterating register offset */
176 #define AZX_SPB_BASE 0x08
177 /* Interval used to calculate the iterating register offset */
178 #define AZX_SPB_INTERVAL 0x08
180 #define AZX_SPB_SPIB 0x00
181 /* SPIB MAXFIFO base*/
182 #define AZX_SPB_MAXFIFO 0x04
184 /* registers of Global Time Synchronization Capability Structure */
185 #define AZX_GTS_CAP_ID 0x1
186 #define AZX_REG_GTS_GTSCH 0x00
187 #define AZX_REG_GTS_GTSCD 0x04
188 #define AZX_REG_GTS_GTSCTLAC 0x0C
189 #define AZX_GTS_BASE 0x20
190 #define AZX_GTS_INTERVAL 0x20
192 /* registers for Processing Pipe Capability Structure */
193 #define AZX_PP_CAP_ID 0x3
194 #define AZX_REG_PP_PPCH 0x10
195 #define AZX_REG_PP_PPCTL 0x04
196 #define AZX_PPCTL_PIE (1<<31)
197 #define AZX_PPCTL_GPROCEN (1<<30)
198 /* _X_ = dma engine # and cannot * exceed 29 (per spec max 30 dma engines) */
199 #define AZX_PPCTL_PROCEN(_X_) (1<<(_X_))
201 #define AZX_REG_PP_PPSTS 0x08
203 #define AZX_PPHC_BASE 0x10
204 #define AZX_PPHC_INTERVAL 0x10
206 #define AZX_REG_PPHCLLPL 0x0
207 #define AZX_REG_PPHCLLPU 0x4
208 #define AZX_REG_PPHCLDPL 0x8
209 #define AZX_REG_PPHCLDPU 0xC
211 #define AZX_PPLC_BASE 0x10
212 #define AZX_PPLC_MULTI 0x10
213 #define AZX_PPLC_INTERVAL 0x10
215 #define AZX_REG_PPLCCTL 0x0
216 #define AZX_PPLCCTL_STRM_BITS 4
217 #define AZX_PPLCCTL_STRM_SHIFT 20
218 #define AZX_REG_MASK(bit_num, offset) \
219 (((1 << (bit_num)) - 1) << (offset))
220 #define AZX_PPLCCTL_STRM_MASK \
221 AZX_REG_MASK(AZX_PPLCCTL_STRM_BITS, AZX_PPLCCTL_STRM_SHIFT)
222 #define AZX_PPLCCTL_RUN (1<<1)
223 #define AZX_PPLCCTL_STRST (1<<0)
225 #define AZX_REG_PPLCFMT 0x4
226 #define AZX_REG_PPLCLLPL 0x8
227 #define AZX_REG_PPLCLLPU 0xC
229 /* registers for Multiple Links Capability Structure */
230 #define AZX_ML_CAP_ID 0x2
231 #define AZX_REG_ML_MLCH 0x00
232 #define AZX_REG_ML_MLCD 0x04
233 #define AZX_ML_BASE 0x40
234 #define AZX_ML_INTERVAL 0x40
236 #define AZX_REG_ML_LCAP 0x00
237 #define AZX_REG_ML_LCTL 0x04
238 #define AZX_REG_ML_LOSIDV 0x08
239 #define AZX_REG_ML_LSDIID 0x0C
240 #define AZX_REG_ML_LPSOO 0x10
241 #define AZX_REG_ML_LPSIO 0x12
242 #define AZX_REG_ML_LWALFC 0x18
243 #define AZX_REG_ML_LOUTPAY 0x20
244 #define AZX_REG_ML_LINPAY 0x30
246 #define AZX_MLCTL_SPA (1<<16)
247 #define AZX_MLCTL_CPA 23
250 /* registers for DMA Resume Capability Structure */
251 #define AZX_DRSM_CAP_ID 0x5
252 #define AZX_REG_DRSM_CTL 0x4
253 /* Base used to calculate the iterating register offset */
254 #define AZX_DRSM_BASE 0x08
255 /* Interval used to calculate the iterating register offset */
256 #define AZX_DRSM_INTERVAL 0x08
258 /* Global time synchronization registers */
259 #define GTSCC_TSCCD_MASK 0x80000000
260 #define GTSCC_TSCCD_SHIFT BIT(31)
261 #define GTSCC_TSCCI_MASK 0x20
262 #define GTSCC_CDMAS_DMA_DIR_SHIFT 4
264 #define WALFCC_CIF_MASK 0x1FF
265 #define WALFCC_FN_SHIFT 9
266 #define HDA_CLK_CYCLES_PER_FRAME 512
269 * An error occurs near frame "rollover". The clocks in frame value indicates
270 * whether this error may have occurred. Here we use the value of 10. Please
271 * see the errata for the right number [<10]
273 #define HDA_MAX_CYCLE_VALUE 499
274 #define HDA_MAX_CYCLE_OFFSET 10
275 #define HDA_MAX_CYCLE_READ_RETRY 10
277 #define TSCCU_CCU_SHIFT 32
278 #define LLPC_CCU_SHIFT 32
282 * helpers to read the stream position
284 static inline unsigned int
285 snd_hdac_stream_get_pos_lpib(struct hdac_stream
*stream
)
287 return snd_hdac_stream_readl(stream
, SD_LPIB
);
290 static inline unsigned int
291 snd_hdac_stream_get_pos_posbuf(struct hdac_stream
*stream
)
293 return le32_to_cpu(*stream
->posbuf
);
296 #endif /* __SOUND_HDA_REGISTER_H */