seccomp: simplify seccomp_prepare_filter and reuse bpf_prepare_filter
[linux-2.6/btrfs-unstable.git] / arch / arm / mach-mmp / time.c
blob10bfa03e58d4777a03377391a63f8a69ec2e3c78
1 /*
2 * linux/arch/arm/mach-mmp/time.c
4 * Support for clocksource and clockevents
6 * Copyright (C) 2008 Marvell International Ltd.
7 * All rights reserved.
9 * 2008-04-11: Jason Chagas <Jason.chagas@marvell.com>
10 * 2008-10-08: Bin Yang <bin.yang@marvell.com>
12 * The timers module actually includes three timers, each timer with up to
13 * three match comparators. Timer #0 is used here in free-running mode as
14 * the clock source, and match comparator #1 used as clock event device.
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
21 #include <linux/init.h>
22 #include <linux/kernel.h>
23 #include <linux/interrupt.h>
24 #include <linux/clockchips.h>
26 #include <linux/io.h>
27 #include <linux/irq.h>
28 #include <linux/of.h>
29 #include <linux/of_address.h>
30 #include <linux/of_irq.h>
31 #include <linux/sched_clock.h>
33 #include <mach/addr-map.h>
34 #include <mach/regs-timers.h>
35 #include <mach/regs-apbc.h>
36 #include <mach/irqs.h>
37 #include <mach/cputype.h>
38 #include <asm/mach/time.h>
40 #include "clock.h"
42 #ifdef CONFIG_CPU_MMP2
43 #define MMP_CLOCK_FREQ 6500000
44 #else
45 #define MMP_CLOCK_FREQ 3250000
46 #endif
48 #define TIMERS_VIRT_BASE TIMERS1_VIRT_BASE
50 #define MAX_DELTA (0xfffffffe)
51 #define MIN_DELTA (16)
53 static void __iomem *mmp_timer_base = TIMERS_VIRT_BASE;
56 * FIXME: the timer needs some delay to stablize the counter capture
58 static inline uint32_t timer_read(void)
60 int delay = 100;
62 __raw_writel(1, mmp_timer_base + TMR_CVWR(1));
64 while (delay--)
65 cpu_relax();
67 return __raw_readl(mmp_timer_base + TMR_CVWR(1));
70 static u64 notrace mmp_read_sched_clock(void)
72 return timer_read();
75 static irqreturn_t timer_interrupt(int irq, void *dev_id)
77 struct clock_event_device *c = dev_id;
80 * Clear pending interrupt status.
82 __raw_writel(0x01, mmp_timer_base + TMR_ICR(0));
85 * Disable timer 0.
87 __raw_writel(0x02, mmp_timer_base + TMR_CER);
89 c->event_handler(c);
91 return IRQ_HANDLED;
94 static int timer_set_next_event(unsigned long delta,
95 struct clock_event_device *dev)
97 unsigned long flags;
99 local_irq_save(flags);
102 * Disable timer 0.
104 __raw_writel(0x02, mmp_timer_base + TMR_CER);
107 * Clear and enable timer match 0 interrupt.
109 __raw_writel(0x01, mmp_timer_base + TMR_ICR(0));
110 __raw_writel(0x01, mmp_timer_base + TMR_IER(0));
113 * Setup new clockevent timer value.
115 __raw_writel(delta - 1, mmp_timer_base + TMR_TN_MM(0, 0));
118 * Enable timer 0.
120 __raw_writel(0x03, mmp_timer_base + TMR_CER);
122 local_irq_restore(flags);
124 return 0;
127 static void timer_set_mode(enum clock_event_mode mode,
128 struct clock_event_device *dev)
130 unsigned long flags;
132 local_irq_save(flags);
133 switch (mode) {
134 case CLOCK_EVT_MODE_ONESHOT:
135 case CLOCK_EVT_MODE_UNUSED:
136 case CLOCK_EVT_MODE_SHUTDOWN:
137 /* disable the matching interrupt */
138 __raw_writel(0x00, mmp_timer_base + TMR_IER(0));
139 break;
140 case CLOCK_EVT_MODE_RESUME:
141 case CLOCK_EVT_MODE_PERIODIC:
142 break;
144 local_irq_restore(flags);
147 static struct clock_event_device ckevt = {
148 .name = "clockevent",
149 .features = CLOCK_EVT_FEAT_ONESHOT,
150 .rating = 200,
151 .set_next_event = timer_set_next_event,
152 .set_mode = timer_set_mode,
155 static cycle_t clksrc_read(struct clocksource *cs)
157 return timer_read();
160 static struct clocksource cksrc = {
161 .name = "clocksource",
162 .rating = 200,
163 .read = clksrc_read,
164 .mask = CLOCKSOURCE_MASK(32),
165 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
168 static void __init timer_config(void)
170 uint32_t ccr = __raw_readl(mmp_timer_base + TMR_CCR);
172 __raw_writel(0x0, mmp_timer_base + TMR_CER); /* disable */
174 ccr &= (cpu_is_mmp2()) ? (TMR_CCR_CS_0(0) | TMR_CCR_CS_1(0)) :
175 (TMR_CCR_CS_0(3) | TMR_CCR_CS_1(3));
176 __raw_writel(ccr, mmp_timer_base + TMR_CCR);
178 /* set timer 0 to periodic mode, and timer 1 to free-running mode */
179 __raw_writel(0x2, mmp_timer_base + TMR_CMR);
181 __raw_writel(0x1, mmp_timer_base + TMR_PLCR(0)); /* periodic */
182 __raw_writel(0x7, mmp_timer_base + TMR_ICR(0)); /* clear status */
183 __raw_writel(0x0, mmp_timer_base + TMR_IER(0));
185 __raw_writel(0x0, mmp_timer_base + TMR_PLCR(1)); /* free-running */
186 __raw_writel(0x7, mmp_timer_base + TMR_ICR(1)); /* clear status */
187 __raw_writel(0x0, mmp_timer_base + TMR_IER(1));
189 /* enable timer 1 counter */
190 __raw_writel(0x2, mmp_timer_base + TMR_CER);
193 static struct irqaction timer_irq = {
194 .name = "timer",
195 .flags = IRQF_TIMER | IRQF_IRQPOLL,
196 .handler = timer_interrupt,
197 .dev_id = &ckevt,
200 void __init timer_init(int irq)
202 timer_config();
204 sched_clock_register(mmp_read_sched_clock, 32, MMP_CLOCK_FREQ);
206 ckevt.cpumask = cpumask_of(0);
208 setup_irq(irq, &timer_irq);
210 clocksource_register_hz(&cksrc, MMP_CLOCK_FREQ);
211 clockevents_config_and_register(&ckevt, MMP_CLOCK_FREQ,
212 MIN_DELTA, MAX_DELTA);
215 #ifdef CONFIG_OF
216 static const struct of_device_id mmp_timer_dt_ids[] = {
217 { .compatible = "mrvl,mmp-timer", },
221 void __init mmp_dt_init_timer(void)
223 struct device_node *np;
224 int irq, ret;
226 np = of_find_matching_node(NULL, mmp_timer_dt_ids);
227 if (!np) {
228 ret = -ENODEV;
229 goto out;
232 irq = irq_of_parse_and_map(np, 0);
233 if (!irq) {
234 ret = -EINVAL;
235 goto out;
237 mmp_timer_base = of_iomap(np, 0);
238 if (!mmp_timer_base) {
239 ret = -ENOMEM;
240 goto out;
242 timer_init(irq);
243 return;
244 out:
245 pr_err("Failed to get timer from device tree with error:%d\n", ret);
247 #endif