IB/qib: Avoid variable-length array
[linux-2.6/btrfs-unstable.git] / drivers / infiniband / hw / qib / qib.h
blobe67dba40d52eca29ccec805704f06d55d22eaaf2
1 #ifndef _QIB_KERNEL_H
2 #define _QIB_KERNEL_H
3 /*
4 * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
5 * All rights reserved.
6 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
38 * This header file is the base header file for qlogic_ib kernel code
39 * qib_user.h serves a similar purpose for user code.
42 #include <linux/interrupt.h>
43 #include <linux/pci.h>
44 #include <linux/dma-mapping.h>
45 #include <linux/mutex.h>
46 #include <linux/list.h>
47 #include <linux/scatterlist.h>
48 #include <linux/io.h>
49 #include <linux/fs.h>
50 #include <linux/completion.h>
51 #include <linux/kref.h>
52 #include <linux/sched.h>
54 #include "qib_common.h"
55 #include "qib_verbs.h"
57 /* only s/w major version of QLogic_IB we can handle */
58 #define QIB_CHIP_VERS_MAJ 2U
60 /* don't care about this except printing */
61 #define QIB_CHIP_VERS_MIN 0U
63 /* The Organization Unique Identifier (Mfg code), and its position in GUID */
64 #define QIB_OUI 0x001175
65 #define QIB_OUI_LSB 40
68 * per driver stats, either not device nor port-specific, or
69 * summed over all of the devices and ports.
70 * They are described by name via ipathfs filesystem, so layout
71 * and number of elements can change without breaking compatibility.
72 * If members are added or deleted qib_statnames[] in qib_fs.c must
73 * change to match.
75 struct qlogic_ib_stats {
76 __u64 sps_ints; /* number of interrupts handled */
77 __u64 sps_errints; /* number of error interrupts */
78 __u64 sps_txerrs; /* tx-related packet errors */
79 __u64 sps_rcverrs; /* non-crc rcv packet errors */
80 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
81 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
82 __u64 sps_ctxts; /* number of contexts currently open */
83 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
84 __u64 sps_buffull;
85 __u64 sps_hdrfull;
88 extern struct qlogic_ib_stats qib_stats;
89 extern struct pci_error_handlers qib_pci_err_handler;
90 extern struct pci_driver qib_driver;
92 #define QIB_CHIP_SWVERSION QIB_CHIP_VERS_MAJ
94 * First-cut critierion for "device is active" is
95 * two thousand dwords combined Tx, Rx traffic per
96 * 5-second interval. SMA packets are 64 dwords,
97 * and occur "a few per second", presumably each way.
99 #define QIB_TRAFFIC_ACTIVE_THRESHOLD (2000)
102 * Struct used to indicate which errors are logged in each of the
103 * error-counters that are logged to EEPROM. A counter is incremented
104 * _once_ (saturating at 255) for each event with any bits set in
105 * the error or hwerror register masks below.
107 #define QIB_EEP_LOG_CNT (4)
108 struct qib_eep_log_mask {
109 u64 errs_to_log;
110 u64 hwerrs_to_log;
114 * Below contains all data related to a single context (formerly called port).
116 struct qib_ctxtdata {
117 void **rcvegrbuf;
118 dma_addr_t *rcvegrbuf_phys;
119 /* rcvhdrq base, needs mmap before useful */
120 void *rcvhdrq;
121 /* kernel virtual address where hdrqtail is updated */
122 void *rcvhdrtail_kvaddr;
124 * temp buffer for expected send setup, allocated at open, instead
125 * of each setup call
127 void *tid_pg_list;
129 * Shared page for kernel to signal user processes that send buffers
130 * need disarming. The process should call QIB_CMD_DISARM_BUFS
131 * or QIB_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
133 unsigned long *user_event_mask;
134 /* when waiting for rcv or pioavail */
135 wait_queue_head_t wait;
137 * rcvegr bufs base, physical, must fit
138 * in 44 bits so 32 bit programs mmap64 44 bit works)
140 dma_addr_t rcvegr_phys;
141 /* mmap of hdrq, must fit in 44 bits */
142 dma_addr_t rcvhdrq_phys;
143 dma_addr_t rcvhdrqtailaddr_phys;
146 * number of opens (including slave sub-contexts) on this instance
147 * (ignoring forks, dup, etc. for now)
149 int cnt;
151 * how much space to leave at start of eager TID entries for
152 * protocol use, on each TID
154 /* instead of calculating it */
155 unsigned ctxt;
156 /* non-zero if ctxt is being shared. */
157 u16 subctxt_cnt;
158 /* non-zero if ctxt is being shared. */
159 u16 subctxt_id;
160 /* number of eager TID entries. */
161 u16 rcvegrcnt;
162 /* index of first eager TID entry. */
163 u16 rcvegr_tid_base;
164 /* number of pio bufs for this ctxt (all procs, if shared) */
165 u32 piocnt;
166 /* first pio buffer for this ctxt */
167 u32 pio_base;
168 /* chip offset of PIO buffers for this ctxt */
169 u32 piobufs;
170 /* how many alloc_pages() chunks in rcvegrbuf_pages */
171 u32 rcvegrbuf_chunks;
172 /* how many egrbufs per chunk */
173 u32 rcvegrbufs_perchunk;
174 /* order for rcvegrbuf_pages */
175 size_t rcvegrbuf_size;
176 /* rcvhdrq size (for freeing) */
177 size_t rcvhdrq_size;
178 /* per-context flags for fileops/intr communication */
179 unsigned long flag;
180 /* next expected TID to check when looking for free */
181 u32 tidcursor;
182 /* WAIT_RCV that timed out, no interrupt */
183 u32 rcvwait_to;
184 /* WAIT_PIO that timed out, no interrupt */
185 u32 piowait_to;
186 /* WAIT_RCV already happened, no wait */
187 u32 rcvnowait;
188 /* WAIT_PIO already happened, no wait */
189 u32 pionowait;
190 /* total number of polled urgent packets */
191 u32 urgent;
192 /* saved total number of polled urgent packets for poll edge trigger */
193 u32 urgent_poll;
194 /* pid of process using this ctxt */
195 pid_t pid;
196 pid_t subpid[QLOGIC_IB_MAX_SUBCTXT];
197 /* same size as task_struct .comm[], command that opened context */
198 char comm[16];
199 /* pkeys set by this use of this ctxt */
200 u16 pkeys[4];
201 /* so file ops can get at unit */
202 struct qib_devdata *dd;
203 /* so funcs that need physical port can get it easily */
204 struct qib_pportdata *ppd;
205 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
206 void *subctxt_uregbase;
207 /* An array of pages for the eager receive buffers * N */
208 void *subctxt_rcvegrbuf;
209 /* An array of pages for the eager header queue entries * N */
210 void *subctxt_rcvhdr_base;
211 /* The version of the library which opened this ctxt */
212 u32 userversion;
213 /* Bitmask of active slaves */
214 u32 active_slaves;
215 /* Type of packets or conditions we want to poll for */
216 u16 poll_type;
217 /* receive packet sequence counter */
218 u8 seq_cnt;
219 u8 redirect_seq_cnt;
220 /* ctxt rcvhdrq head offset */
221 u32 head;
222 u32 pkt_count;
223 /* QPs waiting for context processing */
224 struct list_head qp_wait_list;
227 struct qib_sge_state;
229 struct qib_sdma_txreq {
230 int flags;
231 int sg_count;
232 dma_addr_t addr;
233 void (*callback)(struct qib_sdma_txreq *, int);
234 u16 start_idx; /* sdma private */
235 u16 next_descq_idx; /* sdma private */
236 struct list_head list; /* sdma private */
239 struct qib_sdma_desc {
240 __le64 qw[2];
243 struct qib_verbs_txreq {
244 struct qib_sdma_txreq txreq;
245 struct qib_qp *qp;
246 struct qib_swqe *wqe;
247 u32 dwords;
248 u16 hdr_dwords;
249 u16 hdr_inx;
250 struct qib_pio_header *align_buf;
251 struct qib_mregion *mr;
252 struct qib_sge_state *ss;
255 #define QIB_SDMA_TXREQ_F_USELARGEBUF 0x1
256 #define QIB_SDMA_TXREQ_F_HEADTOHOST 0x2
257 #define QIB_SDMA_TXREQ_F_INTREQ 0x4
258 #define QIB_SDMA_TXREQ_F_FREEBUF 0x8
259 #define QIB_SDMA_TXREQ_F_FREEDESC 0x10
261 #define QIB_SDMA_TXREQ_S_OK 0
262 #define QIB_SDMA_TXREQ_S_SENDERROR 1
263 #define QIB_SDMA_TXREQ_S_ABORTED 2
264 #define QIB_SDMA_TXREQ_S_SHUTDOWN 3
267 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
268 * Mostly for MADs that set or query link parameters, also ipath
269 * config interfaces
271 #define QIB_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
272 #define QIB_IB_CFG_LWID_ENB 2 /* allowed Link-width */
273 #define QIB_IB_CFG_LWID 3 /* currently active Link-width */
274 #define QIB_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
275 #define QIB_IB_CFG_SPD 5 /* current Link spd */
276 #define QIB_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
277 #define QIB_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
278 #define QIB_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
279 #define QIB_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
280 #define QIB_IB_CFG_OP_VLS 10 /* operational VLs */
281 #define QIB_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
282 #define QIB_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
283 #define QIB_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
284 #define QIB_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
285 #define QIB_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
286 #define QIB_IB_CFG_PKEYS 16 /* update partition keys */
287 #define QIB_IB_CFG_MTU 17 /* update MTU in IBC */
288 #define QIB_IB_CFG_LSTATE 18 /* update linkcmd and linkinitcmd in IBC */
289 #define QIB_IB_CFG_VL_HIGH_LIMIT 19
290 #define QIB_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
291 #define QIB_IB_CFG_PORT 21 /* switch port we are connected to */
294 * for CFG_LSTATE: LINKCMD in upper 16 bits, LINKINITCMD in lower 16
295 * IB_LINKINITCMD_POLL and SLEEP are also used as set/get values for
296 * QIB_IB_CFG_LINKDEFAULT cmd
298 #define IB_LINKCMD_DOWN (0 << 16)
299 #define IB_LINKCMD_ARMED (1 << 16)
300 #define IB_LINKCMD_ACTIVE (2 << 16)
301 #define IB_LINKINITCMD_NOP 0
302 #define IB_LINKINITCMD_POLL 1
303 #define IB_LINKINITCMD_SLEEP 2
304 #define IB_LINKINITCMD_DISABLE 3
307 * valid states passed to qib_set_linkstate() user call
309 #define QIB_IB_LINKDOWN 0
310 #define QIB_IB_LINKARM 1
311 #define QIB_IB_LINKACTIVE 2
312 #define QIB_IB_LINKDOWN_ONLY 3
313 #define QIB_IB_LINKDOWN_SLEEP 4
314 #define QIB_IB_LINKDOWN_DISABLE 5
317 * These 7 values (SDR, DDR, and QDR may be ORed for auto-speed
318 * negotiation) are used for the 3rd argument to path_f_set_ib_cfg
319 * with cmd QIB_IB_CFG_SPD_ENB, by direct calls or via sysfs. They
320 * are also the the possible values for qib_link_speed_enabled and active
321 * The values were chosen to match values used within the IB spec.
323 #define QIB_IB_SDR 1
324 #define QIB_IB_DDR 2
325 #define QIB_IB_QDR 4
327 #define QIB_DEFAULT_MTU 4096
329 /* max number of IB ports supported per HCA */
330 #define QIB_MAX_IB_PORTS 2
333 * Possible IB config parameters for f_get/set_ib_table()
335 #define QIB_IB_TBL_VL_HIGH_ARB 1 /* Get/set VL high priority weights */
336 #define QIB_IB_TBL_VL_LOW_ARB 2 /* Get/set VL low priority weights */
339 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
340 * these are bits so they can be combined, e.g.
341 * QIB_RCVCTRL_INTRAVAIL_ENB | QIB_RCVCTRL_CTXT_ENB
343 #define QIB_RCVCTRL_TAILUPD_ENB 0x01
344 #define QIB_RCVCTRL_TAILUPD_DIS 0x02
345 #define QIB_RCVCTRL_CTXT_ENB 0x04
346 #define QIB_RCVCTRL_CTXT_DIS 0x08
347 #define QIB_RCVCTRL_INTRAVAIL_ENB 0x10
348 #define QIB_RCVCTRL_INTRAVAIL_DIS 0x20
349 #define QIB_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
350 #define QIB_RCVCTRL_PKEY_DIS 0x80
351 #define QIB_RCVCTRL_BP_ENB 0x0100
352 #define QIB_RCVCTRL_BP_DIS 0x0200
353 #define QIB_RCVCTRL_TIDFLOW_ENB 0x0400
354 #define QIB_RCVCTRL_TIDFLOW_DIS 0x0800
357 * Possible "operations" for f_sendctrl(ppd, op, var)
358 * these are bits so they can be combined, e.g.
359 * QIB_SENDCTRL_BUFAVAIL_ENB | QIB_SENDCTRL_ENB
360 * Some operations (e.g. DISARM, ABORT) are known to
361 * be "one-shot", so do not modify shadow.
363 #define QIB_SENDCTRL_DISARM (0x1000)
364 #define QIB_SENDCTRL_DISARM_BUF(bufn) ((bufn) | QIB_SENDCTRL_DISARM)
365 /* available (0x2000) */
366 #define QIB_SENDCTRL_AVAIL_DIS (0x4000)
367 #define QIB_SENDCTRL_AVAIL_ENB (0x8000)
368 #define QIB_SENDCTRL_AVAIL_BLIP (0x10000)
369 #define QIB_SENDCTRL_SEND_DIS (0x20000)
370 #define QIB_SENDCTRL_SEND_ENB (0x40000)
371 #define QIB_SENDCTRL_FLUSH (0x80000)
372 #define QIB_SENDCTRL_CLEAR (0x100000)
373 #define QIB_SENDCTRL_DISARM_ALL (0x200000)
376 * These are the generic indices for requesting per-port
377 * counter values via the f_portcntr function. They
378 * are always returned as 64 bit values, although most
379 * are 32 bit counters.
381 /* send-related counters */
382 #define QIBPORTCNTR_PKTSEND 0U
383 #define QIBPORTCNTR_WORDSEND 1U
384 #define QIBPORTCNTR_PSXMITDATA 2U
385 #define QIBPORTCNTR_PSXMITPKTS 3U
386 #define QIBPORTCNTR_PSXMITWAIT 4U
387 #define QIBPORTCNTR_SENDSTALL 5U
388 /* receive-related counters */
389 #define QIBPORTCNTR_PKTRCV 6U
390 #define QIBPORTCNTR_PSRCVDATA 7U
391 #define QIBPORTCNTR_PSRCVPKTS 8U
392 #define QIBPORTCNTR_RCVEBP 9U
393 #define QIBPORTCNTR_RCVOVFL 10U
394 #define QIBPORTCNTR_WORDRCV 11U
395 /* IB link related error counters */
396 #define QIBPORTCNTR_RXLOCALPHYERR 12U
397 #define QIBPORTCNTR_RXVLERR 13U
398 #define QIBPORTCNTR_ERRICRC 14U
399 #define QIBPORTCNTR_ERRVCRC 15U
400 #define QIBPORTCNTR_ERRLPCRC 16U
401 #define QIBPORTCNTR_BADFORMAT 17U
402 #define QIBPORTCNTR_ERR_RLEN 18U
403 #define QIBPORTCNTR_IBSYMBOLERR 19U
404 #define QIBPORTCNTR_INVALIDRLEN 20U
405 #define QIBPORTCNTR_UNSUPVL 21U
406 #define QIBPORTCNTR_EXCESSBUFOVFL 22U
407 #define QIBPORTCNTR_ERRLINK 23U
408 #define QIBPORTCNTR_IBLINKDOWN 24U
409 #define QIBPORTCNTR_IBLINKERRRECOV 25U
410 #define QIBPORTCNTR_LLI 26U
411 /* other error counters */
412 #define QIBPORTCNTR_RXDROPPKT 27U
413 #define QIBPORTCNTR_VL15PKTDROP 28U
414 #define QIBPORTCNTR_ERRPKEY 29U
415 #define QIBPORTCNTR_KHDROVFL 30U
416 /* sampling counters (these are actually control registers) */
417 #define QIBPORTCNTR_PSINTERVAL 31U
418 #define QIBPORTCNTR_PSSTART 32U
419 #define QIBPORTCNTR_PSSTAT 33U
421 /* how often we check for packet activity for "power on hours (in seconds) */
422 #define ACTIVITY_TIMER 5
424 /* Below is an opaque struct. Each chip (device) can maintain
425 * private data needed for its operation, but not germane to the
426 * rest of the driver. For convenience, we define another that
427 * is chip-specific, per-port
429 struct qib_chip_specific;
430 struct qib_chipport_specific;
432 enum qib_sdma_states {
433 qib_sdma_state_s00_hw_down,
434 qib_sdma_state_s10_hw_start_up_wait,
435 qib_sdma_state_s20_idle,
436 qib_sdma_state_s30_sw_clean_up_wait,
437 qib_sdma_state_s40_hw_clean_up_wait,
438 qib_sdma_state_s50_hw_halt_wait,
439 qib_sdma_state_s99_running,
442 enum qib_sdma_events {
443 qib_sdma_event_e00_go_hw_down,
444 qib_sdma_event_e10_go_hw_start,
445 qib_sdma_event_e20_hw_started,
446 qib_sdma_event_e30_go_running,
447 qib_sdma_event_e40_sw_cleaned,
448 qib_sdma_event_e50_hw_cleaned,
449 qib_sdma_event_e60_hw_halted,
450 qib_sdma_event_e70_go_idle,
451 qib_sdma_event_e7220_err_halted,
452 qib_sdma_event_e7322_err_halted,
453 qib_sdma_event_e90_timer_tick,
456 extern char *qib_sdma_state_names[];
457 extern char *qib_sdma_event_names[];
459 struct sdma_set_state_action {
460 unsigned op_enable:1;
461 unsigned op_intenable:1;
462 unsigned op_halt:1;
463 unsigned op_drain:1;
464 unsigned go_s99_running_tofalse:1;
465 unsigned go_s99_running_totrue:1;
468 struct qib_sdma_state {
469 struct kref kref;
470 struct completion comp;
471 enum qib_sdma_states current_state;
472 struct sdma_set_state_action *set_state_action;
473 unsigned current_op;
474 unsigned go_s99_running;
475 unsigned first_sendbuf;
476 unsigned last_sendbuf; /* really last +1 */
477 /* debugging/devel */
478 enum qib_sdma_states previous_state;
479 unsigned previous_op;
480 enum qib_sdma_events last_event;
483 struct xmit_wait {
484 struct timer_list timer;
485 u64 counter;
486 u8 flags;
487 struct cache {
488 u64 psxmitdata;
489 u64 psrcvdata;
490 u64 psxmitpkts;
491 u64 psrcvpkts;
492 u64 psxmitwait;
493 } counter_cache;
497 * The structure below encapsulates data relevant to a physical IB Port.
498 * Current chips support only one such port, but the separation
499 * clarifies things a bit. Note that to conform to IB conventions,
500 * port-numbers are one-based. The first or only port is port1.
502 struct qib_pportdata {
503 struct qib_ibport ibport_data;
505 struct qib_devdata *dd;
506 struct qib_chippport_specific *cpspec; /* chip-specific per-port */
507 struct kobject pport_kobj;
508 struct kobject sl2vl_kobj;
509 struct kobject diagc_kobj;
511 /* GUID for this interface, in network order */
512 __be64 guid;
514 /* QIB_POLL, etc. link-state specific flags, per port */
515 u32 lflags;
516 /* qib_lflags driver is waiting for */
517 u32 state_wanted;
518 spinlock_t lflags_lock;
519 /* number of (port-specific) interrupts for this port -- saturates... */
520 u32 int_counter;
522 /* ref count for each pkey */
523 atomic_t pkeyrefs[4];
526 * this address is mapped readonly into user processes so they can
527 * get status cheaply, whenever they want. One qword of status per port
529 u64 *statusp;
531 /* SendDMA related entries */
532 spinlock_t sdma_lock;
533 struct qib_sdma_state sdma_state;
534 unsigned long sdma_buf_jiffies;
535 struct qib_sdma_desc *sdma_descq;
536 u64 sdma_descq_added;
537 u64 sdma_descq_removed;
538 u16 sdma_descq_cnt;
539 u16 sdma_descq_tail;
540 u16 sdma_descq_head;
541 u16 sdma_next_intr;
542 u16 sdma_reset_wait;
543 u8 sdma_generation;
544 struct tasklet_struct sdma_sw_clean_up_task;
545 struct list_head sdma_activelist;
547 dma_addr_t sdma_descq_phys;
548 volatile __le64 *sdma_head_dma; /* DMA'ed by chip */
549 dma_addr_t sdma_head_phys;
551 wait_queue_head_t state_wait; /* for state_wanted */
553 /* HoL blocking for SMP replies */
554 unsigned hol_state;
555 struct timer_list hol_timer;
558 * Shadow copies of registers; size indicates read access size.
559 * Most of them are readonly, but some are write-only register,
560 * where we manipulate the bits in the shadow copy, and then write
561 * the shadow copy to qlogic_ib.
563 * We deliberately make most of these 32 bits, since they have
564 * restricted range. For any that we read, we won't to generate 32
565 * bit accesses, since Opteron will generate 2 separate 32 bit HT
566 * transactions for a 64 bit read, and we want to avoid unnecessary
567 * bus transactions.
570 /* This is the 64 bit group */
571 /* last ibcstatus. opaque outside chip-specific code */
572 u64 lastibcstat;
574 /* these are the "32 bit" regs */
577 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
578 * all expect bit fields to be "unsigned long"
580 unsigned long p_rcvctrl; /* shadow per-port rcvctrl */
581 unsigned long p_sendctrl; /* shadow per-port sendctrl */
583 u32 ibmtu; /* The MTU programmed for this unit */
585 * Current max size IB packet (in bytes) including IB headers, that
586 * we can send. Changes when ibmtu changes.
588 u32 ibmaxlen;
590 * ibmaxlen at init time, limited by chip and by receive buffer
591 * size. Not changed after init.
593 u32 init_ibmaxlen;
594 /* LID programmed for this instance */
595 u16 lid;
596 /* list of pkeys programmed; 0 if not set */
597 u16 pkeys[4];
598 /* LID mask control */
599 u8 lmc;
600 u8 link_width_supported;
601 u8 link_speed_supported;
602 u8 link_width_enabled;
603 u8 link_speed_enabled;
604 u8 link_width_active;
605 u8 link_speed_active;
606 u8 vls_supported;
607 u8 vls_operational;
608 /* Rx Polarity inversion (compensate for ~tx on partner) */
609 u8 rx_pol_inv;
611 u8 hw_pidx; /* physical port index */
612 u8 port; /* IB port number and index into dd->pports - 1 */
614 u8 delay_mult;
616 /* used to override LED behavior */
617 u8 led_override; /* Substituted for normal value, if non-zero */
618 u16 led_override_timeoff; /* delta to next timer event */
619 u8 led_override_vals[2]; /* Alternates per blink-frame */
620 u8 led_override_phase; /* Just counts, LSB picks from vals[] */
621 atomic_t led_override_timer_active;
622 /* Used to flash LEDs in override mode */
623 struct timer_list led_override_timer;
624 struct xmit_wait cong_stats;
625 struct timer_list symerr_clear_timer;
628 /* Observers. Not to be taken lightly, possibly not to ship. */
630 * If a diag read or write is to (bottom <= offset <= top),
631 * the "hoook" is called, allowing, e.g. shadows to be
632 * updated in sync with the driver. struct diag_observer
633 * is the "visible" part.
635 struct diag_observer;
637 typedef int (*diag_hook) (struct qib_devdata *dd,
638 const struct diag_observer *op,
639 u32 offs, u64 *data, u64 mask, int only_32);
641 struct diag_observer {
642 diag_hook hook;
643 u32 bottom;
644 u32 top;
647 extern int qib_register_observer(struct qib_devdata *dd,
648 const struct diag_observer *op);
650 /* Only declared here, not defined. Private to diags */
651 struct diag_observer_list_elt;
653 /* device data struct now contains only "general per-device" info.
654 * fields related to a physical IB port are in a qib_pportdata struct,
655 * described above) while fields only used by a particualr chip-type are in
656 * a qib_chipdata struct, whose contents are opaque to this file.
658 struct qib_devdata {
659 struct qib_ibdev verbs_dev; /* must be first */
660 struct list_head list;
661 /* pointers to related structs for this device */
662 /* pci access data structure */
663 struct pci_dev *pcidev;
664 struct cdev *user_cdev;
665 struct cdev *diag_cdev;
666 struct device *user_device;
667 struct device *diag_device;
669 /* mem-mapped pointer to base of chip regs */
670 u64 __iomem *kregbase;
671 /* end of mem-mapped chip space excluding sendbuf and user regs */
672 u64 __iomem *kregend;
673 /* physical address of chip for io_remap, etc. */
674 resource_size_t physaddr;
675 /* qib_cfgctxts pointers */
676 struct qib_ctxtdata **rcd; /* Receive Context Data */
678 /* qib_pportdata, points to array of (physical) port-specific
679 * data structs, indexed by pidx (0..n-1)
681 struct qib_pportdata *pport;
682 struct qib_chip_specific *cspec; /* chip-specific */
684 /* kvirt address of 1st 2k pio buffer */
685 void __iomem *pio2kbase;
686 /* kvirt address of 1st 4k pio buffer */
687 void __iomem *pio4kbase;
688 /* mem-mapped pointer to base of PIO buffers (if using WC PAT) */
689 void __iomem *piobase;
690 /* mem-mapped pointer to base of user chip regs (if using WC PAT) */
691 u64 __iomem *userbase;
692 void __iomem *piovl15base; /* base of VL15 buffers, if not WC */
694 * points to area where PIOavail registers will be DMA'ed.
695 * Has to be on a page of it's own, because the page will be
696 * mapped into user program space. This copy is *ONLY* ever
697 * written by DMA, not by the driver! Need a copy per device
698 * when we get to multiple devices
700 volatile __le64 *pioavailregs_dma; /* DMA'ed by chip */
701 /* physical address where updates occur */
702 dma_addr_t pioavailregs_phys;
704 /* device-specific implementations of functions needed by
705 * common code. Contrary to previous consensus, we can't
706 * really just point to a device-specific table, because we
707 * may need to "bend", e.g. *_f_put_tid
709 /* fallback to alternate interrupt type if possible */
710 int (*f_intr_fallback)(struct qib_devdata *);
711 /* hard reset chip */
712 int (*f_reset)(struct qib_devdata *);
713 void (*f_quiet_serdes)(struct qib_pportdata *);
714 int (*f_bringup_serdes)(struct qib_pportdata *);
715 int (*f_early_init)(struct qib_devdata *);
716 void (*f_clear_tids)(struct qib_devdata *, struct qib_ctxtdata *);
717 void (*f_put_tid)(struct qib_devdata *, u64 __iomem*,
718 u32, unsigned long);
719 void (*f_cleanup)(struct qib_devdata *);
720 void (*f_setextled)(struct qib_pportdata *, u32);
721 /* fill out chip-specific fields */
722 int (*f_get_base_info)(struct qib_ctxtdata *, struct qib_base_info *);
723 /* free irq */
724 void (*f_free_irq)(struct qib_devdata *);
725 struct qib_message_header *(*f_get_msgheader)
726 (struct qib_devdata *, __le32 *);
727 void (*f_config_ctxts)(struct qib_devdata *);
728 int (*f_get_ib_cfg)(struct qib_pportdata *, int);
729 int (*f_set_ib_cfg)(struct qib_pportdata *, int, u32);
730 int (*f_set_ib_loopback)(struct qib_pportdata *, const char *);
731 int (*f_get_ib_table)(struct qib_pportdata *, int, void *);
732 int (*f_set_ib_table)(struct qib_pportdata *, int, void *);
733 u32 (*f_iblink_state)(u64);
734 u8 (*f_ibphys_portstate)(u64);
735 void (*f_xgxs_reset)(struct qib_pportdata *);
736 /* per chip actions needed for IB Link up/down changes */
737 int (*f_ib_updown)(struct qib_pportdata *, int, u64);
738 u32 __iomem *(*f_getsendbuf)(struct qib_pportdata *, u64, u32 *);
739 /* Read/modify/write of GPIO pins (potentially chip-specific */
740 int (*f_gpio_mod)(struct qib_devdata *dd, u32 out, u32 dir,
741 u32 mask);
742 /* Enable writes to config EEPROM (if supported) */
743 int (*f_eeprom_wen)(struct qib_devdata *dd, int wen);
745 * modify rcvctrl shadow[s] and write to appropriate chip-regs.
746 * see above QIB_RCVCTRL_xxx_ENB/DIS for operations.
747 * (ctxt == -1) means "all contexts", only meaningful for
748 * clearing. Could remove if chip_spec shutdown properly done.
750 void (*f_rcvctrl)(struct qib_pportdata *, unsigned int op,
751 int ctxt);
752 /* Read/modify/write sendctrl appropriately for op and port. */
753 void (*f_sendctrl)(struct qib_pportdata *, u32 op);
754 void (*f_set_intr_state)(struct qib_devdata *, u32);
755 void (*f_set_armlaunch)(struct qib_devdata *, u32);
756 void (*f_wantpiobuf_intr)(struct qib_devdata *, u32);
757 int (*f_late_initreg)(struct qib_devdata *);
758 int (*f_init_sdma_regs)(struct qib_pportdata *);
759 u16 (*f_sdma_gethead)(struct qib_pportdata *);
760 int (*f_sdma_busy)(struct qib_pportdata *);
761 void (*f_sdma_update_tail)(struct qib_pportdata *, u16);
762 void (*f_sdma_set_desc_cnt)(struct qib_pportdata *, unsigned);
763 void (*f_sdma_sendctrl)(struct qib_pportdata *, unsigned);
764 void (*f_sdma_hw_clean_up)(struct qib_pportdata *);
765 void (*f_sdma_hw_start_up)(struct qib_pportdata *);
766 void (*f_sdma_init_early)(struct qib_pportdata *);
767 void (*f_set_cntr_sample)(struct qib_pportdata *, u32, u32);
768 void (*f_update_usrhead)(struct qib_ctxtdata *, u64, u32, u32);
769 u32 (*f_hdrqempty)(struct qib_ctxtdata *);
770 u64 (*f_portcntr)(struct qib_pportdata *, u32);
771 u32 (*f_read_cntrs)(struct qib_devdata *, loff_t, char **,
772 u64 **);
773 u32 (*f_read_portcntrs)(struct qib_devdata *, loff_t, u32,
774 char **, u64 **);
775 u32 (*f_setpbc_control)(struct qib_pportdata *, u32, u8, u8);
776 void (*f_initvl15_bufs)(struct qib_devdata *);
777 void (*f_init_ctxt)(struct qib_ctxtdata *);
778 void (*f_txchk_change)(struct qib_devdata *, u32, u32, u32,
779 struct qib_ctxtdata *);
780 void (*f_writescratch)(struct qib_devdata *, u32);
781 int (*f_tempsense_rd)(struct qib_devdata *, int regnum);
783 char *boardname; /* human readable board info */
785 /* template for writing TIDs */
786 u64 tidtemplate;
787 /* value to write to free TIDs */
788 u64 tidinvalid;
790 /* number of registers used for pioavail */
791 u32 pioavregs;
792 /* device (not port) flags, basically device capabilities */
793 u32 flags;
794 /* last buffer for user use */
795 u32 lastctxt_piobuf;
797 /* saturating counter of (non-port-specific) device interrupts */
798 u32 int_counter;
800 /* pio bufs allocated per ctxt */
801 u32 pbufsctxt;
802 /* if remainder on bufs/ctxt, ctxts < extrabuf get 1 extra */
803 u32 ctxts_extrabuf;
805 * number of ctxts configured as max; zero is set to number chip
806 * supports, less gives more pio bufs/ctxt, etc.
808 u32 cfgctxts;
811 * hint that we should update pioavailshadow before
812 * looking for a PIO buffer
814 u32 upd_pio_shadow;
816 /* internal debugging stats */
817 u32 maxpkts_call;
818 u32 avgpkts_call;
819 u64 nopiobufs;
821 /* PCI Vendor ID (here for NodeInfo) */
822 u16 vendorid;
823 /* PCI Device ID (here for NodeInfo) */
824 u16 deviceid;
825 /* for write combining settings */
826 unsigned long wc_cookie;
827 unsigned long wc_base;
828 unsigned long wc_len;
830 /* shadow copy of struct page *'s for exp tid pages */
831 struct page **pageshadow;
832 /* shadow copy of dma handles for exp tid pages */
833 dma_addr_t *physshadow;
834 u64 __iomem *egrtidbase;
835 spinlock_t sendctrl_lock; /* protect changes to sendctrl shadow */
836 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
837 spinlock_t uctxt_lock; /* rcd and user context changes */
839 * per unit status, see also portdata statusp
840 * mapped readonly into user processes so they can get unit and
841 * IB link status cheaply
843 u64 *devstatusp;
844 char *freezemsg; /* freeze msg if hw error put chip in freeze */
845 u32 freezelen; /* max length of freezemsg */
846 /* timer used to prevent stats overflow, error throttling, etc. */
847 struct timer_list stats_timer;
849 /* timer to verify interrupts work, and fallback if possible */
850 struct timer_list intrchk_timer;
851 unsigned long ureg_align; /* user register alignment */
854 * Protects pioavailshadow, pioavailkernel, pio_need_disarm, and
855 * pio_writing.
857 spinlock_t pioavail_lock;
860 * Shadow copies of registers; size indicates read access size.
861 * Most of them are readonly, but some are write-only register,
862 * where we manipulate the bits in the shadow copy, and then write
863 * the shadow copy to qlogic_ib.
865 * We deliberately make most of these 32 bits, since they have
866 * restricted range. For any that we read, we won't to generate 32
867 * bit accesses, since Opteron will generate 2 separate 32 bit HT
868 * transactions for a 64 bit read, and we want to avoid unnecessary
869 * bus transactions.
872 /* This is the 64 bit group */
874 unsigned long pioavailshadow[6];
875 /* bitmap of send buffers available for the kernel to use with PIO. */
876 unsigned long pioavailkernel[6];
877 /* bitmap of send buffers which need to be disarmed. */
878 unsigned long pio_need_disarm[3];
879 /* bitmap of send buffers which are being written to. */
880 unsigned long pio_writing[3];
881 /* kr_revision shadow */
882 u64 revision;
883 /* Base GUID for device (from eeprom, network order) */
884 __be64 base_guid;
887 * kr_sendpiobufbase value (chip offset of pio buffers), and the
888 * base of the 2KB buffer s(user processes only use 2K)
890 u64 piobufbase;
891 u32 pio2k_bufbase;
893 /* these are the "32 bit" regs */
895 /* number of GUIDs in the flash for this interface */
896 u32 nguid;
898 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
899 * all expect bit fields to be "unsigned long"
901 unsigned long rcvctrl; /* shadow per device rcvctrl */
902 unsigned long sendctrl; /* shadow per device sendctrl */
904 /* value we put in kr_rcvhdrcnt */
905 u32 rcvhdrcnt;
906 /* value we put in kr_rcvhdrsize */
907 u32 rcvhdrsize;
908 /* value we put in kr_rcvhdrentsize */
909 u32 rcvhdrentsize;
910 /* kr_ctxtcnt value */
911 u32 ctxtcnt;
912 /* kr_pagealign value */
913 u32 palign;
914 /* number of "2KB" PIO buffers */
915 u32 piobcnt2k;
916 /* size in bytes of "2KB" PIO buffers */
917 u32 piosize2k;
918 /* max usable size in dwords of a "2KB" PIO buffer before going "4KB" */
919 u32 piosize2kmax_dwords;
920 /* number of "4KB" PIO buffers */
921 u32 piobcnt4k;
922 /* size in bytes of "4KB" PIO buffers */
923 u32 piosize4k;
924 /* kr_rcvegrbase value */
925 u32 rcvegrbase;
926 /* kr_rcvtidbase value */
927 u32 rcvtidbase;
928 /* kr_rcvtidcnt value */
929 u32 rcvtidcnt;
930 /* kr_userregbase */
931 u32 uregbase;
932 /* shadow the control register contents */
933 u32 control;
935 /* chip address space used by 4k pio buffers */
936 u32 align4k;
937 /* size of each rcvegrbuffer */
938 u32 rcvegrbufsize;
939 /* localbus width (1, 2,4,8,16,32) from config space */
940 u32 lbus_width;
941 /* localbus speed in MHz */
942 u32 lbus_speed;
943 int unit; /* unit # of this chip */
945 /* start of CHIP_SPEC move to chipspec, but need code changes */
946 /* low and high portions of MSI capability/vector */
947 u32 msi_lo;
948 /* saved after PCIe init for restore after reset */
949 u32 msi_hi;
950 /* MSI data (vector) saved for restore */
951 u16 msi_data;
952 /* so we can rewrite it after a chip reset */
953 u32 pcibar0;
954 /* so we can rewrite it after a chip reset */
955 u32 pcibar1;
956 u64 rhdrhead_intr_off;
959 * ASCII serial number, from flash, large enough for original
960 * all digit strings, and longer QLogic serial number format
962 u8 serial[16];
963 /* human readable board version */
964 u8 boardversion[96];
965 u8 lbus_info[32]; /* human readable localbus info */
966 /* chip major rev, from qib_revision */
967 u8 majrev;
968 /* chip minor rev, from qib_revision */
969 u8 minrev;
971 /* Misc small ints */
972 /* Number of physical ports available */
973 u8 num_pports;
974 /* Lowest context number which can be used by user processes */
975 u8 first_user_ctxt;
976 u8 n_krcv_queues;
977 u8 qpn_mask;
978 u8 skip_kctxt_mask;
980 u16 rhf_offset; /* offset of RHF within receive header entry */
983 * GPIO pins for twsi-connected devices, and device code for eeprom
985 u8 gpio_sda_num;
986 u8 gpio_scl_num;
987 u8 twsi_eeprom_dev;
988 u8 board_atten;
990 /* Support (including locks) for EEPROM logging of errors and time */
991 /* control access to actual counters, timer */
992 spinlock_t eep_st_lock;
993 /* control high-level access to EEPROM */
994 struct mutex eep_lock;
995 uint64_t traffic_wds;
996 /* active time is kept in seconds, but logged in hours */
997 atomic_t active_time;
998 /* Below are nominal shadow of EEPROM, new since last EEPROM update */
999 uint8_t eep_st_errs[QIB_EEP_LOG_CNT];
1000 uint8_t eep_st_new_errs[QIB_EEP_LOG_CNT];
1001 uint16_t eep_hrs;
1003 * masks for which bits of errs, hwerrs that cause
1004 * each of the counters to increment.
1006 struct qib_eep_log_mask eep_st_masks[QIB_EEP_LOG_CNT];
1007 struct qib_diag_client *diag_client;
1008 spinlock_t qib_diag_trans_lock; /* protect diag observer ops */
1009 struct diag_observer_list_elt *diag_observer_list;
1011 u8 psxmitwait_supported;
1012 /* cycle length of PS* counters in HW (in picoseconds) */
1013 u16 psxmitwait_check_rate;
1016 /* hol_state values */
1017 #define QIB_HOL_UP 0
1018 #define QIB_HOL_INIT 1
1020 #define QIB_SDMA_SENDCTRL_OP_ENABLE (1U << 0)
1021 #define QIB_SDMA_SENDCTRL_OP_INTENABLE (1U << 1)
1022 #define QIB_SDMA_SENDCTRL_OP_HALT (1U << 2)
1023 #define QIB_SDMA_SENDCTRL_OP_CLEANUP (1U << 3)
1024 #define QIB_SDMA_SENDCTRL_OP_DRAIN (1U << 4)
1026 /* operation types for f_txchk_change() */
1027 #define TXCHK_CHG_TYPE_DIS1 3
1028 #define TXCHK_CHG_TYPE_ENAB1 2
1029 #define TXCHK_CHG_TYPE_KERN 1
1030 #define TXCHK_CHG_TYPE_USER 0
1032 #define QIB_CHASE_TIME msecs_to_jiffies(145)
1033 #define QIB_CHASE_DIS_TIME msecs_to_jiffies(160)
1035 /* Private data for file operations */
1036 struct qib_filedata {
1037 struct qib_ctxtdata *rcd;
1038 unsigned subctxt;
1039 unsigned tidcursor;
1040 struct qib_user_sdma_queue *pq;
1041 int rec_cpu_num; /* for cpu affinity; -1 if none */
1044 extern struct list_head qib_dev_list;
1045 extern spinlock_t qib_devs_lock;
1046 extern struct qib_devdata *qib_lookup(int unit);
1047 extern u32 qib_cpulist_count;
1048 extern unsigned long *qib_cpulist;
1050 extern unsigned qib_wc_pat;
1051 int qib_init(struct qib_devdata *, int);
1052 int init_chip_wc_pat(struct qib_devdata *dd, u32);
1053 int qib_enable_wc(struct qib_devdata *dd);
1054 void qib_disable_wc(struct qib_devdata *dd);
1055 int qib_count_units(int *npresentp, int *nupp);
1056 int qib_count_active_units(void);
1058 int qib_cdev_init(int minor, const char *name,
1059 const struct file_operations *fops,
1060 struct cdev **cdevp, struct device **devp);
1061 void qib_cdev_cleanup(struct cdev **cdevp, struct device **devp);
1062 int qib_dev_init(void);
1063 void qib_dev_cleanup(void);
1065 int qib_diag_add(struct qib_devdata *);
1066 void qib_diag_remove(struct qib_devdata *);
1067 void qib_handle_e_ibstatuschanged(struct qib_pportdata *, u64);
1068 void qib_sdma_update_tail(struct qib_pportdata *, u16); /* hold sdma_lock */
1070 int qib_decode_err(struct qib_devdata *dd, char *buf, size_t blen, u64 err);
1071 void qib_bad_intrstatus(struct qib_devdata *);
1072 void qib_handle_urcv(struct qib_devdata *, u64);
1074 /* clean up any per-chip chip-specific stuff */
1075 void qib_chip_cleanup(struct qib_devdata *);
1076 /* clean up any chip type-specific stuff */
1077 void qib_chip_done(void);
1079 /* check to see if we have to force ordering for write combining */
1080 int qib_unordered_wc(void);
1081 void qib_pio_copy(void __iomem *to, const void *from, size_t count);
1083 void qib_disarm_piobufs(struct qib_devdata *, unsigned, unsigned);
1084 int qib_disarm_piobufs_ifneeded(struct qib_ctxtdata *);
1085 void qib_disarm_piobufs_set(struct qib_devdata *, unsigned long *, unsigned);
1086 void qib_cancel_sends(struct qib_pportdata *);
1088 int qib_create_rcvhdrq(struct qib_devdata *, struct qib_ctxtdata *);
1089 int qib_setup_eagerbufs(struct qib_ctxtdata *);
1090 void qib_set_ctxtcnt(struct qib_devdata *);
1091 int qib_create_ctxts(struct qib_devdata *dd);
1092 struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *, u32);
1093 void qib_init_pportdata(struct qib_pportdata *, struct qib_devdata *, u8, u8);
1094 void qib_free_ctxtdata(struct qib_devdata *, struct qib_ctxtdata *);
1096 u32 qib_kreceive(struct qib_ctxtdata *, u32 *, u32 *);
1097 int qib_reset_device(int);
1098 int qib_wait_linkstate(struct qib_pportdata *, u32, int);
1099 int qib_set_linkstate(struct qib_pportdata *, u8);
1100 int qib_set_mtu(struct qib_pportdata *, u16);
1101 int qib_set_lid(struct qib_pportdata *, u32, u8);
1102 void qib_hol_down(struct qib_pportdata *);
1103 void qib_hol_init(struct qib_pportdata *);
1104 void qib_hol_up(struct qib_pportdata *);
1105 void qib_hol_event(unsigned long);
1106 void qib_disable_after_error(struct qib_devdata *);
1107 int qib_set_uevent_bits(struct qib_pportdata *, const int);
1109 /* for use in system calls, where we want to know device type, etc. */
1110 #define ctxt_fp(fp) \
1111 (((struct qib_filedata *)(fp)->private_data)->rcd)
1112 #define subctxt_fp(fp) \
1113 (((struct qib_filedata *)(fp)->private_data)->subctxt)
1114 #define tidcursor_fp(fp) \
1115 (((struct qib_filedata *)(fp)->private_data)->tidcursor)
1116 #define user_sdma_queue_fp(fp) \
1117 (((struct qib_filedata *)(fp)->private_data)->pq)
1119 static inline struct qib_devdata *dd_from_ppd(struct qib_pportdata *ppd)
1121 return ppd->dd;
1124 static inline struct qib_devdata *dd_from_dev(struct qib_ibdev *dev)
1126 return container_of(dev, struct qib_devdata, verbs_dev);
1129 static inline struct qib_devdata *dd_from_ibdev(struct ib_device *ibdev)
1131 return dd_from_dev(to_idev(ibdev));
1134 static inline struct qib_pportdata *ppd_from_ibp(struct qib_ibport *ibp)
1136 return container_of(ibp, struct qib_pportdata, ibport_data);
1139 static inline struct qib_ibport *to_iport(struct ib_device *ibdev, u8 port)
1141 struct qib_devdata *dd = dd_from_ibdev(ibdev);
1142 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1144 WARN_ON(pidx >= dd->num_pports);
1145 return &dd->pport[pidx].ibport_data;
1149 * values for dd->flags (_device_ related flags) and
1151 #define QIB_HAS_LINK_LATENCY 0x1 /* supports link latency (IB 1.2) */
1152 #define QIB_INITTED 0x2 /* chip and driver up and initted */
1153 #define QIB_DOING_RESET 0x4 /* in the middle of doing chip reset */
1154 #define QIB_PRESENT 0x8 /* chip accesses can be done */
1155 #define QIB_PIO_FLUSH_WC 0x10 /* Needs Write combining flush for PIO */
1156 #define QIB_HAS_THRESH_UPDATE 0x40
1157 #define QIB_HAS_SDMA_TIMEOUT 0x80
1158 #define QIB_USE_SPCL_TRIG 0x100 /* SpecialTrigger launch enabled */
1159 #define QIB_NODMA_RTAIL 0x200 /* rcvhdrtail register DMA enabled */
1160 #define QIB_HAS_INTX 0x800 /* Supports INTx interrupts */
1161 #define QIB_HAS_SEND_DMA 0x1000 /* Supports Send DMA */
1162 #define QIB_HAS_VLSUPP 0x2000 /* Supports multiple VLs; PBC different */
1163 #define QIB_HAS_HDRSUPP 0x4000 /* Supports header suppression */
1164 #define QIB_BADINTR 0x8000 /* severe interrupt problems */
1165 #define QIB_DCA_ENABLED 0x10000 /* Direct Cache Access enabled */
1166 #define QIB_HAS_QSFP 0x20000 /* device (card instance) has QSFP */
1169 * values for ppd->lflags (_ib_port_ related flags)
1171 #define QIBL_LINKV 0x1 /* IB link state valid */
1172 #define QIBL_LINKDOWN 0x8 /* IB link is down */
1173 #define QIBL_LINKINIT 0x10 /* IB link level is up */
1174 #define QIBL_LINKARMED 0x20 /* IB link is ARMED */
1175 #define QIBL_LINKACTIVE 0x40 /* IB link is ACTIVE */
1176 /* leave a gap for more IB-link state */
1177 #define QIBL_IB_AUTONEG_INPROG 0x1000 /* non-IBTA DDR/QDR neg active */
1178 #define QIBL_IB_AUTONEG_FAILED 0x2000 /* non-IBTA DDR/QDR neg failed */
1179 #define QIBL_IB_LINK_DISABLED 0x4000 /* Linkdown-disable forced,
1180 * Do not try to bring up */
1181 #define QIBL_IB_FORCE_NOTIFY 0x8000 /* force notify on next ib change */
1183 /* IB dword length mask in PBC (lower 11 bits); same for all chips */
1184 #define QIB_PBC_LENGTH_MASK ((1 << 11) - 1)
1187 /* ctxt_flag bit offsets */
1188 /* waiting for a packet to arrive */
1189 #define QIB_CTXT_WAITING_RCV 2
1190 /* master has not finished initializing */
1191 #define QIB_CTXT_MASTER_UNINIT 4
1192 /* waiting for an urgent packet to arrive */
1193 #define QIB_CTXT_WAITING_URG 5
1195 /* free up any allocated data at closes */
1196 void qib_free_data(struct qib_ctxtdata *dd);
1197 void qib_chg_pioavailkernel(struct qib_devdata *, unsigned, unsigned,
1198 u32, struct qib_ctxtdata *);
1199 struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *,
1200 const struct pci_device_id *);
1201 struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *,
1202 const struct pci_device_id *);
1203 struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *,
1204 const struct pci_device_id *);
1205 void qib_free_devdata(struct qib_devdata *);
1206 struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra);
1208 #define QIB_TWSI_NO_DEV 0xFF
1209 /* Below qib_twsi_ functions must be called with eep_lock held */
1210 int qib_twsi_reset(struct qib_devdata *dd);
1211 int qib_twsi_blk_rd(struct qib_devdata *dd, int dev, int addr, void *buffer,
1212 int len);
1213 int qib_twsi_blk_wr(struct qib_devdata *dd, int dev, int addr,
1214 const void *buffer, int len);
1215 void qib_get_eeprom_info(struct qib_devdata *);
1216 int qib_update_eeprom_log(struct qib_devdata *dd);
1217 void qib_inc_eeprom_err(struct qib_devdata *dd, u32 eidx, u32 incr);
1218 void qib_dump_lookup_output_queue(struct qib_devdata *);
1219 void qib_force_pio_avail_update(struct qib_devdata *);
1220 void qib_clear_symerror_on_linkup(unsigned long opaque);
1223 * Set LED override, only the two LSBs have "public" meaning, but
1224 * any non-zero value substitutes them for the Link and LinkTrain
1225 * LED states.
1227 #define QIB_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
1228 #define QIB_LED_LOG 2 /* Logical (link) YELLOW LED */
1229 void qib_set_led_override(struct qib_pportdata *ppd, unsigned int val);
1231 /* send dma routines */
1232 int qib_setup_sdma(struct qib_pportdata *);
1233 void qib_teardown_sdma(struct qib_pportdata *);
1234 void __qib_sdma_intr(struct qib_pportdata *);
1235 void qib_sdma_intr(struct qib_pportdata *);
1236 int qib_sdma_verbs_send(struct qib_pportdata *, struct qib_sge_state *,
1237 u32, struct qib_verbs_txreq *);
1238 /* ppd->sdma_lock should be locked before calling this. */
1239 int qib_sdma_make_progress(struct qib_pportdata *dd);
1241 /* must be called under qib_sdma_lock */
1242 static inline u16 qib_sdma_descq_freecnt(const struct qib_pportdata *ppd)
1244 return ppd->sdma_descq_cnt -
1245 (ppd->sdma_descq_added - ppd->sdma_descq_removed) - 1;
1248 static inline int __qib_sdma_running(struct qib_pportdata *ppd)
1250 return ppd->sdma_state.current_state == qib_sdma_state_s99_running;
1252 int qib_sdma_running(struct qib_pportdata *);
1254 void __qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1255 void qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1258 * number of words used for protocol header if not set by qib_userinit();
1260 #define QIB_DFLT_RCVHDRSIZE 9
1263 * We need to be able to handle an IB header of at least 24 dwords.
1264 * We need the rcvhdrq large enough to handle largest IB header, but
1265 * still have room for a 2KB MTU standard IB packet.
1266 * Additionally, some processor/memory controller combinations
1267 * benefit quite strongly from having the DMA'ed data be cacheline
1268 * aligned and a cacheline multiple, so we set the size to 32 dwords
1269 * (2 64-byte primary cachelines for pretty much all processors of
1270 * interest). The alignment hurts nothing, other than using somewhat
1271 * more memory.
1273 #define QIB_RCVHDR_ENTSIZE 32
1275 int qib_get_user_pages(unsigned long, size_t, struct page **);
1276 void qib_release_user_pages(struct page **, size_t);
1277 int qib_eeprom_read(struct qib_devdata *, u8, void *, int);
1278 int qib_eeprom_write(struct qib_devdata *, u8, const void *, int);
1279 u32 __iomem *qib_getsendbuf_range(struct qib_devdata *, u32 *, u32, u32);
1280 void qib_sendbuf_done(struct qib_devdata *, unsigned);
1282 static inline void qib_clear_rcvhdrtail(const struct qib_ctxtdata *rcd)
1284 *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
1287 static inline u32 qib_get_rcvhdrtail(const struct qib_ctxtdata *rcd)
1290 * volatile because it's a DMA target from the chip, routine is
1291 * inlined, and don't want register caching or reordering.
1293 return (u32) le64_to_cpu(
1294 *((volatile __le64 *)rcd->rcvhdrtail_kvaddr)); /* DMA'ed */
1297 static inline u32 qib_get_hdrqtail(const struct qib_ctxtdata *rcd)
1299 const struct qib_devdata *dd = rcd->dd;
1300 u32 hdrqtail;
1302 if (dd->flags & QIB_NODMA_RTAIL) {
1303 __le32 *rhf_addr;
1304 u32 seq;
1306 rhf_addr = (__le32 *) rcd->rcvhdrq +
1307 rcd->head + dd->rhf_offset;
1308 seq = qib_hdrget_seq(rhf_addr);
1309 hdrqtail = rcd->head;
1310 if (seq == rcd->seq_cnt)
1311 hdrqtail++;
1312 } else
1313 hdrqtail = qib_get_rcvhdrtail(rcd);
1315 return hdrqtail;
1319 * sysfs interface.
1322 extern const char ib_qib_version[];
1324 int qib_device_create(struct qib_devdata *);
1325 void qib_device_remove(struct qib_devdata *);
1327 int qib_create_port_files(struct ib_device *ibdev, u8 port_num,
1328 struct kobject *kobj);
1329 int qib_verbs_register_sysfs(struct qib_devdata *);
1330 void qib_verbs_unregister_sysfs(struct qib_devdata *);
1331 /* Hook for sysfs read of QSFP */
1332 extern int qib_qsfp_dump(struct qib_pportdata *ppd, char *buf, int len);
1334 int __init qib_init_qibfs(void);
1335 int __exit qib_exit_qibfs(void);
1337 int qibfs_add(struct qib_devdata *);
1338 int qibfs_remove(struct qib_devdata *);
1340 int qib_pcie_init(struct pci_dev *, const struct pci_device_id *);
1341 int qib_pcie_ddinit(struct qib_devdata *, struct pci_dev *,
1342 const struct pci_device_id *);
1343 void qib_pcie_ddcleanup(struct qib_devdata *);
1344 int qib_pcie_params(struct qib_devdata *, u32, u32 *, struct msix_entry *);
1345 int qib_reinit_intr(struct qib_devdata *);
1346 void qib_enable_intx(struct pci_dev *);
1347 void qib_nomsi(struct qib_devdata *);
1348 void qib_nomsix(struct qib_devdata *);
1349 void qib_pcie_getcmd(struct qib_devdata *, u16 *, u8 *, u8 *);
1350 void qib_pcie_reenable(struct qib_devdata *, u16, u8, u8);
1353 * dma_addr wrappers - all 0's invalid for hw
1355 dma_addr_t qib_map_page(struct pci_dev *, struct page *, unsigned long,
1356 size_t, int);
1357 const char *qib_get_unit_name(int unit);
1360 * Flush write combining store buffers (if present) and perform a write
1361 * barrier.
1363 #if defined(CONFIG_X86_64)
1364 #define qib_flush_wc() asm volatile("sfence" : : : "memory")
1365 #else
1366 #define qib_flush_wc() wmb() /* no reorder around wc flush */
1367 #endif
1369 /* global module parameter variables */
1370 extern unsigned qib_ibmtu;
1371 extern ushort qib_cfgctxts;
1372 extern ushort qib_num_cfg_vls;
1373 extern ushort qib_mini_init; /* If set, do few (ideally 0) writes to chip */
1374 extern unsigned qib_n_krcv_queues;
1375 extern unsigned qib_sdma_fetch_arb;
1376 extern unsigned qib_compat_ddr_negotiate;
1377 extern int qib_special_trigger;
1379 extern struct mutex qib_mutex;
1381 /* Number of seconds before our card status check... */
1382 #define STATUS_TIMEOUT 60
1384 #define QIB_DRV_NAME "ib_qib"
1385 #define QIB_USER_MINOR_BASE 0
1386 #define QIB_TRACE_MINOR 127
1387 #define QIB_DIAGPKT_MINOR 128
1388 #define QIB_DIAG_MINOR_BASE 129
1389 #define QIB_NMINORS 255
1391 #define PCI_VENDOR_ID_PATHSCALE 0x1fc1
1392 #define PCI_VENDOR_ID_QLOGIC 0x1077
1393 #define PCI_DEVICE_ID_QLOGIC_IB_6120 0x10
1394 #define PCI_DEVICE_ID_QLOGIC_IB_7220 0x7220
1395 #define PCI_DEVICE_ID_QLOGIC_IB_7322 0x7322
1398 * qib_early_err is used (only!) to print early errors before devdata is
1399 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1400 * cleanup when devdata may have been freed, etc. qib_dev_porterr is
1401 * the same as qib_dev_err, but is used when the message really needs
1402 * the IB port# to be definitive as to what's happening..
1403 * All of these go to the trace log, and the trace log entry is done
1404 * first to avoid possible serial port delays from printk.
1406 #define qib_early_err(dev, fmt, ...) \
1407 do { \
1408 dev_info(dev, KERN_ERR QIB_DRV_NAME ": " fmt, ##__VA_ARGS__); \
1409 } while (0)
1411 #define qib_dev_err(dd, fmt, ...) \
1412 do { \
1413 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1414 qib_get_unit_name((dd)->unit), ##__VA_ARGS__); \
1415 } while (0)
1417 #define qib_dev_porterr(dd, port, fmt, ...) \
1418 do { \
1419 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1420 qib_get_unit_name((dd)->unit), (dd)->unit, (port), \
1421 ##__VA_ARGS__); \
1422 } while (0)
1424 #define qib_devinfo(pcidev, fmt, ...) \
1425 do { \
1426 dev_info(&(pcidev)->dev, fmt, ##__VA_ARGS__); \
1427 } while (0)
1430 * this is used for formatting hw error messages...
1432 struct qib_hwerror_msgs {
1433 u64 mask;
1434 const char *msg;
1437 #define QLOGIC_IB_HWE_MSG(a, b) { .mask = a, .msg = b }
1439 /* in qib_intr.c... */
1440 void qib_format_hwerrors(u64 hwerrs,
1441 const struct qib_hwerror_msgs *hwerrmsgs,
1442 size_t nhwerrmsgs, char *msg, size_t lmsg);
1443 #endif /* _QIB_KERNEL_H */