2 * SiRFSoC Real Time Clock interface for Linux
4 * Copyright (c) 2013 Cambridge Silicon Radio Limited, a CSR plc group company.
6 * Licensed under GPLv2 or later.
9 #include <linux/module.h>
10 #include <linux/err.h>
11 #include <linux/rtc.h>
12 #include <linux/platform_device.h>
13 #include <linux/slab.h>
16 #include <linux/regmap.h>
17 #include <linux/rtc/sirfsoc_rtciobrg.h>
21 #define RTC_ALARM0 0x04
22 #define RTC_ALARM1 0x18
23 #define RTC_STATUS 0x08
24 #define RTC_SW_VALUE 0x40
25 #define SIRFSOC_RTC_AL1E (1<<6)
26 #define SIRFSOC_RTC_AL1 (1<<4)
27 #define SIRFSOC_RTC_HZE (1<<3)
28 #define SIRFSOC_RTC_AL0E (1<<2)
29 #define SIRFSOC_RTC_HZ (1<<1)
30 #define SIRFSOC_RTC_AL0 (1<<0)
32 #define RTC_DEEP_CTRL 0x14
33 #define RTC_CLOCK_SWITCH 0x1c
34 #define SIRFSOC_RTC_CLK 0x03 /* others are reserved */
36 /* Refer to RTC DIV switch */
39 /* This macro is also defined in arch/arm/plat-sirfsoc/cpu.c */
42 #define INTR_SYSRTC_CN 0x48
44 struct sirfsoc_rtc_drv
{
45 struct rtc_device
*rtc
;
49 /* Overflow for every 8 years extra time */
52 struct regmap
*regmap
;
55 u32 saved_overflow_rtc
;
59 static u32
sirfsoc_rtc_readl(struct sirfsoc_rtc_drv
*rtcdrv
, u32 offset
)
63 regmap_read(rtcdrv
->regmap
, rtcdrv
->rtc_base
+ offset
, &val
);
67 static void sirfsoc_rtc_writel(struct sirfsoc_rtc_drv
*rtcdrv
,
70 regmap_write(rtcdrv
->regmap
, rtcdrv
->rtc_base
+ offset
, val
);
73 static int sirfsoc_rtc_read_alarm(struct device
*dev
,
74 struct rtc_wkalrm
*alrm
)
76 unsigned long rtc_alarm
, rtc_count
;
77 struct sirfsoc_rtc_drv
*rtcdrv
;
79 rtcdrv
= dev_get_drvdata(dev
);
81 spin_lock_irq(&rtcdrv
->lock
);
83 rtc_count
= sirfsoc_rtc_readl(rtcdrv
, RTC_CN
);
85 rtc_alarm
= sirfsoc_rtc_readl(rtcdrv
, RTC_ALARM0
);
86 memset(alrm
, 0, sizeof(struct rtc_wkalrm
));
89 * assume alarm interval not beyond one round counter overflow_rtc:
92 /* if alarm is in next overflow cycle */
93 if (rtc_count
> rtc_alarm
)
94 rtc_time_to_tm((rtcdrv
->overflow_rtc
+ 1)
95 << (BITS_PER_LONG
- RTC_SHIFT
)
96 | rtc_alarm
>> RTC_SHIFT
, &(alrm
->time
));
98 rtc_time_to_tm(rtcdrv
->overflow_rtc
99 << (BITS_PER_LONG
- RTC_SHIFT
)
100 | rtc_alarm
>> RTC_SHIFT
, &(alrm
->time
));
101 if (sirfsoc_rtc_readl(rtcdrv
, RTC_STATUS
) & SIRFSOC_RTC_AL0E
)
104 spin_unlock_irq(&rtcdrv
->lock
);
109 static int sirfsoc_rtc_set_alarm(struct device
*dev
,
110 struct rtc_wkalrm
*alrm
)
112 unsigned long rtc_status_reg
, rtc_alarm
;
113 struct sirfsoc_rtc_drv
*rtcdrv
;
114 rtcdrv
= dev_get_drvdata(dev
);
117 rtc_tm_to_time(&(alrm
->time
), &rtc_alarm
);
119 spin_lock_irq(&rtcdrv
->lock
);
121 rtc_status_reg
= sirfsoc_rtc_readl(rtcdrv
, RTC_STATUS
);
122 if (rtc_status_reg
& SIRFSOC_RTC_AL0E
) {
124 * An ongoing alarm in progress - ingore it and not
127 dev_info(dev
, "An old alarm was set, will be replaced by a new one\n");
130 sirfsoc_rtc_writel(rtcdrv
, RTC_ALARM0
, rtc_alarm
<< RTC_SHIFT
);
131 rtc_status_reg
&= ~0x07; /* mask out the lower status bits */
133 * This bit RTC_AL sets it as a wake-up source for Sleep Mode
134 * Writing 1 into this bit will clear it
136 rtc_status_reg
|= SIRFSOC_RTC_AL0
;
137 /* enable the RTC alarm interrupt */
138 rtc_status_reg
|= SIRFSOC_RTC_AL0E
;
139 sirfsoc_rtc_writel(rtcdrv
, RTC_STATUS
, rtc_status_reg
);
141 spin_unlock_irq(&rtcdrv
->lock
);
144 * if this function was called with enabled=0
145 * then it could mean that the application is
146 * trying to cancel an ongoing alarm
148 spin_lock_irq(&rtcdrv
->lock
);
150 rtc_status_reg
= sirfsoc_rtc_readl(rtcdrv
, RTC_STATUS
);
151 if (rtc_status_reg
& SIRFSOC_RTC_AL0E
) {
152 /* clear the RTC status register's alarm bit */
153 rtc_status_reg
&= ~0x07;
154 /* write 1 into SIRFSOC_RTC_AL0 to force a clear */
155 rtc_status_reg
|= (SIRFSOC_RTC_AL0
);
156 /* Clear the Alarm enable bit */
157 rtc_status_reg
&= ~(SIRFSOC_RTC_AL0E
);
159 sirfsoc_rtc_writel(rtcdrv
, RTC_STATUS
,
163 spin_unlock_irq(&rtcdrv
->lock
);
169 static int sirfsoc_rtc_read_time(struct device
*dev
,
172 unsigned long tmp_rtc
= 0;
173 struct sirfsoc_rtc_drv
*rtcdrv
;
174 rtcdrv
= dev_get_drvdata(dev
);
176 * This patch is taken from WinCE - Need to validate this for
177 * correctness. To work around sirfsoc RTC counter double sync logic
178 * fail, read several times to make sure get stable value.
181 tmp_rtc
= sirfsoc_rtc_readl(rtcdrv
, RTC_CN
);
183 } while (tmp_rtc
!= sirfsoc_rtc_readl(rtcdrv
, RTC_CN
));
185 rtc_time_to_tm(rtcdrv
->overflow_rtc
<< (BITS_PER_LONG
- RTC_SHIFT
) |
186 tmp_rtc
>> RTC_SHIFT
, tm
);
190 static int sirfsoc_rtc_set_time(struct device
*dev
,
193 unsigned long rtc_time
;
194 struct sirfsoc_rtc_drv
*rtcdrv
;
195 rtcdrv
= dev_get_drvdata(dev
);
197 rtc_tm_to_time(tm
, &rtc_time
);
199 rtcdrv
->overflow_rtc
= rtc_time
>> (BITS_PER_LONG
- RTC_SHIFT
);
201 sirfsoc_rtc_writel(rtcdrv
, RTC_SW_VALUE
, rtcdrv
->overflow_rtc
);
202 sirfsoc_rtc_writel(rtcdrv
, RTC_CN
, rtc_time
<< RTC_SHIFT
);
207 static int sirfsoc_rtc_ioctl(struct device
*dev
, unsigned int cmd
,
224 static int sirfsoc_rtc_alarm_irq_enable(struct device
*dev
,
225 unsigned int enabled
)
227 unsigned long rtc_status_reg
= 0x0;
228 struct sirfsoc_rtc_drv
*rtcdrv
;
230 rtcdrv
= dev_get_drvdata(dev
);
232 spin_lock_irq(&rtcdrv
->lock
);
234 rtc_status_reg
= sirfsoc_rtc_readl(rtcdrv
, RTC_STATUS
);
236 rtc_status_reg
|= SIRFSOC_RTC_AL0E
;
238 rtc_status_reg
&= ~SIRFSOC_RTC_AL0E
;
240 sirfsoc_rtc_writel(rtcdrv
, RTC_STATUS
, rtc_status_reg
);
242 spin_unlock_irq(&rtcdrv
->lock
);
248 static const struct rtc_class_ops sirfsoc_rtc_ops
= {
249 .read_time
= sirfsoc_rtc_read_time
,
250 .set_time
= sirfsoc_rtc_set_time
,
251 .read_alarm
= sirfsoc_rtc_read_alarm
,
252 .set_alarm
= sirfsoc_rtc_set_alarm
,
253 .ioctl
= sirfsoc_rtc_ioctl
,
254 .alarm_irq_enable
= sirfsoc_rtc_alarm_irq_enable
257 static irqreturn_t
sirfsoc_rtc_irq_handler(int irq
, void *pdata
)
259 struct sirfsoc_rtc_drv
*rtcdrv
= pdata
;
260 unsigned long rtc_status_reg
= 0x0;
261 unsigned long events
= 0x0;
263 spin_lock(&rtcdrv
->lock
);
265 rtc_status_reg
= sirfsoc_rtc_readl(rtcdrv
, RTC_STATUS
);
266 /* this bit will be set ONLY if an alarm was active
268 * So this is being used as an ASSERT
270 if (rtc_status_reg
& SIRFSOC_RTC_AL0
) {
272 * clear the RTC status register's alarm bit
273 * mask out the lower status bits
275 rtc_status_reg
&= ~0x07;
276 /* write 1 into SIRFSOC_RTC_AL0 to ACK the alarm interrupt */
277 rtc_status_reg
|= (SIRFSOC_RTC_AL0
);
278 /* Clear the Alarm enable bit */
279 rtc_status_reg
&= ~(SIRFSOC_RTC_AL0E
);
282 sirfsoc_rtc_writel(rtcdrv
, RTC_STATUS
, rtc_status_reg
);
284 spin_unlock(&rtcdrv
->lock
);
286 /* this should wake up any apps polling/waiting on the read
287 * after setting the alarm
289 events
|= RTC_IRQF
| RTC_AF
;
290 rtc_update_irq(rtcdrv
->rtc
, 1, events
);
295 static const struct of_device_id sirfsoc_rtc_of_match
[] = {
296 { .compatible
= "sirf,prima2-sysrtc"},
300 const struct regmap_config sysrtc_regmap_config
= {
306 MODULE_DEVICE_TABLE(of
, sirfsoc_rtc_of_match
);
308 static int sirfsoc_rtc_probe(struct platform_device
*pdev
)
311 unsigned long rtc_div
;
312 struct sirfsoc_rtc_drv
*rtcdrv
;
313 struct device_node
*np
= pdev
->dev
.of_node
;
315 rtcdrv
= devm_kzalloc(&pdev
->dev
,
316 sizeof(struct sirfsoc_rtc_drv
), GFP_KERNEL
);
320 spin_lock_init(&rtcdrv
->lock
);
322 err
= of_property_read_u32(np
, "reg", &rtcdrv
->rtc_base
);
324 dev_err(&pdev
->dev
, "unable to find base address of rtc node in dtb\n");
328 platform_set_drvdata(pdev
, rtcdrv
);
330 /* Register rtc alarm as a wakeup source */
331 device_init_wakeup(&pdev
->dev
, 1);
333 rtcdrv
->regmap
= devm_regmap_init_iobg(&pdev
->dev
,
334 &sysrtc_regmap_config
);
335 if (IS_ERR(rtcdrv
->regmap
)) {
336 err
= PTR_ERR(rtcdrv
->regmap
);
337 dev_err(&pdev
->dev
, "Failed to allocate register map: %d\n",
343 * Set SYS_RTC counter in RTC_HZ HZ Units
344 * We are using 32K RTC crystal (32768 / RTC_HZ / 2) -1
345 * If 16HZ, therefore RTC_DIV = 1023;
347 rtc_div
= ((32768 / RTC_HZ
) / 2) - 1;
348 sirfsoc_rtc_writel(rtcdrv
, RTC_DIV
, rtc_div
);
351 sirfsoc_rtc_writel(rtcdrv
, RTC_CLOCK_SWITCH
, SIRFSOC_RTC_CLK
);
353 /* reset SYS RTC ALARM0 */
354 sirfsoc_rtc_writel(rtcdrv
, RTC_ALARM0
, 0x0);
356 /* reset SYS RTC ALARM1 */
357 sirfsoc_rtc_writel(rtcdrv
, RTC_ALARM1
, 0x0);
359 /* Restore RTC Overflow From Register After Command Reboot */
360 rtcdrv
->overflow_rtc
=
361 sirfsoc_rtc_readl(rtcdrv
, RTC_SW_VALUE
);
363 rtcdrv
->rtc
= devm_rtc_device_register(&pdev
->dev
, pdev
->name
,
364 &sirfsoc_rtc_ops
, THIS_MODULE
);
365 if (IS_ERR(rtcdrv
->rtc
)) {
366 err
= PTR_ERR(rtcdrv
->rtc
);
367 dev_err(&pdev
->dev
, "can't register RTC device\n");
371 rtcdrv
->irq
= platform_get_irq(pdev
, 0);
372 err
= devm_request_irq(
375 sirfsoc_rtc_irq_handler
,
380 dev_err(&pdev
->dev
, "Unable to register for the SiRF SOC RTC IRQ\n");
387 static int sirfsoc_rtc_remove(struct platform_device
*pdev
)
389 device_init_wakeup(&pdev
->dev
, 0);
394 #ifdef CONFIG_PM_SLEEP
395 static int sirfsoc_rtc_suspend(struct device
*dev
)
397 struct sirfsoc_rtc_drv
*rtcdrv
= dev_get_drvdata(dev
);
398 rtcdrv
->overflow_rtc
=
399 sirfsoc_rtc_readl(rtcdrv
, RTC_SW_VALUE
);
401 rtcdrv
->saved_counter
=
402 sirfsoc_rtc_readl(rtcdrv
, RTC_CN
);
403 rtcdrv
->saved_overflow_rtc
= rtcdrv
->overflow_rtc
;
404 if (device_may_wakeup(dev
) && !enable_irq_wake(rtcdrv
->irq
))
405 rtcdrv
->irq_wake
= 1;
410 static int sirfsoc_rtc_resume(struct device
*dev
)
413 struct sirfsoc_rtc_drv
*rtcdrv
= dev_get_drvdata(dev
);
416 * if resume from snapshot and the rtc power is lost,
417 * restroe the rtc settings
419 if (SIRFSOC_RTC_CLK
!= sirfsoc_rtc_readl(rtcdrv
, RTC_CLOCK_SWITCH
)) {
422 sirfsoc_rtc_writel(rtcdrv
, RTC_CLOCK_SWITCH
, SIRFSOC_RTC_CLK
);
424 * Set SYS_RTC counter in RTC_HZ HZ Units
425 * We are using 32K RTC crystal (32768 / RTC_HZ / 2) -1
426 * If 16HZ, therefore RTC_DIV = 1023;
428 rtc_div
= ((32768 / RTC_HZ
) / 2) - 1;
430 sirfsoc_rtc_writel(rtcdrv
, RTC_DIV
, rtc_div
);
432 /* reset SYS RTC ALARM0 */
433 sirfsoc_rtc_writel(rtcdrv
, RTC_ALARM0
, 0x0);
435 /* reset SYS RTC ALARM1 */
436 sirfsoc_rtc_writel(rtcdrv
, RTC_ALARM1
, 0x0);
438 rtcdrv
->overflow_rtc
= rtcdrv
->saved_overflow_rtc
;
441 * if current counter is small than previous,
442 * it means overflow in sleep
444 tmp
= sirfsoc_rtc_readl(rtcdrv
, RTC_CN
);
445 if (tmp
<= rtcdrv
->saved_counter
)
446 rtcdrv
->overflow_rtc
++;
448 *PWRC Value Be Changed When Suspend, Restore Overflow
449 * In Memory To Register
451 sirfsoc_rtc_writel(rtcdrv
, RTC_SW_VALUE
, rtcdrv
->overflow_rtc
);
453 if (device_may_wakeup(dev
) && rtcdrv
->irq_wake
) {
454 disable_irq_wake(rtcdrv
->irq
);
455 rtcdrv
->irq_wake
= 0;
462 static SIMPLE_DEV_PM_OPS(sirfsoc_rtc_pm_ops
,
463 sirfsoc_rtc_suspend
, sirfsoc_rtc_resume
);
465 static struct platform_driver sirfsoc_rtc_driver
= {
467 .name
= "sirfsoc-rtc",
468 .pm
= &sirfsoc_rtc_pm_ops
,
469 .of_match_table
= sirfsoc_rtc_of_match
,
471 .probe
= sirfsoc_rtc_probe
,
472 .remove
= sirfsoc_rtc_remove
,
474 module_platform_driver(sirfsoc_rtc_driver
);
476 MODULE_DESCRIPTION("SiRF SoC rtc driver");
477 MODULE_AUTHOR("Xianglong Du <Xianglong.Du@csr.com>");
478 MODULE_LICENSE("GPL v2");
479 MODULE_ALIAS("platform:sirfsoc-rtc");