2 * drivers/pwm/pwm-tegra.c
4 * Tegra pulse-width-modulation controller driver
6 * Copyright (c) 2010, NVIDIA Corporation.
7 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
24 #include <linux/clk.h>
25 #include <linux/err.h>
27 #include <linux/module.h>
29 #include <linux/of_device.h>
30 #include <linux/pwm.h>
31 #include <linux/platform_device.h>
32 #include <linux/slab.h>
33 #include <linux/reset.h>
35 #define PWM_ENABLE (1 << 31)
36 #define PWM_DUTY_WIDTH 8
37 #define PWM_DUTY_SHIFT 16
38 #define PWM_SCALE_WIDTH 13
39 #define PWM_SCALE_SHIFT 0
41 struct tegra_pwm_soc
{
42 unsigned int num_channels
;
45 struct tegra_pwm_chip
{
50 struct reset_control
*rst
;
54 const struct tegra_pwm_soc
*soc
;
57 static inline struct tegra_pwm_chip
*to_tegra_pwm_chip(struct pwm_chip
*chip
)
59 return container_of(chip
, struct tegra_pwm_chip
, chip
);
62 static inline u32
pwm_readl(struct tegra_pwm_chip
*chip
, unsigned int num
)
64 return readl(chip
->regs
+ (num
<< 4));
67 static inline void pwm_writel(struct tegra_pwm_chip
*chip
, unsigned int num
,
70 writel(val
, chip
->regs
+ (num
<< 4));
73 static int tegra_pwm_config(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
74 int duty_ns
, int period_ns
)
76 struct tegra_pwm_chip
*pc
= to_tegra_pwm_chip(chip
);
77 unsigned long long c
= duty_ns
;
78 unsigned long rate
, hz
;
83 * Convert from duty_ns / period_ns to a fixed number of duty ticks
84 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
85 * nearest integer during division.
87 c
*= (1 << PWM_DUTY_WIDTH
);
91 val
= (u32
)c
<< PWM_DUTY_SHIFT
;
94 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
95 * cycles at the PWM clock rate will take period_ns nanoseconds.
97 rate
= clk_get_rate(pc
->clk
) >> PWM_DUTY_WIDTH
;
98 hz
= NSEC_PER_SEC
/ period_ns
;
100 rate
= (rate
+ (hz
/ 2)) / hz
;
103 * Since the actual PWM divider is the register's frequency divider
104 * field minus 1, we need to decrement to get the correct value to
105 * write to the register.
111 * Make sure that the rate will fit in the register's frequency
114 if (rate
>> PWM_SCALE_WIDTH
)
117 val
|= rate
<< PWM_SCALE_SHIFT
;
120 * If the PWM channel is disabled, make sure to turn on the clock
121 * before writing the register. Otherwise, keep it enabled.
123 if (!pwm_is_enabled(pwm
)) {
124 err
= clk_prepare_enable(pc
->clk
);
130 pwm_writel(pc
, pwm
->hwpwm
, val
);
133 * If the PWM is not enabled, turn the clock off again to save power.
135 if (!pwm_is_enabled(pwm
))
136 clk_disable_unprepare(pc
->clk
);
141 static int tegra_pwm_enable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
143 struct tegra_pwm_chip
*pc
= to_tegra_pwm_chip(chip
);
147 rc
= clk_prepare_enable(pc
->clk
);
151 val
= pwm_readl(pc
, pwm
->hwpwm
);
153 pwm_writel(pc
, pwm
->hwpwm
, val
);
158 static void tegra_pwm_disable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
160 struct tegra_pwm_chip
*pc
= to_tegra_pwm_chip(chip
);
163 val
= pwm_readl(pc
, pwm
->hwpwm
);
165 pwm_writel(pc
, pwm
->hwpwm
, val
);
167 clk_disable_unprepare(pc
->clk
);
170 static const struct pwm_ops tegra_pwm_ops
= {
171 .config
= tegra_pwm_config
,
172 .enable
= tegra_pwm_enable
,
173 .disable
= tegra_pwm_disable
,
174 .owner
= THIS_MODULE
,
177 static int tegra_pwm_probe(struct platform_device
*pdev
)
179 struct tegra_pwm_chip
*pwm
;
183 pwm
= devm_kzalloc(&pdev
->dev
, sizeof(*pwm
), GFP_KERNEL
);
187 pwm
->soc
= of_device_get_match_data(&pdev
->dev
);
188 pwm
->dev
= &pdev
->dev
;
190 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
191 pwm
->regs
= devm_ioremap_resource(&pdev
->dev
, r
);
192 if (IS_ERR(pwm
->regs
))
193 return PTR_ERR(pwm
->regs
);
195 platform_set_drvdata(pdev
, pwm
);
197 pwm
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
198 if (IS_ERR(pwm
->clk
))
199 return PTR_ERR(pwm
->clk
);
201 pwm
->rst
= devm_reset_control_get(&pdev
->dev
, "pwm");
202 if (IS_ERR(pwm
->rst
)) {
203 ret
= PTR_ERR(pwm
->rst
);
204 dev_err(&pdev
->dev
, "Reset control is not found: %d\n", ret
);
208 reset_control_deassert(pwm
->rst
);
210 pwm
->chip
.dev
= &pdev
->dev
;
211 pwm
->chip
.ops
= &tegra_pwm_ops
;
213 pwm
->chip
.npwm
= pwm
->soc
->num_channels
;
215 ret
= pwmchip_add(&pwm
->chip
);
217 dev_err(&pdev
->dev
, "pwmchip_add() failed: %d\n", ret
);
218 reset_control_assert(pwm
->rst
);
225 static int tegra_pwm_remove(struct platform_device
*pdev
)
227 struct tegra_pwm_chip
*pc
= platform_get_drvdata(pdev
);
234 err
= clk_prepare_enable(pc
->clk
);
238 for (i
= 0; i
< pc
->chip
.npwm
; i
++) {
239 struct pwm_device
*pwm
= &pc
->chip
.pwms
[i
];
241 if (!pwm_is_enabled(pwm
))
242 if (clk_prepare_enable(pc
->clk
) < 0)
245 pwm_writel(pc
, i
, 0);
247 clk_disable_unprepare(pc
->clk
);
250 reset_control_assert(pc
->rst
);
251 clk_disable_unprepare(pc
->clk
);
253 return pwmchip_remove(&pc
->chip
);
256 static const struct tegra_pwm_soc tegra20_pwm_soc
= {
260 static const struct tegra_pwm_soc tegra186_pwm_soc
= {
264 static const struct of_device_id tegra_pwm_of_match
[] = {
265 { .compatible
= "nvidia,tegra20-pwm", .data
= &tegra20_pwm_soc
},
266 { .compatible
= "nvidia,tegra186-pwm", .data
= &tegra186_pwm_soc
},
270 MODULE_DEVICE_TABLE(of
, tegra_pwm_of_match
);
272 static struct platform_driver tegra_pwm_driver
= {
275 .of_match_table
= tegra_pwm_of_match
,
277 .probe
= tegra_pwm_probe
,
278 .remove
= tegra_pwm_remove
,
281 module_platform_driver(tegra_pwm_driver
);
283 MODULE_LICENSE("GPL");
284 MODULE_AUTHOR("NVIDIA Corporation");
285 MODULE_ALIAS("platform:tegra-pwm");