2 * Conexant Digicolor timer driver
4 * Author: Baruch Siach <baruch@tkos.co.il>
6 * Copyright (C) 2014 Paradox Innovation Ltd.
9 * Allwinner SoCs hstimer driver
11 * Copyright (C) 2013 Maxime Ripard
13 * Maxime Ripard <maxime.ripard@free-electrons.com>
15 * This file is licensed under the terms of the GNU General Public
16 * License version 2. This program is licensed "as is" without any
17 * warranty of any kind, whether express or implied.
21 * Conexant Digicolor SoCs have 8 configurable timers, named from "Timer A" to
22 * "Timer H". Timer A is the only one with watchdog support, so it is dedicated
23 * to the watchdog driver. This driver uses Timer B for sched_clock(), and
24 * Timer C for clockevents.
27 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29 #include <linux/clk.h>
30 #include <linux/clockchips.h>
31 #include <linux/interrupt.h>
32 #include <linux/irq.h>
33 #include <linux/irqreturn.h>
34 #include <linux/sched/clock.h>
35 #include <linux/sched_clock.h>
37 #include <linux/of_address.h>
38 #include <linux/of_irq.h>
51 #define CONTROL(t) ((t)*8)
52 #define COUNT(t) ((t)*8 + 4)
54 #define CONTROL_DISABLE 0
55 #define CONTROL_ENABLE BIT(0)
56 #define CONTROL_MODE(m) ((m) << 4)
57 #define CONTROL_MODE_ONESHOT CONTROL_MODE(1)
58 #define CONTROL_MODE_PERIODIC CONTROL_MODE(2)
60 struct digicolor_timer
{
61 struct clock_event_device ce
;
64 int timer_id
; /* one of TIMER_* */
67 static struct digicolor_timer
*dc_timer(struct clock_event_device
*ce
)
69 return container_of(ce
, struct digicolor_timer
, ce
);
72 static inline void dc_timer_disable(struct clock_event_device
*ce
)
74 struct digicolor_timer
*dt
= dc_timer(ce
);
75 writeb(CONTROL_DISABLE
, dt
->base
+ CONTROL(dt
->timer_id
));
78 static inline void dc_timer_enable(struct clock_event_device
*ce
, u32 mode
)
80 struct digicolor_timer
*dt
= dc_timer(ce
);
81 writeb(CONTROL_ENABLE
| mode
, dt
->base
+ CONTROL(dt
->timer_id
));
84 static inline void dc_timer_set_count(struct clock_event_device
*ce
,
87 struct digicolor_timer
*dt
= dc_timer(ce
);
88 writel(count
, dt
->base
+ COUNT(dt
->timer_id
));
91 static int digicolor_clkevt_shutdown(struct clock_event_device
*ce
)
97 static int digicolor_clkevt_set_oneshot(struct clock_event_device
*ce
)
100 dc_timer_enable(ce
, CONTROL_MODE_ONESHOT
);
104 static int digicolor_clkevt_set_periodic(struct clock_event_device
*ce
)
106 struct digicolor_timer
*dt
= dc_timer(ce
);
108 dc_timer_disable(ce
);
109 dc_timer_set_count(ce
, dt
->ticks_per_jiffy
);
110 dc_timer_enable(ce
, CONTROL_MODE_PERIODIC
);
114 static int digicolor_clkevt_next_event(unsigned long evt
,
115 struct clock_event_device
*ce
)
117 dc_timer_disable(ce
);
118 dc_timer_set_count(ce
, evt
);
119 dc_timer_enable(ce
, CONTROL_MODE_ONESHOT
);
124 static struct digicolor_timer dc_timer_dev
= {
126 .name
= "digicolor_tick",
128 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
,
129 .set_state_shutdown
= digicolor_clkevt_shutdown
,
130 .set_state_periodic
= digicolor_clkevt_set_periodic
,
131 .set_state_oneshot
= digicolor_clkevt_set_oneshot
,
132 .tick_resume
= digicolor_clkevt_shutdown
,
133 .set_next_event
= digicolor_clkevt_next_event
,
138 static irqreturn_t
digicolor_timer_interrupt(int irq
, void *dev_id
)
140 struct clock_event_device
*evt
= dev_id
;
142 evt
->event_handler(evt
);
147 static u64 notrace
digicolor_timer_sched_read(void)
149 return ~readl(dc_timer_dev
.base
+ COUNT(TIMER_B
));
152 static int __init
digicolor_timer_init(struct device_node
*node
)
159 * timer registers are shared with the watchdog timer;
160 * don't map exclusively
162 dc_timer_dev
.base
= of_iomap(node
, 0);
163 if (!dc_timer_dev
.base
) {
164 pr_err("Can't map registers");
168 irq
= irq_of_parse_and_map(node
, dc_timer_dev
.timer_id
);
170 pr_err("Can't parse IRQ");
174 clk
= of_clk_get(node
, 0);
176 pr_err("Can't get timer clock");
179 clk_prepare_enable(clk
);
180 rate
= clk_get_rate(clk
);
181 dc_timer_dev
.ticks_per_jiffy
= DIV_ROUND_UP(rate
, HZ
);
183 writeb(CONTROL_DISABLE
, dc_timer_dev
.base
+ CONTROL(TIMER_B
));
184 writel(UINT_MAX
, dc_timer_dev
.base
+ COUNT(TIMER_B
));
185 writeb(CONTROL_ENABLE
, dc_timer_dev
.base
+ CONTROL(TIMER_B
));
187 sched_clock_register(digicolor_timer_sched_read
, 32, rate
);
188 clocksource_mmio_init(dc_timer_dev
.base
+ COUNT(TIMER_B
), node
->name
,
189 rate
, 340, 32, clocksource_mmio_readl_down
);
191 ret
= request_irq(irq
, digicolor_timer_interrupt
,
192 IRQF_TIMER
| IRQF_IRQPOLL
, "digicolor_timerC",
195 pr_warn("request of timer irq %d failed (%d)\n", irq
, ret
);
199 dc_timer_dev
.ce
.cpumask
= cpu_possible_mask
;
200 dc_timer_dev
.ce
.irq
= irq
;
202 clockevents_config_and_register(&dc_timer_dev
.ce
, rate
, 0, 0xffffffff);
206 CLOCKSOURCE_OF_DECLARE(conexant_digicolor
, "cnxt,cx92755-timer",
207 digicolor_timer_init
);