2 * Marvell Armada 370/XP SoC timer handling.
4 * Copyright (C) 2012 Marvell
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
14 * Timer 0 is used as free-running clocksource, while timer 1 is
15 * used as clock_event_device.
18 * Clocksource driver for Armada 370 and Armada XP SoC.
19 * This driver implements one compatible string for each SoC, given
20 * each has its own characteristics:
22 * * Armada 370 has no 25 MHz fixed timer.
24 * * Armada XP cannot work properly without such 25 MHz fixed timer as
25 * doing otherwise leads to using a clocksource whose frequency varies
26 * when doing cpufreq frequency changes.
28 * See Documentation/devicetree/bindings/timer/marvell,armada-370-xp-timer.txt
31 #include <linux/init.h>
32 #include <linux/platform_device.h>
33 #include <linux/kernel.h>
34 #include <linux/clk.h>
35 #include <linux/cpu.h>
36 #include <linux/timer.h>
37 #include <linux/clockchips.h>
38 #include <linux/interrupt.h>
40 #include <linux/of_irq.h>
41 #include <linux/of_address.h>
42 #include <linux/irq.h>
43 #include <linux/module.h>
44 #include <linux/sched_clock.h>
45 #include <linux/percpu.h>
46 #include <linux/syscore_ops.h>
48 #include <asm/delay.h>
51 * Timer block registers.
53 #define TIMER_CTRL_OFF 0x0000
54 #define TIMER0_EN BIT(0)
55 #define TIMER0_RELOAD_EN BIT(1)
56 #define TIMER0_25MHZ BIT(11)
57 #define TIMER0_DIV(div) ((div) << 19)
58 #define TIMER1_EN BIT(2)
59 #define TIMER1_RELOAD_EN BIT(3)
60 #define TIMER1_25MHZ BIT(12)
61 #define TIMER1_DIV(div) ((div) << 22)
62 #define TIMER_EVENTS_STATUS 0x0004
63 #define TIMER0_CLR_MASK (~0x1)
64 #define TIMER1_CLR_MASK (~0x100)
65 #define TIMER0_RELOAD_OFF 0x0010
66 #define TIMER0_VAL_OFF 0x0014
67 #define TIMER1_RELOAD_OFF 0x0018
68 #define TIMER1_VAL_OFF 0x001c
70 #define LCL_TIMER_EVENTS_STATUS 0x0028
71 /* Global timers are connected to the coherency fabric clock, and the
72 below divider reduces their incrementing frequency. */
73 #define TIMER_DIVIDER_SHIFT 5
74 #define TIMER_DIVIDER (1 << TIMER_DIVIDER_SHIFT)
79 static void __iomem
*timer_base
, *local_base
;
80 static unsigned int timer_clk
;
81 static bool timer25Mhz
= true;
82 static u32 enable_mask
;
85 * Number of timer ticks per jiffy.
87 static u32 ticks_per_jiffy
;
89 static struct clock_event_device __percpu
*armada_370_xp_evt
;
91 static void local_timer_ctrl_clrset(u32 clr
, u32 set
)
93 writel((readl(local_base
+ TIMER_CTRL_OFF
) & ~clr
) | set
,
94 local_base
+ TIMER_CTRL_OFF
);
97 static u64 notrace
armada_370_xp_read_sched_clock(void)
99 return ~readl(timer_base
+ TIMER0_VAL_OFF
);
103 * Clockevent handling.
106 armada_370_xp_clkevt_next_event(unsigned long delta
,
107 struct clock_event_device
*dev
)
110 * Clear clockevent timer interrupt.
112 writel(TIMER0_CLR_MASK
, local_base
+ LCL_TIMER_EVENTS_STATUS
);
115 * Setup new clockevent timer value.
117 writel(delta
, local_base
+ TIMER0_VAL_OFF
);
122 local_timer_ctrl_clrset(TIMER0_RELOAD_EN
, enable_mask
);
126 static int armada_370_xp_clkevt_shutdown(struct clock_event_device
*evt
)
131 local_timer_ctrl_clrset(TIMER0_EN
, 0);
134 * ACK pending timer interrupt.
136 writel(TIMER0_CLR_MASK
, local_base
+ LCL_TIMER_EVENTS_STATUS
);
140 static int armada_370_xp_clkevt_set_periodic(struct clock_event_device
*evt
)
143 * Setup timer to fire at 1/HZ intervals.
145 writel(ticks_per_jiffy
- 1, local_base
+ TIMER0_RELOAD_OFF
);
146 writel(ticks_per_jiffy
- 1, local_base
+ TIMER0_VAL_OFF
);
151 local_timer_ctrl_clrset(0, TIMER0_RELOAD_EN
| enable_mask
);
155 static int armada_370_xp_clkevt_irq
;
157 static irqreturn_t
armada_370_xp_timer_interrupt(int irq
, void *dev_id
)
160 * ACK timer interrupt and call event handler.
162 struct clock_event_device
*evt
= dev_id
;
164 writel(TIMER0_CLR_MASK
, local_base
+ LCL_TIMER_EVENTS_STATUS
);
165 evt
->event_handler(evt
);
171 * Setup the local clock events for a CPU.
173 static int armada_370_xp_timer_starting_cpu(unsigned int cpu
)
175 struct clock_event_device
*evt
= per_cpu_ptr(armada_370_xp_evt
, cpu
);
176 u32 clr
= 0, set
= 0;
182 local_timer_ctrl_clrset(clr
, set
);
184 evt
->name
= "armada_370_xp_per_cpu_tick",
185 evt
->features
= CLOCK_EVT_FEAT_ONESHOT
|
186 CLOCK_EVT_FEAT_PERIODIC
;
189 evt
->set_next_event
= armada_370_xp_clkevt_next_event
,
190 evt
->set_state_shutdown
= armada_370_xp_clkevt_shutdown
;
191 evt
->set_state_periodic
= armada_370_xp_clkevt_set_periodic
;
192 evt
->set_state_oneshot
= armada_370_xp_clkevt_shutdown
;
193 evt
->tick_resume
= armada_370_xp_clkevt_shutdown
;
194 evt
->irq
= armada_370_xp_clkevt_irq
;
195 evt
->cpumask
= cpumask_of(cpu
);
197 clockevents_config_and_register(evt
, timer_clk
, 1, 0xfffffffe);
198 enable_percpu_irq(evt
->irq
, 0);
203 static int armada_370_xp_timer_dying_cpu(unsigned int cpu
)
205 struct clock_event_device
*evt
= per_cpu_ptr(armada_370_xp_evt
, cpu
);
207 evt
->set_state_shutdown(evt
);
208 disable_percpu_irq(evt
->irq
);
212 static u32 timer0_ctrl_reg
, timer0_local_ctrl_reg
;
214 static int armada_370_xp_timer_suspend(void)
216 timer0_ctrl_reg
= readl(timer_base
+ TIMER_CTRL_OFF
);
217 timer0_local_ctrl_reg
= readl(local_base
+ TIMER_CTRL_OFF
);
221 static void armada_370_xp_timer_resume(void)
223 writel(0xffffffff, timer_base
+ TIMER0_VAL_OFF
);
224 writel(0xffffffff, timer_base
+ TIMER0_RELOAD_OFF
);
225 writel(timer0_ctrl_reg
, timer_base
+ TIMER_CTRL_OFF
);
226 writel(timer0_local_ctrl_reg
, local_base
+ TIMER_CTRL_OFF
);
229 static struct syscore_ops armada_370_xp_timer_syscore_ops
= {
230 .suspend
= armada_370_xp_timer_suspend
,
231 .resume
= armada_370_xp_timer_resume
,
234 static unsigned long armada_370_delay_timer_read(void)
236 return ~readl(timer_base
+ TIMER0_VAL_OFF
);
239 static struct delay_timer armada_370_delay_timer
= {
240 .read_current_timer
= armada_370_delay_timer_read
,
243 static int __init
armada_370_xp_timer_common_init(struct device_node
*np
)
245 u32 clr
= 0, set
= 0;
248 timer_base
= of_iomap(np
, 0);
250 pr_err("Failed to iomap");
254 local_base
= of_iomap(np
, 1);
256 pr_err("Failed to iomap");
262 enable_mask
= TIMER0_EN
;
265 enable_mask
= TIMER0_EN
| TIMER0_DIV(TIMER_DIVIDER_SHIFT
);
267 atomic_io_modify(timer_base
+ TIMER_CTRL_OFF
, clr
| set
, set
);
268 local_timer_ctrl_clrset(clr
, set
);
271 * We use timer 0 as clocksource, and private(local) timer 0
274 armada_370_xp_clkevt_irq
= irq_of_parse_and_map(np
, 4);
276 ticks_per_jiffy
= (timer_clk
+ HZ
/ 2) / HZ
;
279 * Setup free-running clocksource timer (interrupts
282 writel(0xffffffff, timer_base
+ TIMER0_VAL_OFF
);
283 writel(0xffffffff, timer_base
+ TIMER0_RELOAD_OFF
);
285 atomic_io_modify(timer_base
+ TIMER_CTRL_OFF
,
286 TIMER0_RELOAD_EN
| enable_mask
,
287 TIMER0_RELOAD_EN
| enable_mask
);
289 armada_370_delay_timer
.freq
= timer_clk
;
290 register_current_timer_delay(&armada_370_delay_timer
);
293 * Set scale and timer for sched_clock.
295 sched_clock_register(armada_370_xp_read_sched_clock
, 32, timer_clk
);
297 res
= clocksource_mmio_init(timer_base
+ TIMER0_VAL_OFF
,
298 "armada_370_xp_clocksource",
299 timer_clk
, 300, 32, clocksource_mmio_readl_down
);
301 pr_err("Failed to initialize clocksource mmio");
305 armada_370_xp_evt
= alloc_percpu(struct clock_event_device
);
306 if (!armada_370_xp_evt
)
310 * Setup clockevent timer (interrupt-driven).
312 res
= request_percpu_irq(armada_370_xp_clkevt_irq
,
313 armada_370_xp_timer_interrupt
,
314 "armada_370_xp_per_cpu_tick",
316 /* Immediately configure the timer on the boot CPU */
318 pr_err("Failed to request percpu irq");
322 res
= cpuhp_setup_state(CPUHP_AP_ARMADA_TIMER_STARTING
,
323 "clockevents/armada:starting",
324 armada_370_xp_timer_starting_cpu
,
325 armada_370_xp_timer_dying_cpu
);
327 pr_err("Failed to setup hotplug state and timer");
331 register_syscore_ops(&armada_370_xp_timer_syscore_ops
);
336 static int __init
armada_xp_timer_init(struct device_node
*np
)
338 struct clk
*clk
= of_clk_get_by_name(np
, "fixed");
342 pr_err("Failed to get clock");
346 ret
= clk_prepare_enable(clk
);
350 timer_clk
= clk_get_rate(clk
);
352 return armada_370_xp_timer_common_init(np
);
354 CLOCKSOURCE_OF_DECLARE(armada_xp
, "marvell,armada-xp-timer",
355 armada_xp_timer_init
);
357 static int __init
armada_375_timer_init(struct device_node
*np
)
362 clk
= of_clk_get_by_name(np
, "fixed");
364 ret
= clk_prepare_enable(clk
);
367 timer_clk
= clk_get_rate(clk
);
371 * This fallback is required in order to retain proper
372 * devicetree backwards compatibility.
374 clk
= of_clk_get(np
, 0);
376 /* Must have at least a clock */
378 pr_err("Failed to get clock");
382 ret
= clk_prepare_enable(clk
);
386 timer_clk
= clk_get_rate(clk
) / TIMER_DIVIDER
;
390 return armada_370_xp_timer_common_init(np
);
392 CLOCKSOURCE_OF_DECLARE(armada_375
, "marvell,armada-375-timer",
393 armada_375_timer_init
);
395 static int __init
armada_370_timer_init(struct device_node
*np
)
400 clk
= of_clk_get(np
, 0);
402 pr_err("Failed to get clock");
406 ret
= clk_prepare_enable(clk
);
410 timer_clk
= clk_get_rate(clk
) / TIMER_DIVIDER
;
413 return armada_370_xp_timer_common_init(np
);
415 CLOCKSOURCE_OF_DECLARE(armada_370
, "marvell,armada-370-timer",
416 armada_370_timer_init
);