x86: KVM guest: merge CONFIG_KVM_CLOCK into CONFIG_KVM_GUEST
[linux-2.6/btrfs-unstable.git] / drivers / spi / spi-imx.c
blobe834ff8c0188281dc0fe25304c31df4294afde5f
1 /*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
21 #include <linux/clk.h>
22 #include <linux/completion.h>
23 #include <linux/delay.h>
24 #include <linux/err.h>
25 #include <linux/gpio.h>
26 #include <linux/init.h>
27 #include <linux/interrupt.h>
28 #include <linux/io.h>
29 #include <linux/irq.h>
30 #include <linux/kernel.h>
31 #include <linux/module.h>
32 #include <linux/platform_device.h>
33 #include <linux/slab.h>
34 #include <linux/spi/spi.h>
35 #include <linux/spi/spi_bitbang.h>
36 #include <linux/types.h>
37 #include <linux/of.h>
38 #include <linux/of_device.h>
39 #include <linux/of_gpio.h>
40 #include <linux/pinctrl/consumer.h>
42 #include <mach/spi.h>
44 #define DRIVER_NAME "spi_imx"
46 #define MXC_CSPIRXDATA 0x00
47 #define MXC_CSPITXDATA 0x04
48 #define MXC_CSPICTRL 0x08
49 #define MXC_CSPIINT 0x0c
50 #define MXC_RESET 0x1c
52 /* generic defines to abstract from the different register layouts */
53 #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
54 #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56 struct spi_imx_config {
57 unsigned int speed_hz;
58 unsigned int bpw;
59 unsigned int mode;
60 u8 cs;
63 enum spi_imx_devtype {
64 IMX1_CSPI,
65 IMX21_CSPI,
66 IMX27_CSPI,
67 IMX31_CSPI,
68 IMX35_CSPI, /* CSPI on all i.mx except above */
69 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
72 struct spi_imx_data;
74 struct spi_imx_devtype_data {
75 void (*intctrl)(struct spi_imx_data *, int);
76 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
77 void (*trigger)(struct spi_imx_data *);
78 int (*rx_available)(struct spi_imx_data *);
79 void (*reset)(struct spi_imx_data *);
80 enum spi_imx_devtype devtype;
83 struct spi_imx_data {
84 struct spi_bitbang bitbang;
86 struct completion xfer_done;
87 void __iomem *base;
88 int irq;
89 struct clk *clk_per;
90 struct clk *clk_ipg;
91 unsigned long spi_clk;
93 unsigned int count;
94 void (*tx)(struct spi_imx_data *);
95 void (*rx)(struct spi_imx_data *);
96 void *rx_buf;
97 const void *tx_buf;
98 unsigned int txfifo; /* number of words pushed in tx FIFO */
100 struct spi_imx_devtype_data *devtype_data;
101 int chipselect[0];
104 static inline int is_imx27_cspi(struct spi_imx_data *d)
106 return d->devtype_data->devtype == IMX27_CSPI;
109 static inline int is_imx35_cspi(struct spi_imx_data *d)
111 return d->devtype_data->devtype == IMX35_CSPI;
114 static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
116 return (d->devtype_data->devtype == IMX51_ECSPI) ? 64 : 8;
119 #define MXC_SPI_BUF_RX(type) \
120 static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
122 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
124 if (spi_imx->rx_buf) { \
125 *(type *)spi_imx->rx_buf = val; \
126 spi_imx->rx_buf += sizeof(type); \
130 #define MXC_SPI_BUF_TX(type) \
131 static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
133 type val = 0; \
135 if (spi_imx->tx_buf) { \
136 val = *(type *)spi_imx->tx_buf; \
137 spi_imx->tx_buf += sizeof(type); \
140 spi_imx->count -= sizeof(type); \
142 writel(val, spi_imx->base + MXC_CSPITXDATA); \
145 MXC_SPI_BUF_RX(u8)
146 MXC_SPI_BUF_TX(u8)
147 MXC_SPI_BUF_RX(u16)
148 MXC_SPI_BUF_TX(u16)
149 MXC_SPI_BUF_RX(u32)
150 MXC_SPI_BUF_TX(u32)
152 /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
153 * (which is currently not the case in this driver)
155 static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
156 256, 384, 512, 768, 1024};
158 /* MX21, MX27 */
159 static unsigned int spi_imx_clkdiv_1(unsigned int fin,
160 unsigned int fspi, unsigned int max)
162 int i;
164 for (i = 2; i < max; i++)
165 if (fspi * mxc_clkdivs[i] >= fin)
166 return i;
168 return max;
171 /* MX1, MX31, MX35, MX51 CSPI */
172 static unsigned int spi_imx_clkdiv_2(unsigned int fin,
173 unsigned int fspi)
175 int i, div = 4;
177 for (i = 0; i < 7; i++) {
178 if (fspi * div >= fin)
179 return i;
180 div <<= 1;
183 return 7;
186 #define MX51_ECSPI_CTRL 0x08
187 #define MX51_ECSPI_CTRL_ENABLE (1 << 0)
188 #define MX51_ECSPI_CTRL_XCH (1 << 2)
189 #define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
190 #define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
191 #define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
192 #define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
193 #define MX51_ECSPI_CTRL_BL_OFFSET 20
195 #define MX51_ECSPI_CONFIG 0x0c
196 #define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
197 #define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
198 #define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
199 #define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
201 #define MX51_ECSPI_INT 0x10
202 #define MX51_ECSPI_INT_TEEN (1 << 0)
203 #define MX51_ECSPI_INT_RREN (1 << 3)
205 #define MX51_ECSPI_STAT 0x18
206 #define MX51_ECSPI_STAT_RR (1 << 3)
208 /* MX51 eCSPI */
209 static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi)
212 * there are two 4-bit dividers, the pre-divider divides by
213 * $pre, the post-divider by 2^$post
215 unsigned int pre, post;
217 if (unlikely(fspi > fin))
218 return 0;
220 post = fls(fin) - fls(fspi);
221 if (fin > fspi << post)
222 post++;
224 /* now we have: (fin <= fspi << post) with post being minimal */
226 post = max(4U, post) - 4;
227 if (unlikely(post > 0xf)) {
228 pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
229 __func__, fspi, fin);
230 return 0xff;
233 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
235 pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
236 __func__, fin, fspi, post, pre);
237 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
238 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
241 static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
243 unsigned val = 0;
245 if (enable & MXC_INT_TE)
246 val |= MX51_ECSPI_INT_TEEN;
248 if (enable & MXC_INT_RR)
249 val |= MX51_ECSPI_INT_RREN;
251 writel(val, spi_imx->base + MX51_ECSPI_INT);
254 static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
256 u32 reg;
258 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
259 reg |= MX51_ECSPI_CTRL_XCH;
260 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
263 static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
264 struct spi_imx_config *config)
266 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0;
269 * The hardware seems to have a race condition when changing modes. The
270 * current assumption is that the selection of the channel arrives
271 * earlier in the hardware than the mode bits when they are written at
272 * the same time.
273 * So set master mode for all channels as we do not support slave mode.
275 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
277 /* set clock speed */
278 ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz);
280 /* set chip select to use */
281 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
283 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
285 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
287 if (config->mode & SPI_CPHA)
288 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
290 if (config->mode & SPI_CPOL)
291 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
293 if (config->mode & SPI_CS_HIGH)
294 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
296 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
297 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
299 return 0;
302 static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
304 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
307 static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
309 /* drain receive buffer */
310 while (mx51_ecspi_rx_available(spi_imx))
311 readl(spi_imx->base + MXC_CSPIRXDATA);
314 #define MX31_INTREG_TEEN (1 << 0)
315 #define MX31_INTREG_RREN (1 << 3)
317 #define MX31_CSPICTRL_ENABLE (1 << 0)
318 #define MX31_CSPICTRL_MASTER (1 << 1)
319 #define MX31_CSPICTRL_XCH (1 << 2)
320 #define MX31_CSPICTRL_POL (1 << 4)
321 #define MX31_CSPICTRL_PHA (1 << 5)
322 #define MX31_CSPICTRL_SSCTL (1 << 6)
323 #define MX31_CSPICTRL_SSPOL (1 << 7)
324 #define MX31_CSPICTRL_BC_SHIFT 8
325 #define MX35_CSPICTRL_BL_SHIFT 20
326 #define MX31_CSPICTRL_CS_SHIFT 24
327 #define MX35_CSPICTRL_CS_SHIFT 12
328 #define MX31_CSPICTRL_DR_SHIFT 16
330 #define MX31_CSPISTATUS 0x14
331 #define MX31_STATUS_RR (1 << 3)
333 /* These functions also work for the i.MX35, but be aware that
334 * the i.MX35 has a slightly different register layout for bits
335 * we do not use here.
337 static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
339 unsigned int val = 0;
341 if (enable & MXC_INT_TE)
342 val |= MX31_INTREG_TEEN;
343 if (enable & MXC_INT_RR)
344 val |= MX31_INTREG_RREN;
346 writel(val, spi_imx->base + MXC_CSPIINT);
349 static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
351 unsigned int reg;
353 reg = readl(spi_imx->base + MXC_CSPICTRL);
354 reg |= MX31_CSPICTRL_XCH;
355 writel(reg, spi_imx->base + MXC_CSPICTRL);
358 static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
359 struct spi_imx_config *config)
361 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
362 int cs = spi_imx->chipselect[config->cs];
364 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
365 MX31_CSPICTRL_DR_SHIFT;
367 if (is_imx35_cspi(spi_imx)) {
368 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
369 reg |= MX31_CSPICTRL_SSCTL;
370 } else {
371 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
374 if (config->mode & SPI_CPHA)
375 reg |= MX31_CSPICTRL_PHA;
376 if (config->mode & SPI_CPOL)
377 reg |= MX31_CSPICTRL_POL;
378 if (config->mode & SPI_CS_HIGH)
379 reg |= MX31_CSPICTRL_SSPOL;
380 if (cs < 0)
381 reg |= (cs + 32) <<
382 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
383 MX31_CSPICTRL_CS_SHIFT);
385 writel(reg, spi_imx->base + MXC_CSPICTRL);
387 return 0;
390 static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
392 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
395 static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
397 /* drain receive buffer */
398 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
399 readl(spi_imx->base + MXC_CSPIRXDATA);
402 #define MX21_INTREG_RR (1 << 4)
403 #define MX21_INTREG_TEEN (1 << 9)
404 #define MX21_INTREG_RREN (1 << 13)
406 #define MX21_CSPICTRL_POL (1 << 5)
407 #define MX21_CSPICTRL_PHA (1 << 6)
408 #define MX21_CSPICTRL_SSPOL (1 << 8)
409 #define MX21_CSPICTRL_XCH (1 << 9)
410 #define MX21_CSPICTRL_ENABLE (1 << 10)
411 #define MX21_CSPICTRL_MASTER (1 << 11)
412 #define MX21_CSPICTRL_DR_SHIFT 14
413 #define MX21_CSPICTRL_CS_SHIFT 19
415 static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
417 unsigned int val = 0;
419 if (enable & MXC_INT_TE)
420 val |= MX21_INTREG_TEEN;
421 if (enable & MXC_INT_RR)
422 val |= MX21_INTREG_RREN;
424 writel(val, spi_imx->base + MXC_CSPIINT);
427 static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
429 unsigned int reg;
431 reg = readl(spi_imx->base + MXC_CSPICTRL);
432 reg |= MX21_CSPICTRL_XCH;
433 writel(reg, spi_imx->base + MXC_CSPICTRL);
436 static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
437 struct spi_imx_config *config)
439 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
440 int cs = spi_imx->chipselect[config->cs];
441 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
443 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
444 MX21_CSPICTRL_DR_SHIFT;
445 reg |= config->bpw - 1;
447 if (config->mode & SPI_CPHA)
448 reg |= MX21_CSPICTRL_PHA;
449 if (config->mode & SPI_CPOL)
450 reg |= MX21_CSPICTRL_POL;
451 if (config->mode & SPI_CS_HIGH)
452 reg |= MX21_CSPICTRL_SSPOL;
453 if (cs < 0)
454 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
456 writel(reg, spi_imx->base + MXC_CSPICTRL);
458 return 0;
461 static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
463 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
466 static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
468 writel(1, spi_imx->base + MXC_RESET);
471 #define MX1_INTREG_RR (1 << 3)
472 #define MX1_INTREG_TEEN (1 << 8)
473 #define MX1_INTREG_RREN (1 << 11)
475 #define MX1_CSPICTRL_POL (1 << 4)
476 #define MX1_CSPICTRL_PHA (1 << 5)
477 #define MX1_CSPICTRL_XCH (1 << 8)
478 #define MX1_CSPICTRL_ENABLE (1 << 9)
479 #define MX1_CSPICTRL_MASTER (1 << 10)
480 #define MX1_CSPICTRL_DR_SHIFT 13
482 static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
484 unsigned int val = 0;
486 if (enable & MXC_INT_TE)
487 val |= MX1_INTREG_TEEN;
488 if (enable & MXC_INT_RR)
489 val |= MX1_INTREG_RREN;
491 writel(val, spi_imx->base + MXC_CSPIINT);
494 static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
496 unsigned int reg;
498 reg = readl(spi_imx->base + MXC_CSPICTRL);
499 reg |= MX1_CSPICTRL_XCH;
500 writel(reg, spi_imx->base + MXC_CSPICTRL);
503 static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
504 struct spi_imx_config *config)
506 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
508 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
509 MX1_CSPICTRL_DR_SHIFT;
510 reg |= config->bpw - 1;
512 if (config->mode & SPI_CPHA)
513 reg |= MX1_CSPICTRL_PHA;
514 if (config->mode & SPI_CPOL)
515 reg |= MX1_CSPICTRL_POL;
517 writel(reg, spi_imx->base + MXC_CSPICTRL);
519 return 0;
522 static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
524 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
527 static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
529 writel(1, spi_imx->base + MXC_RESET);
532 static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
533 .intctrl = mx1_intctrl,
534 .config = mx1_config,
535 .trigger = mx1_trigger,
536 .rx_available = mx1_rx_available,
537 .reset = mx1_reset,
538 .devtype = IMX1_CSPI,
541 static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
542 .intctrl = mx21_intctrl,
543 .config = mx21_config,
544 .trigger = mx21_trigger,
545 .rx_available = mx21_rx_available,
546 .reset = mx21_reset,
547 .devtype = IMX21_CSPI,
550 static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
551 /* i.mx27 cspi shares the functions with i.mx21 one */
552 .intctrl = mx21_intctrl,
553 .config = mx21_config,
554 .trigger = mx21_trigger,
555 .rx_available = mx21_rx_available,
556 .reset = mx21_reset,
557 .devtype = IMX27_CSPI,
560 static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
561 .intctrl = mx31_intctrl,
562 .config = mx31_config,
563 .trigger = mx31_trigger,
564 .rx_available = mx31_rx_available,
565 .reset = mx31_reset,
566 .devtype = IMX31_CSPI,
569 static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
570 /* i.mx35 and later cspi shares the functions with i.mx31 one */
571 .intctrl = mx31_intctrl,
572 .config = mx31_config,
573 .trigger = mx31_trigger,
574 .rx_available = mx31_rx_available,
575 .reset = mx31_reset,
576 .devtype = IMX35_CSPI,
579 static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
580 .intctrl = mx51_ecspi_intctrl,
581 .config = mx51_ecspi_config,
582 .trigger = mx51_ecspi_trigger,
583 .rx_available = mx51_ecspi_rx_available,
584 .reset = mx51_ecspi_reset,
585 .devtype = IMX51_ECSPI,
588 static struct platform_device_id spi_imx_devtype[] = {
590 .name = "imx1-cspi",
591 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
592 }, {
593 .name = "imx21-cspi",
594 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
595 }, {
596 .name = "imx27-cspi",
597 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
598 }, {
599 .name = "imx31-cspi",
600 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
601 }, {
602 .name = "imx35-cspi",
603 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
604 }, {
605 .name = "imx51-ecspi",
606 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
607 }, {
608 /* sentinel */
612 static const struct of_device_id spi_imx_dt_ids[] = {
613 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
614 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
615 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
616 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
617 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
618 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
619 { /* sentinel */ }
622 static void spi_imx_chipselect(struct spi_device *spi, int is_active)
624 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
625 int gpio = spi_imx->chipselect[spi->chip_select];
626 int active = is_active != BITBANG_CS_INACTIVE;
627 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
629 if (!gpio_is_valid(gpio))
630 return;
632 gpio_set_value(gpio, dev_is_lowactive ^ active);
635 static void spi_imx_push(struct spi_imx_data *spi_imx)
637 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
638 if (!spi_imx->count)
639 break;
640 spi_imx->tx(spi_imx);
641 spi_imx->txfifo++;
644 spi_imx->devtype_data->trigger(spi_imx);
647 static irqreturn_t spi_imx_isr(int irq, void *dev_id)
649 struct spi_imx_data *spi_imx = dev_id;
651 while (spi_imx->devtype_data->rx_available(spi_imx)) {
652 spi_imx->rx(spi_imx);
653 spi_imx->txfifo--;
656 if (spi_imx->count) {
657 spi_imx_push(spi_imx);
658 return IRQ_HANDLED;
661 if (spi_imx->txfifo) {
662 /* No data left to push, but still waiting for rx data,
663 * enable receive data available interrupt.
665 spi_imx->devtype_data->intctrl(
666 spi_imx, MXC_INT_RR);
667 return IRQ_HANDLED;
670 spi_imx->devtype_data->intctrl(spi_imx, 0);
671 complete(&spi_imx->xfer_done);
673 return IRQ_HANDLED;
676 static int spi_imx_setupxfer(struct spi_device *spi,
677 struct spi_transfer *t)
679 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
680 struct spi_imx_config config;
682 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
683 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
684 config.mode = spi->mode;
685 config.cs = spi->chip_select;
687 if (!config.speed_hz)
688 config.speed_hz = spi->max_speed_hz;
689 if (!config.bpw)
690 config.bpw = spi->bits_per_word;
692 /* Initialize the functions for transfer */
693 if (config.bpw <= 8) {
694 spi_imx->rx = spi_imx_buf_rx_u8;
695 spi_imx->tx = spi_imx_buf_tx_u8;
696 } else if (config.bpw <= 16) {
697 spi_imx->rx = spi_imx_buf_rx_u16;
698 spi_imx->tx = spi_imx_buf_tx_u16;
699 } else if (config.bpw <= 32) {
700 spi_imx->rx = spi_imx_buf_rx_u32;
701 spi_imx->tx = spi_imx_buf_tx_u32;
702 } else
703 BUG();
705 spi_imx->devtype_data->config(spi_imx, &config);
707 return 0;
710 static int spi_imx_transfer(struct spi_device *spi,
711 struct spi_transfer *transfer)
713 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
715 spi_imx->tx_buf = transfer->tx_buf;
716 spi_imx->rx_buf = transfer->rx_buf;
717 spi_imx->count = transfer->len;
718 spi_imx->txfifo = 0;
720 init_completion(&spi_imx->xfer_done);
722 spi_imx_push(spi_imx);
724 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
726 wait_for_completion(&spi_imx->xfer_done);
728 return transfer->len;
731 static int spi_imx_setup(struct spi_device *spi)
733 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
734 int gpio = spi_imx->chipselect[spi->chip_select];
736 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
737 spi->mode, spi->bits_per_word, spi->max_speed_hz);
739 if (gpio_is_valid(gpio))
740 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
742 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
744 return 0;
747 static void spi_imx_cleanup(struct spi_device *spi)
751 static int __devinit spi_imx_probe(struct platform_device *pdev)
753 struct device_node *np = pdev->dev.of_node;
754 const struct of_device_id *of_id =
755 of_match_device(spi_imx_dt_ids, &pdev->dev);
756 struct spi_imx_master *mxc_platform_info =
757 dev_get_platdata(&pdev->dev);
758 struct spi_master *master;
759 struct spi_imx_data *spi_imx;
760 struct resource *res;
761 struct pinctrl *pinctrl;
762 int i, ret, num_cs;
764 if (!np && !mxc_platform_info) {
765 dev_err(&pdev->dev, "can't get the platform data\n");
766 return -EINVAL;
769 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
770 if (ret < 0) {
771 if (mxc_platform_info)
772 num_cs = mxc_platform_info->num_chipselect;
773 else
774 return ret;
777 master = spi_alloc_master(&pdev->dev,
778 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
779 if (!master)
780 return -ENOMEM;
782 platform_set_drvdata(pdev, master);
784 master->bus_num = pdev->id;
785 master->num_chipselect = num_cs;
787 spi_imx = spi_master_get_devdata(master);
788 spi_imx->bitbang.master = spi_master_get(master);
790 for (i = 0; i < master->num_chipselect; i++) {
791 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
792 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
793 cs_gpio = mxc_platform_info->chipselect[i];
795 spi_imx->chipselect[i] = cs_gpio;
796 if (!gpio_is_valid(cs_gpio))
797 continue;
799 ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
800 if (ret) {
801 dev_err(&pdev->dev, "can't get cs gpios\n");
802 goto out_gpio_free;
806 spi_imx->bitbang.chipselect = spi_imx_chipselect;
807 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
808 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
809 spi_imx->bitbang.master->setup = spi_imx_setup;
810 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
811 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
813 init_completion(&spi_imx->xfer_done);
815 spi_imx->devtype_data = of_id ? of_id->data :
816 (struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
818 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
819 if (!res) {
820 dev_err(&pdev->dev, "can't get platform resource\n");
821 ret = -ENOMEM;
822 goto out_gpio_free;
825 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
826 dev_err(&pdev->dev, "request_mem_region failed\n");
827 ret = -EBUSY;
828 goto out_gpio_free;
831 spi_imx->base = ioremap(res->start, resource_size(res));
832 if (!spi_imx->base) {
833 ret = -EINVAL;
834 goto out_release_mem;
837 spi_imx->irq = platform_get_irq(pdev, 0);
838 if (spi_imx->irq < 0) {
839 ret = -EINVAL;
840 goto out_iounmap;
843 ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
844 if (ret) {
845 dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
846 goto out_iounmap;
849 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
850 if (IS_ERR(pinctrl)) {
851 ret = PTR_ERR(pinctrl);
852 goto out_free_irq;
855 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
856 if (IS_ERR(spi_imx->clk_ipg)) {
857 ret = PTR_ERR(spi_imx->clk_ipg);
858 goto out_free_irq;
861 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
862 if (IS_ERR(spi_imx->clk_per)) {
863 ret = PTR_ERR(spi_imx->clk_per);
864 goto out_free_irq;
867 clk_prepare_enable(spi_imx->clk_per);
868 clk_prepare_enable(spi_imx->clk_ipg);
870 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
872 spi_imx->devtype_data->reset(spi_imx);
874 spi_imx->devtype_data->intctrl(spi_imx, 0);
876 master->dev.of_node = pdev->dev.of_node;
877 ret = spi_bitbang_start(&spi_imx->bitbang);
878 if (ret) {
879 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
880 goto out_clk_put;
883 dev_info(&pdev->dev, "probed\n");
885 return ret;
887 out_clk_put:
888 clk_disable_unprepare(spi_imx->clk_per);
889 clk_disable_unprepare(spi_imx->clk_ipg);
890 out_free_irq:
891 free_irq(spi_imx->irq, spi_imx);
892 out_iounmap:
893 iounmap(spi_imx->base);
894 out_release_mem:
895 release_mem_region(res->start, resource_size(res));
896 out_gpio_free:
897 while (--i >= 0) {
898 if (gpio_is_valid(spi_imx->chipselect[i]))
899 gpio_free(spi_imx->chipselect[i]);
901 spi_master_put(master);
902 kfree(master);
903 platform_set_drvdata(pdev, NULL);
904 return ret;
907 static int __devexit spi_imx_remove(struct platform_device *pdev)
909 struct spi_master *master = platform_get_drvdata(pdev);
910 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
911 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
912 int i;
914 spi_bitbang_stop(&spi_imx->bitbang);
916 writel(0, spi_imx->base + MXC_CSPICTRL);
917 clk_disable_unprepare(spi_imx->clk_per);
918 clk_disable_unprepare(spi_imx->clk_ipg);
919 free_irq(spi_imx->irq, spi_imx);
920 iounmap(spi_imx->base);
922 for (i = 0; i < master->num_chipselect; i++)
923 if (gpio_is_valid(spi_imx->chipselect[i]))
924 gpio_free(spi_imx->chipselect[i]);
926 spi_master_put(master);
928 release_mem_region(res->start, resource_size(res));
930 platform_set_drvdata(pdev, NULL);
932 return 0;
935 static struct platform_driver spi_imx_driver = {
936 .driver = {
937 .name = DRIVER_NAME,
938 .owner = THIS_MODULE,
939 .of_match_table = spi_imx_dt_ids,
941 .id_table = spi_imx_devtype,
942 .probe = spi_imx_probe,
943 .remove = __devexit_p(spi_imx_remove),
945 module_platform_driver(spi_imx_driver);
947 MODULE_DESCRIPTION("SPI Master Controller driver");
948 MODULE_AUTHOR("Sascha Hauer, Pengutronix");
949 MODULE_LICENSE("GPL");